gd pages - 4

Roll No.:

# 322454(22)

# B. E. (Fourth Semester) Examination, April-May 2016

(New Scheme)

(CSE Engg. Branch)

### COMPUTER SYSTEM ARCHITECTURE

Time Allowed: Three hours

Maximum Marks: 80

Minimum Pass Marks: 28

Note: Attempt all questions. Part (a) is compulsory of 2 marks. Attempt any two parts from (b), (c) and (d) is of 7 marks.

#### Unit-I

| (a) Name fur | ectional units | of computer. |  |
|--------------|----------------|--------------|--|
|--------------|----------------|--------------|--|

(b) Explain all 8 addressing modes with example.

322454(22)

PTO

www.csvtuonline.com

### www.csvtuonline.com

### www.csvtuonline.com

### 121

- (c) Explain execution cycle of a complete instruction and execute simple arithmetic operation ADD  $R_1, R_2, R_0$  using one-bus datapath.
- (d) Define hardwired control and microprogrammed control.

Explain hardwired implementation using following example.

4, 3

3

Assume the instruction set of a machine has the three instructions: Inst-x. Inst-y, Inst-z, and A, B, C, D, E, F, G and H are control lines. Following table shows the control lines that should be activated for the three instructions at the three steps  $t_0$ ,  $t_1$  and  $t_2$ : 4

|                       |         |          | 10, 11 and 12: |  |  |
|-----------------------|---------|----------|----------------|--|--|
| Step                  | Inst-X  | Inst-y   | Inst-z         |  |  |
| $t_0$                 | D, B, E | F, 11, G | Е, н           |  |  |
| $t_{\parallel}$       | C, A, H | G        | D, Λ, C        |  |  |
| <i>l</i> <sub>2</sub> | GС      | В. С     | -,, -<br>:     |  |  |

### Unit-II

- 2. (a) Define guard and rounding bits.
  - (b) Explain signed multiplication through booth algorithm.

    Show flow chart. Also show example of Booth's Algorithm.

# 322454(22)

### www.csvtuonline.com

·--,

### | 3 |

- (c) Explain integer division with example and flowchart. Divide -7 by 3.
- (d) Explain IEEE floating point number representation both 32 bits and 64 bits. Also explain normalization and expressible numbers.

7

2

2

7

www.csvtuonline.com

### Unit-III

- (a) Show memory hierarchy.
- (b) Explain multimodule memory and interleaving. 7
- (c) Explain eache memory with its mapping functions. 7
- (d) What is demand paging? What are replacement algorithms. Find hit ratio for following reference string using least recently used (LRU) algorithm. Reference string is: 4. 7, 5, 7, 6, 7, 10, 4, 8, 5, 8, 6 and no. of frame is 3. (Page frame)

# Unit-IV

- (a) Define memory mapped I/O.
- (b) Define interrupts, types of interrupts and interrupt handling mechanisms.
- (c) Explain direct memory access in the content of input/
  output devices.

  PTO

www.csvtuonline.com

### www.csvtuonline.com

### [4]

(d) Explain synchronous and asynchronous data transfer, 7

### Unit-V

- 5. (a) What is pipelining and name types of pipelining?
  - (b) What is delayed branch, branch prediction and data dependency, in pipelining? 7
  - (c) Explain types of parallel processor system and also explain taxonomy of parallel processor architecture. 7
  - (d) Write short notes on:

(

- (i) Vector processing/processor
- (ii) Array processor

2,570]

322454(22) www.csvtuonline.com