# **Lab Notebook**

# **FPGA Capstone Project**

# **Academic Integrity**

By signing below you acknowledge the CU Honor Code, "On my honor, as a University of Colorado Boulder student I have neither given nor received unauthorized assistance" applies to this assignment.

Signed: \_Glenn Frey Olamit\_\_\_\_\_

# **Module 4**

# **NIOS II Software Design and System Test**

Author: Glenn Frey Olamit Date: March 28, 2022

Procedure/Description of Test:

The goal of this module is to develop the software for a System on a Chip (SoC), specifically the NIOS II Soft Processor built in Module 3.

In this module, we will follow the flow for a system design (see figure below) but we will focus this time on the Software Development using the NIOS II Software Build Tools as Software Development Tool.



Observations:

#### Data:

## Images/Drawings:





After 'u' is selected the LEDs start counting up (as shown below image from left to right) in accordance with the displayed values in Nios II console(as shown above image).



After adding the line "display\_value = ~display\_value;" and '3' is selected the LEDs start counting up in multiples of 3 in binary format (as shown below image from left to right) in accordance with the displayed values in Nios II console(as shown above image).



#### Results:

| Fmax                 | ADC_CLK_10: 50.44 MHz altera_reserved_tck: 66.53 MHz p1 altpll_component auto_generated pll1 clk[0]: 91.03 MHz u3 altpll_0 sd1 pll7 clk[0]: 102.61 MHz u3 altpll_0 sd1 pll7 clk[2]: 111.33 MHz MAX10_CLK2_50: 364.03 MHz MAX10_CLK1_50: 288.06 MHz |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logic<br>Utilization | 23%                                                                                                                                                                                                                                                |
| Total registers      | 7300                                                                                                                                                                                                                                               |
|                      |                                                                                                                                                                                                                                                    |

## Questions:

- 1. Is the control of the 10 LEDs implemented in hardware or in software? The control of the LEDs is implemented in software. We did invert the LEDs behavior by changing the software code. The hardware as it is can not control the LEDs as we commented out the LEDR assignment statement in Module 3.
- 2. Is the control of the 7-segment LEDs done by hardware or by software? The control of the 7-segment LEDs is done by hardware as there is an assignment statement outputting a counter to the 7-segment displays in the hardware design.
- 3. How much memory is required to run your Nios II program? Can you fit it into the onchip RAM if you redesign the onchip RAM block? to run the NIOS II program 24KB of memory are required. It is possible to fit it into onchip RAM if it is redesigned to be 32KB instead of 16KB for example.
- 4. Your Nios II processor is running at what clock speed? How much faster can it run in your MAX10 design? The NIOS II processor is running at 80MHz. The Fmax is 102.61 Mhz. Perhaps this can be improved by adding some timing constraints.

### Conclusions:

A software application that runs on a NIOS II soft processor was created. We were able to control the Hardware behavior by Software. The NIOS II SBP for Eclipse is a powerful Software Development Environment for the NIOS II Soft Processor.

The Board Support Package can be configured by using the BSP Editor. The BSP Editor controls what drivers will be built into the Board Support Package

## Graded 98/100.

Lessons Learned (What did you learn?):

I learned to set up and run the NIOS II SBP for Eclipse. I learned how to create a Software Application for a NIOS II Soft Processor. I learned how to use the NIOS II SBP for Eclipse as well as the BSP Editor. I learned how to run a Software Application into a NIOS II Soft Processor.