# Analysis and design of a single-phase AC/DC step-down converter for universal input voltage

T.-J. Liang, L.-S. Yang and J.-F. Chen

**Abstract:** This work presents a single-phase AC/DC step-down converter, which is composed of two power stages, buck-boost converter and buck converter. The front stage is used for a power-factor-correction (PFC) circuit and is operated in discontinuous conduction mode (DCM) by using the pulse-width modulation (PWM) technique to achieve almost unity power factor and low total harmonic distortion of input current (THD $_i$ ). The rear stage is also operated in DCM to achieve voltage step-down and low DC-link voltage. The proposed converter can be applied for universal input voltage (85–265 V) and wide output power range. Also, the steady-state analysis of voltage gain and boundary operating condition are presented. Moreover, the selections of inductors, capacitors and input filter are depicted. Finally, a hardware circuit with simple control logic is implemented to illustrate the theoretical analysis.

#### 1 Introduction

The DC source is widely used for many applications, such as DC power supply, lighting system, inverter and so on. Traditionally, the diode bridge rectifier or thyristor rectifier is used for AC/DC power conversion [1]. However, these rectifiers have some drawbacks including pulsating input current, high harmonic, high electromagnetic interference (EMI), low power factor and so on. In order to overcome these problems, some topologies have been presented [2-17]. Many boost-type converters have been proposed [2-7], but the boost types are only used for voltage step-up applications. If voltage step-down is required, these converters need to cascade with another DC/DC converter. It results in system complexity and cost increment. Hence, some single-stage circuits are presented for voltage stepdown applications, such as CUK type [8, 9], boost-forward type [10], boost-flyback type [11], buck type [12, 13] and buck-boost type [14–16]. These types can achieve almost unity power factor and adjustable output voltage. Nevertheless, the DC-link voltage is higher than the peak input voltage [8-11]. The total harmonic distortion of input current (THD<sub>i</sub>) is about 10-15% [10, 11] higher. As for the buck and buck-boost converters, the converters are operated in continuous conduction mode (CCM) with larger inductor which will result in lower power density [12–15]. Also, more control signals, such as input voltage, output voltage or inductor current, are used [12-16]. Wu presents a buck-boost converter cascaded with a flyback converter [17]. This converter, operated in discontinuous conduction mode (DCM), uses simple control logic to achieve almost unity power factor, low THD<sub>i</sub> and adjustable output voltage. But, this converter is not suitable for universal input voltage and wide output power range.

This paper proposes a single-phase AC/DC step-down converter, which is an AC/DC buck-boost converter cascaded with a DC/DC buck converter. The proposed converter can achieve unity power factor, low THD<sub>i</sub>, adjustable step-down output voltage for universal input voltage and wide output power range. In addition, the DC-link voltage is less than the peak input voltage. Also the buck-boost converter and buck converter are both operated in DCM by using a simple pulse-width modulation (PWM) control strategy and only a feedback control signal of output voltage is used. As the proposed converter is operated in DCM, the peak inductor current is higher. To avoid higher current stress for power semiconductor devices, this conveter is suitable for low power applications.

#### 2 Operation principle of the proposed converter

Fig. 1 illustrates the proposed converter, which consists of two power stages. The front stage is an AC/DC buck-boost converter, and the rear stage is a DC/DC buck converter. The two stages are both operated in DCM with a fixed duty ratio by using a simple PWM controller. Two inductors L<sub>1</sub> and L<sub>2</sub> with same inductance are adopted in the front stage. L<sub>1</sub> and L<sub>2</sub> are charged by series when S<sub>1</sub> and S<sub>2</sub> are turned on, and are discharged by parallel when S<sub>1</sub> and S<sub>2</sub> are turned off. The discharged time will be shortened, namely the duty ratio can be extended. Thus, the front stage can be operated with larger duty ratio variation than the conventional buck-boost converter with DCM operation. Therefore, the front stage becomes more suitable for universal input voltage and wide output power range. Fig. 2 shows the input voltage, the unfiltered input current, the input inductor currents and the control signal for  $0 < \omega t < 2\pi$ , where  $\omega$  is the line angular frequency. Also, some typical waveforms in one switching period are shown in Fig. 3. Owing to the symmetrical characteristics of single-phase system, the following operating principle is analysed for  $0 < \omega t < \pi$ .

E-mail: yanglungsheng@yahoo.com.tw

 $<sup>\</sup>bigcirc$  The Institution of Engineering and Technology 2007 doi:10.1049/iet-epa:20060471

Paper first received 19th November 2006 and in revised form 29th January 2007 The authors are with the Department of Electrical Engineering, National Cheng Kung University, Tainan, Taiwan, Republic of China



Fig. 1 Circuit configuration of the proposed converter

Mode 1: When  $S_1$  and  $S_2$  are turned on during time interval  $[kT_s, t_{k1}]$ , the inductors  $L_1$  and  $L_2$  are charged by series from line source and the energy stored in DC-link capacitor  $C_1$  is discharged to output inductor  $L_o$ , output capacitor  $C_o$  and load. The equivalent circuit is shown in Fig. 4a.

Mode 2: While  $S_1$  and  $S_2$  are turned off during time interval  $[t_{k1}, t_{k2}]$ , the energies stored in  $L_1$  and  $L_2$  are released by parallel to  $C_1$  and the energy stored in  $L_0$  is released to  $C_0$  and load. The equivalent circuit is shown in Fig. 4b.

Mode 3: While  $S_1$  and  $S_2$  are still turned off during time interval  $[t_{k2}, t_{k3}]$ . The  $i_{L1}$  and  $i_{L2}$  are equal to zero at  $t = t_{k2}$ . The energy stored in  $L_0$  is still transferred to  $C_0$  and load. The equivalent circuit is shown in Fig. 4c.

Mode 4: While  $S_1$  and  $S_2$  are still turned off during time interval  $[t_{k3}, (k+1)T_s]$ , the energy stored in  $L_o$  is released to empty at  $t = t_{k3}$ . The load is supplied from  $C_o$ . The equivalent circuit is shown in Fig. 4d.

## 3 Steady-state analysis of the proposed converter

For simplicity, the effectiveness of the input filter is ignored and it is assumed that the line voltage is given as follows

$$e_{\rm s}(t) = v_{\rm s}(t) = \sqrt{2}V_{\rm rms}\sin\omega t = V_{\rm m}\sin\omega t$$
 (1)



**Fig. 2** Waveforms of input voltage, unfiltered input current, inductor currents and control signal for  $0 < \omega t < 2\pi$ 



**Fig. 3** Some typical waveforms in one switching period for  $0 < \omega t < \pi$ 

where  $V_{\rm rms}$  and  $V_{\rm m}$  are the effective value and the amplitude of line voltage.

As the switching frequency  $f_s$  ( $f_s = 1/T_s$ ) is much larger than the line frequency  $f_1$ , the line voltage can be considered as a piecewise constant during each switching period.



**Fig. 4** Equivalent circuit of operating principle for  $0 < \omega t < \pi$ 

- a Mode 1
- b Mode 2
- c Mode 3
- d Mode 4

Assuming n is the switching number within time interval  $[0,\pi/\omega]$ , then n is equal to  $f_s/2f_1$ . The following analysis is considered during the switching period  $[kT_s, (k+1)T_s]$ ,

where  $k = 0,1, \ldots, n-1$ , and let  $L_1 = L_2 = L/2$ . When  $S_1$  and  $S_2$  are ON, the following equations can be obtained.

$$\begin{cases} \frac{di_{L1}(t)}{dt} = \frac{di_{L2}(t)}{dt} = \frac{|e_{s}(t_{k})|}{L} \\ \frac{di_{Lo}(t)}{dt} = \frac{v_{c1} - v_{o}}{L_{o}} \end{cases}, \quad kT_{s} \le t \le t_{k1}$$
 (2)

From (2), the three inductor currents  $i_{L1}$ ,  $i_{L2}$  and  $i_{L0}$  are

$$\begin{cases} i_{L1}(t) = i_{L2}(t) = \frac{|e_{s}(t_{k})|}{L}(t - kT_{s}) \\ i_{L0}(t) = \frac{v_{c1} - v_{o}}{L_{o}}(t - kT_{s}) \end{cases}, \quad kT_{s} \le t \le t_{k1} \quad (3)$$

At  $t = t_{k1}$ , the three peak currents of L<sub>1</sub>, L<sub>2</sub> and L<sub>0</sub> can be

$$\begin{cases} i_{\text{L1p,k}} = i_{\text{L2p,k}} = \frac{|e_{\text{s}}(t_{\text{k}})|}{L} t_{\text{on}} = \frac{|e_{\text{s}}(t_{\text{k}})|}{L} dT_{\text{s}} \\ i_{\text{Lop,k}} = \frac{v_{\text{c1}} - v_{\text{o}}}{L_{\text{o}}} t_{\text{on}} = \frac{v_{\text{c1}} - v_{\text{o}}}{L_{\text{o}}} dT_{\text{s}} \end{cases}$$
(4)

where  $t_{\rm on} = dT_{\rm s}$  and d is the duty ratio.

While  $\tilde{S}_1$  and  $\tilde{S}_2$  are OFF, the following equations can be

$$\begin{cases} \frac{di_{L1}(t)}{dt} = \frac{di_{L2}(t)}{dt} = -\frac{2v_{c1}}{L}, & t_{k1} \le t \le t_{k2} \\ \frac{di_{Lo}(t)}{dt} = -\frac{v_{o}}{L}, & t_{k1} \le t \le t_{k3} \end{cases}$$
(5)

Solving (5), the  $i_{L1}$ ,  $i_{L2}$ , and  $i_{L0}$  can be derived.

$$\begin{cases} i_{L1}(t) = i_{L2}(t) = \\ -\frac{2v_{c1}}{L}(t - t_{k1}) + i_{L1p,k}, \\ i_{Lo}(t) = -\frac{v_{o}}{L_{o}}(t - t_{k1}) + i_{Lop,k}, \quad t_{k1} \le t \le t_{k3} \end{cases}$$

$$(6)$$

As  $i_{L1}(t_{k2}) = 0$ ,  $i_{L2}(t_{k2}) = 0$  and  $i_{L0}(t_{k3}) = 0$ , the peak currents of L<sub>1</sub>, L<sub>2</sub> and L<sub>o</sub> can be expressed as

$$\begin{cases} i_{\text{L1p,k}} = i_{\text{L2p,k}} = \frac{2v_{\text{c1}}}{L} t_{\text{Lr,k}} \\ i_{\text{Lop,k}} = \frac{v_{\text{o}}}{L} t_{\text{Lor,k}} \end{cases}$$
 (7)

where  $t_{Lr,k} = t_{k2} - t_{k1}$  and  $t_{Lor,k} = t_{k3} - t_{k1}$ . Using (4) and (7), the following two time durations  $t_{Lr,k}$ and  $t_{Lor,k}$  can be obtained.

$$\begin{cases} t_{Lr,k} = \frac{|e_{s}(t_{k})|}{2\nu_{c1}} dT_{s} \\ t_{Lor,k} = \frac{\nu_{c1} - \nu_{o}}{\nu_{o}} dT_{s} \end{cases}$$
 (8)

#### Unfiltered input current is

From Fig. 2, the average unfiltered input current  $i_s$  in one switching period  $T_s$  can be derived as

$$i'_{s,avg}(t) = \frac{t_{on}i_{L1p}}{2T_s} = \frac{d^2T_sV_m}{2L}|\sin\omega t|$$
 (9)

Equation (9) indicates that the average unfiltered input current is sinusoidal and in phase with the input voltage. Moreover, the harmonic components of  $i_s$  are distributed over the multiples of the switching frequency. Thus, it is very easy to filter out the harmonic components by employing a set of input filter  $L_{\rm f}-C_{\rm f}$  with the cutoff frequency,  $f_{\rm c}=1/2\pi\sqrt{(L_{\rm f}C_{\rm f})}$ , much lower than the switching frequency.

#### Voltage gain

From Fig. 3, the average currents of  $i_{c1}$  and  $i_{c0}$  can be derived during the switching period  $[kT_s, (k+1)T_s]$  as follows

$$\begin{cases} i_{c1,k} = \frac{(-i_{Lop,k})t_{on} + 2i_{L1p,k}t_{Lr,k}}{2T_s} \\ i_{co,k} = \frac{\frac{1}{2}i_{Lop,k}(t_{on} + t_{Lor,k}) - i_o T_s}{T_c} \end{cases}$$
(10)

Substituting (1), (4) and (8) into (10) yields

$$\begin{cases} i_{c1,k} = \frac{d^2 T_s V_m^2}{2L v_{c1}} \sin^2 \omega t_k - \frac{d^2 T_s (v_{c1} - v_o)}{2L_o} \\ i_{co,k} = \frac{d^2 T_s v_{c1} (v_{c1} - v_o)}{2L_o v_o} - \frac{v_o}{R} \end{cases}$$
(11)

Thus the average current of  $i_{c1}$  during time interval [0,

$$i_{c1,avg} = \frac{\omega}{\pi} \sum_{k=0}^{n-1} i_{c1,k} T_{s}$$

$$= \frac{\omega}{\pi} \sum_{k=0}^{n-1} \left[ \frac{d^{2} T_{s} V_{m}^{2}}{2L v_{c1}} \sin^{2} \omega t_{k} - \frac{d^{2} T_{s} (v_{c1} - v_{o})}{2L_{o}} \right] T_{s}$$
(12)

As  $n \gg 1$ , the previous equation can be approximated as

$$i_{c1,avg} = \frac{\omega}{\pi} \int_0^{\frac{\pi}{\omega}} \left[ \frac{d^2 T_s V_m^2}{2L v_{c1}} \sin^2 \omega t - \frac{d^2 T_s (v_{c1} - v_o)}{2L_o} \right] dt$$
$$= \frac{d^2 T_s V_m^2}{4L v_{c1}} - \frac{d^2 T_s (v_{c1} - v_o)}{2L_o}$$
(13)

Therefore the differential equation of  $v_{c1}$  during time interval  $[0, \pi/\omega]$  is

$$\frac{d}{dt}v_{c1} = \frac{i_{c1,avg}}{C_1}$$

$$= \frac{1}{C_1} \left[ \frac{d^2 T_s V_m^2}{4Lv_{c1}} - \frac{d^2 T_s (v_{c1} - v_o)}{2L_o} \right]$$
(14)

From (11), the differential equation of  $v_0$  during one switching period is derived as

$$\frac{d}{dt}v_{o} = \frac{i_{co,k}}{C_{o}} = \frac{1}{C_{o}} \left[ \frac{d^{2}T_{s}v_{c1}(v_{c1} - v_{o})}{2L_{o}v_{o}} - \frac{v_{o}}{R} \right]$$
(15)

Using (14) and (15), the following equation of DC model can be derived.

$$\begin{cases}
\frac{V_{\rm m}^2}{2LV_{\rm cl}} = \frac{V_{\rm cl} - V_{\rm o}}{L_{\rm o}} \\
\frac{D^2V_{\rm cl}(V_{\rm cl} - V_{\rm o})}{2L_{\rm o}f_{\rm s}V_{\rm o}} = \frac{V_{\rm o}}{R}
\end{cases}$$
(16)

where  $V_{c1}$ ,  $V_{o}$  and D are the DC quantities of  $v_{c1}$ ,  $v_{o}$  and d, respectively.

The normalised inductor time constants of the two stages are defined as

$$\begin{cases}
\tau_{\rm L} \equiv \frac{Lf_{\rm s}}{R} \\
\tau_{\rm Lo} \equiv \frac{L_{\rm o} f_{\rm s}}{R}
\end{cases}$$
(17)

Therefore substituting (17) into (16), the voltage gains are derived as

$$M = \frac{V_{\rm o}}{V_{\rm m}} = M_1 M_2 \tag{18}$$

where

$$\begin{cases}
M_2 = \frac{V_o}{V_{c1}} = \frac{\sqrt{D^4 + 8\tau_{Lo}D^2 - D^2}}{4\tau_{Lo}} \\
M_1 = \frac{V_{c1}}{V_m} = \sqrt{\frac{L_o}{2L(1 - M_2)}} = \sqrt{\frac{\tau_{Lo}}{2\tau_L(1 - M_2)}}
\end{cases} (19)$$

#### 3.3 Boundary condition between CCM and DCM

To ensure that the two power stages of the proposed converter are operated in DCM, the inductor currents  $i_{L1}$ ,  $i_{L2}$  and  $i_{Lo}$  must go to zero in each switching period. The time duration  $t_{\rm s,k}$  is defined as the period when  $i_{L1} > 0$  and  $i_{L2} > 0$ . Similarly, the time duration  $t_{\rm so,k}$  is defined as the period when  $i_{\rm Lo} > 0$ . From Fig. 3,  $t_{\rm s,k}$  and  $t_{\rm so,k}$  can be computed as

$$\begin{cases} t_{s,k} = t_{on} + t_{Lr,k} = \frac{D}{f_s} \left( \frac{2V_{c1} + |e_s(t_k)|}{2V_{c1}} \right) \\ t_{so,k} = t_{on} + t_{Lor,k} = \frac{DV_{c1}}{f_s V_o} \end{cases}$$
(20)

When the maximum of  $t_{\rm so,k}$  is equal to  $T_{\rm s}$ , the rear stage is operated in boundary conduction mode (BCM). Similarly, if the maximum of  $t_{\rm s,k}$  is equal to  $T_{\rm s}$  when the absolute value of  $e_{\rm s}(t_{\rm k})$  is equal to  $V_{\rm m}$ , the front stage is operated in BCM. From (20), the voltage gain of boundary condition can be found to be

$$M_{\rm bc} = M_{1 \, \rm bc} M_{2 \, \rm bc} \tag{21}$$

where

$$\begin{cases} M_{2,\text{bc}} = D \\ M_{1,\text{bc}} = \frac{D}{2(1-D)} \end{cases}$$
 (22)

The normalised inductor time constants of boundary condition  $\tau_{\text{LoB}}$  and  $\tau_{\text{LB}}$  can be found when the voltage gains  $M_2$  and  $M_1$  are equal to the voltage gains of boundary





**Fig. 5** Boundary condition of the proposed converter a Rear stage b Front stage (under  $\tau_{Lo} = 0.3$ )

condition  $M_{2,bc}$  and  $M_{1,bc}$ , respectively. By using (19) and (22),  $\tau_{LoB}$  and  $\tau_{LB}$  can be derived as

$$\tau_{\text{LoB}} = \frac{1 - D}{2}$$

$$\tau_{\text{LB}} = \frac{2\tau_{\text{Lo}}(1 - D)^2}{D^2(1 - M_2)}$$

$$= \frac{8\tau_{\text{Lo}}^2(1 - D)^2}{D^2(4\tau_{\text{Lo}} - \sqrt{D^4 + 8\tau_{\text{Lo}}D^2} + D^2)}$$
(24)

From (23), the drawing of  $\tau_{\rm LoB}$  is plotted in Fig. 5a. It depicts that the rear stage is operated in DCM when  $\tau_{\rm Lo} < \tau_{\rm LoB}$ . Assuming  $\tau_{\rm Lo} = 0.3$  and substituting this value into (24), the curve of  $\tau_{\rm LB}$  is plotted in Fig. 5b. It shows that the front stage is operated in DCM while  $\tau_{\rm L} < \tau_{\rm LB}$ .

#### 4 Selection of inductors and a capacitor

#### 4.1 Selection of inductors $L_0$ , $L_1$ and $L_2$

To ensure that the front and rear stages are both operated in DCM, the appropriate  $\tau_{\text{LoB}}$  and  $\tau_{\text{LB}}$  can be selected under the required voltage gain. Thus, the  $L_{\text{o}}$  and L must satisfy the following inequality.

$$\begin{cases}
L_{o} < \frac{R}{f_{s}} \tau_{LOB} \\
L < \frac{R}{f_{s}} \tau_{LB}
\end{cases}$$
(25)

#### Selection of DC-link capacitor C<sub>1</sub>

From (11), the average capacitor current  $i_{c1,k}$  per switching period can be rewritten as

$$i_{c1,k} = \left[ \frac{D^2 V_{m}^2}{4L f_{s} V_{c1}} - \frac{D^2 (V_{c1} - V_{o})}{2L_{o} f_{s}} \right]$$

$$- \frac{D^2 V_{m}^2}{4L f_{s} V_{c1}} \cos 2\omega t_{k}$$

$$= \frac{D^2}{2f_{s}} \left( \frac{V_{m}^2}{2L V_{c1}} - \frac{V_{c1} - V_{o}}{L_{o}} \right)$$

$$- \frac{D^2 V_{m}^2}{4L f_{s} V_{c1}} \cos 2\omega t_{k}$$
(26)

Substituting (16) into (26), the ripple of DC-link voltage per switching period is obtained as

$$\Delta V_{\rm cl,k} = \left( -\frac{D^2 V_{\rm m}^2}{4LC_1 f_{\rm s} V_{\rm cl}} \cos 2\omega t_{\rm k} \right) T_{\rm s}$$
 (27)

Hence, the function of the ripple of DC-link voltage per half AC source period can be computed as

$$\Delta V_{c1}(t) = \int_0^t \left( -\frac{D^2 V_{m}^2}{4LC_1 f_s V_{c1}} \cos 2\omega t \right) dt$$

$$= -\frac{D^2 V_{m}^2}{4LC_1 f_s V_{c1}} \frac{\sin 2\omega t}{2\omega}$$
(28)

From this equation, the ripple of DC-link voltage per half AC source period is derived as

$$V_{\text{cl,ripple}} = 2|\Delta V_{\text{cl}}(t)|_{\text{peak}} = \frac{D^2 V_{\text{m}}^2}{4\omega L C_1 f_{\text{s}} V_{\text{cl}}}$$

$$\frac{V_{\text{cl,ripple}}}{V_{\text{cl}}} = \frac{D^2 V_{\text{m}}^2}{4\omega L C_1 f_{\text{s}} V_{\text{cl}}^2} = \frac{D^2}{4\omega L C_1 f_{\text{s}} M_1^2}$$
(29)

Therefore to satisfy the specification of the ripple percentage of DC-link voltage, the capacitor C1 needs to satisfy the following inequality.

$$C_1 \ge \frac{D^2}{4\omega L f_{\rm s} M_1^2} \frac{V_{\rm c1}}{V_{\rm c1,ripple}} \tag{30}$$

#### 5 **Experimental results**

To verify the theoretical analysis of the proposed converter, a hardware circuit with simple control logic is implemented



Operating range of the experimental prototype



Waveforms of input voltage and input current

in the laboratory. The circuit parameters are chosen as follows

- (i) Output voltage:  $V_{\rm o}=48~{\rm V}$ (ii) Universal input voltage:  $V_{\rm rms}=85-265~{\rm V}$  ( $V_{\rm m}=120-$
- (iii) Load:  $P_0 = 23.04 115.2 \text{ W} (R = 20 100 \Omega)$
- (iv) Line frequency:  $f_1 = 60 \text{ Hz}$
- (v) Switching frequency:  $f_s = 24 \text{ kHz}$ (vi) Input filter:  $L_f = 6 \text{ mH}$ ,  $C_f = 320 \text{ nF}$ .

To ensure that the output voltage is kept constant for the universal input voltage, the voltage gain M is varied from 0.128 to 0.4. Substituting M = 0.4 into (21), the





Fig. 8 Waveforms of inductor currents

- a  $i_{L1}$ ,  $i_{L2}$  and  $i_{Lo}$
- b Expansion of  $i_{L1}$ ,  $i_{L2}$  and  $i_{Lo}$



Waveforms of output voltage and its ripple

maximum duty ratio  $D_{\text{max}}$  can be found to be 0.58. Substituting  $D_{\text{max}} = 0.58$  into (23),  $\tau_{\text{LoB}}$  is obtained as 0.21. Then, substituting  $D_{\rm max} = 0.58$  and  $\tau_{\rm Lo} = 0.21$  into (24),  $\tau_{\rm LB}$  is computed as 0.52. Using (25), the following









Fig. 10 Some measured results against universal input voltage for various output power

- a Power factor
- b Total harmonic distortion of input current
- c Efficiency
- $d V_{c1}$

inequality of inductors can be derived.

$$L_{\rm o} < \frac{R}{f_{\rm s}} \tau_{\rm LoB} = \frac{20}{24 \text{k}} \cdot 0.21 = 175 \ \mu \ H$$
  
$$L < \frac{R}{f_{\rm s}} \tau_{\rm LB} = \frac{20}{24 \text{k}} \cdot 0.52 = 433 \ \mu \ H$$

As  $L_1 = L_2 = L/2$ ,  $L_1$  and  $L_2$  are selected as 155  $\mu$ H, and  $L_0$ is chosen as 155 µH.

Thus,  $\tau_{\rm Lo}$  and  $\tau_{\rm L}$  are 0.186 and 0.372 under full load condition  $R = 20 \Omega$ ,  $\tau_{Lo}$  and  $\tau_{L}$  are 0.037 and 0.074 under light load condition  $R = 100 \Omega$ . Substituting  $\tau_{Lo}$  and  $\tau_{L}$  into (18), the operating range of the experimental prototype is shown in Fig. 6. It illustrates that the proposed converter is operated in DCM.

Under the conditions  $V_{\rm rms} = 85 \text{ V}$  and  $R = 20 \Omega$ , the M and D can be found to be 0.4 and 0.49 from (18). Substituting  $\tau_{Lo} = 0.186$ ,  $\tau_{L} = 0.372$  and D = 0.49 into (19),  $M_2$  and  $M_1$  can be computed as 0.54 and 0.74, respectively. Also, the ripple percentage of  $V_{c1}$  is selected to be 6%. Thus, the following inequality of  $C_1$  can be obtained from (30).

$$C_1 \ge \frac{D^2}{4\omega L f_{\rm s} M_1^2} \frac{V_{\rm c1}}{V_{\rm c1,ripple}} = 656 \ \mu \text{F}$$

 $C_1$  is selected as 660  $\mu F$ , and  $C_o$  is chosen as 330  $\mu F$ . Under the conditions  $V_{\rm rms}=110~{\rm V},~V_o=48~{\rm V}$  and  $P_{\rm o} = 115.2 \,\mathrm{W}$ , some experimental results are shown in Figs. 7–9. From Fig. 7, one can see that the input current is purely sinusoidal and is in phase with the input voltage. The inductor currents  $i_{L1}$ ,  $i_{L2}$  and  $i_{Lo}$  and the expansion of  $i_{L1}$ ,  $i_{L2}$  and  $i_{Lo}$  are shown in Figs. 8a and b; it is obvious that the two power stages are both operated in DCM. Fig. 9 shows the DC output voltage and its ripple component, the output voltage is controlled at 48 V and its ripple component is rather small. In addition, the measured power factor, THD<sub>i</sub>, efficiency and DC-link voltage V<sub>c1</sub> under the operating range of the specified design are shown in Fig. 10. From Fig. 10a, when the output power is above 57.6 W, the measured power factor is above 0.99. Even in the light load, the power factor is still above 0.951. The measured THD<sub>i</sub> is less than 4% as shown in Fig. 10b. Fig. 10c shows the measured efficiency; one can see that the efficiency is 81.7-83.1% under  $P_0 = 115.2$  W for universal input voltage. It is seen from Fig. 10d that the measured  $V_{c1}$  varies with the input voltage, and the maximum of  $V_{c1}$  is equal to 209 V at the condition  $V_{\rm rms} = 265 \text{ V}.$ 

### **Conclusions**

In this paper, a single-phase AC/DC converter by cascading a buck-boost converter with a buck converter is proposed. The proposed converter has many merits, such as unity power factor, low THD<sub>i</sub>, low DC-link voltage and adjustable output voltage. Also this converter can be used for universal input voltage and wide output power range. Moreover, the steady-state analyses of voltage gain and boundary operating condition are presented. The selections of inductors, capacitors and input filters are depicted. To illustrate the theoretical analysis, a hardware circuit with simple control logic is implemented. Under the operating range of the specified design, one can obtain good performances that the measured power factor is larger than 0.951, the measured THD<sub>i</sub> is less than 4% and the maximum  $V_{c1}$ is equal to 209 V at the condition  $V_{\rm rms} = 265$  V.

#### References

- Sen, P.C.: 'Electric motor drives and control past, present and
- future', *IEEE Trans. Ind. Electron.*, 1992, **37**, (6), pp. 562–575 Srinivasan, R., and Oruganti, R.: 'A unity power factor converter using half-bridge boost topology', IEEE Trans. Power Electron., 1998, **13**, (3), pp. 487–500
- Itoh, R., and Ishizaka, K.: 'Single-phase sinusoidal converter using MOSFETs', IEE Proc., B, 1989, 136, (5), pp. 465-470
- Liang, T.J., and Shyu, J.L.: 'Improved DSP-controlled online UPS system with high real output power', IEE Proc. Electr. Power Appl., 2004, **151**, (1), pp. 121-127
- Blundell, R., Kupka, L., and Spiteri, S.: 'AC-DC converter with unity power factor and minimum harmonic content of line current: design consideration', IEE Proc., Electr. Power Appl., 1998, 145, (6),
- Chen, T.C., and Pan, C.T.: 'Modeling and design of a single phase AC to DC converter', *IEE Proc.*, *B*, 1992, **139**, (5), pp. 465–470 Simonetti, D.S.L., Vieira, J.F., and Sousa, C.D.: 'Modeling of the
- high-power-factor dinscontinuous boost rectifiers', IEEE Trans. Ind. Electron., 1999, 46, (4), pp. 788-795
- Lin, B.T., and Lee, Y.S.: 'Power-factor correction using Cuk converters in discontinuous-capacitor-voltage mode operation',
- IEEE Trans. Ind. Electron., 1997, 44, (5), pp. 648–653
  Pan, C.T., and Chen, T.C.: 'Modeling and design of an AC to DC converter', IEEE Trans. Power Electron., 1993, 8, (4), pp. 501-508

- 10 Siu, K.W., Lee, Y.S., and Tse, C.K.: 'Analysis and experimental evaluation of single-switch fast-response switching regulators with unity power factor', IEEE Trans. Ind. Appl., 1997, 33, (5), pp. 1260-1266
- Lee, Y.S., Siu, K.W., and Lin, B.T.: 'Novel single-stage isolated power-factor-corrected power supplies with regenerative clamping', IEEE Trans. Ind. Appl., 1998, 34, (6), pp. 1299-1308
- Itoh, R., Ishizaka, K., Oishi, H., and Okada, H.: 'Single-phase buck rectifier employing voltage reversal circuit for sinusoidal input current waveshaping', IEE Proc. Electr. Power Appl., 1999, 146, (6), pp. 707-712
- Oruganti, R., and Palaniapan, M.: 'Inductor voltage control of buck-type single-phase AC-DC converter', IEEE Trans. Power Electron., 2000, 15, (2), pp. 411-417
- Lopez, O., Vicuna, L.G., Castilla, M., Matas, J., and Lopez, M.: 'Sliding-mode-control design of a high-power-factor buck-boost rectifier', IEEE Trans. Ind. Electron., 1999, 46, (3), pp. 604-612
- Chen, J., Maksimovic, D., and Erickson, R.W.: 'Analysis and design of a low-stress buck-boost converter in universal-input PFC applications', IEEE Trans. Power Electron., 2006, 21, (2), pp. 320-329
- Andersen, G.K., and Blaabjerg, F.: 'Current programmed control of a single-phase two-switch buck-boost power factor correction circuit', IEEE Trans. Ind. Electron., 2006, 53, (1), pp. 263-271
- Wu, T.F., and Chen, Y.K.: 'Analysis and design of an isolated single-stage converter achieving power-factor correction and fast regulation', IEEE Trans. Ind. Electron., 1999, 46, (4), pp. 759-767