# Architecture-Level Modeling of Photonic Deep Neural Network Accelerators

Tanner Andrulis

MIT

Cambridge, USA
andrulis@mit.edu

Gohar Irfan Chaudhry *MIT* Cambridge, USA girfan@mit.edu Vinith M. Suriyakumar *MIT*Cambridge, USA vinithms@mit.edu

Joel S. Emer MIT, Nvidia Cambridge, USA jsemer@mit.edu

Vivienne Sze MIT Cambridge, USA sze@mit.edu

Abstract—Photonics is a promising technology to accelerate Deep Neural Networks as it can use optical interconnects to reduce data movement energy and it enables low-energy, high-throughput optical-analog computations.

To realize these benefits in a full system (accelerator + DRAM), designers must ensure that the benefits of using the electrical, optical, analog, and digital domains exceed the costs of converting data between domains. Designers must also consider system-level energy costs such as data fetch from DRAM. Converting data and accessing DRAM can consume significant energy, so to evaluate and explore the photonic system space, there is a need for a tool that can model these full-system considerations.

In this work, we show that similarities between Compute-in-Memory (CiM) and photonics let us use CiM system modeling tools to accurately model photonics systems. Bringing modeling tools to photonics enables evaluation of photonic research in a full-system context, rapid design space exploration, co-design, and comparison between systems.

Using our open-source model, we show that cross-domain conversion and DRAM can consume a significant portion of photonic system energy. We then demonstrate optimizations that reduce conversions and DRAM accesses to improve photonic system energy efficiency by up to  $3\times$ .

Index Terms—photonics, optical computing, photonic computing, compute-in-memory, modeling, accelerator

#### I. INTRODUCTION

Deep Neural Networks (DNNs) can be energy-intensive to compute due to the movement of large tensors and the many multiply-accumulate (MAC) operations that they require. To address these challenges, photonic systems (accelerator + DRAM) leverage the digital-electrical (DE), analog-electrical (AE), digital-optical (DO), analog-optical (AO) domains. Specifically, optical  $(i.e.,\ DO)$  and  $(i.e.,\ AE)$  and  $(i.e.,\ A$ 

Unfortunately, in a full system, the benefits of these domains can be limited by the costs of other components. Specifically, systems may pay significant energy to convert data between domains [5]–[9] and to fetch data from DRAM [5], [6]. To evaluate photonic systems, there is a need for a tool that can model these costs. Furthermore, to optimize full systems, the tool must rapidly explore a large co-design space that includes components (*e.g.*, data converters, SRAM buffers,

The model, tutorials, and examples are available in the CiMLoop [1] repository at https://github.com/mit-emze/cimloop.



Fig. 1. Albireo architecture. As data traverse the DE, AO, and AE domains, they leverage different movement and reuse opportunities but pay energy for data converters, notated X/Y for conversion from domain X to domain Y.

optical resonators), architecture (*i.e.*, what components are used, how many components, how they connect), workload (*i.e.*, DNN layer types, tensor shapes/values), and mapping (*i.e.*, how the workload is scheduled onto the architecture).

Fortunately, these characteristics are not unique to photonics. Analog Compute-in-Memory (CiM) systems have a large full-system co-design space, leverage the advantages of multiple domains (AE and DE), and face the challenge of high cross-domain conversion energy.

In this work, we show that these similarities let us leverage the open-source CiMLoop [1]–[4] tool to accurately model photonic systems. Bringing this tool to photonics enables researchers to (1) accurately evaluate and compare research contributions in a full-system context (*e.g.*, see how a novel component affects a full system or compare two photonic systems across a range of DNN workloads) (2) perform fast design-space exploration over the large co-design space [1], and (3) share knowledge between the photonics and CiM research communities.

## II. PHOTONICS MODELING TOOL

The tool takes as input specifications of a DNN workload, components, and architecture as defined in Section I. The tool maps the given workload on the architecture and outputs full-system area, energy, and throughput estimations.

In this work, we model the Albireo [6] photonic system, which leverages the DE, AE, and AO domains (DO is used in [10]). Fig. 1 shows how Albireo moves data through each domain. DE can reuse data spatially and temporally with multicast/reduction networks, buffer hierarchies, and DRAM. AE can use low-energy analog multiplications, additions, and data movement. AO can further reduce data movement energy with low-energy, high-throughput optical interconnects.

A key design decision in photonic systems is where to cross between domains. This is because (1) energy and area costs of data movement, data reuse, and computations change



Fig. 2. Energy breakdown validation.



Fig. 3. Throughput for two DNN workloads. CiMLoop captures underutilization, which significantly degraded throughput for Albireo running AlexNet.

significantly between domains [11] and (2) crossing domains requires high-energy data converters, shown in Fig. 1 as X/Y for a domain crossing from X to Y. In particular, AE/DE and DE/AE, commonly known as analog-to-digital and digital-to-analog converters, can consume significant energy [8], [9].

Reducing data converter energy is a key challenge in both CiM and photonic systems [7], [8]. The number of conversions, and thus data conversion energy, can be reduced by leveraging *reuse*: converting a value into a domain and reusing the converted value multiple times in that domain (*e.g.*, convert DE value  $V_{DE}$  to AE value  $V_{AE}$  with a DE/AE converter, then use the  $V_{AE}$  for multiple AE-domain computations) [8].

To model Albireo, we augment CiMLoop's DE and AE component library with AO components such as microring resonators, star couplers, lasers, Mach-Zender modulators, and photodiodes [5], [12]–[20]. We expose each component's data movement and reuse opportunities to CiMLoop's mapper, which finds mappings that leverage available reuse to minimize energy-intensive conversions and DRAM accesses.

### III. EVALUATION

We first validate the energy accuracy of the modeling tool. We then evaluate throughput on two DNN workloads, evaluate the full Albireo system with DRAM, and explore architectural approaches to reducing data converter energy.

- 1) Accelerator Energy Breakdown: Fig. 2 shows the modeled versus reported energy breakdown results. We show all components in the Albireo [6] paper, including the accelerator and an off-chip laser. The average overall energy error is 0.4%.
- 2) Throughput: Fig. 3 shows the modeled versus reported throughput for VGG16 [21] and AlexNet [22]. We also include an ideal throughput, which assumes 100% compute unit utilization. While results in [6] are near ideal, we find that modeled throughput is significantly lower when accounting for underutilization due to different DNN weight tensor shapes. In particular, Albireo is designed for unstrided convolutional layers, and fully-connected and strided convolutional severely underutilize Albireo's compute units. These differences illustrate the importance of using a model that can accurately evaluate throughput [1] by capturing many sources of underutilization.
- 3) Full-System (Accelerator+DRAM): Albireo fetches operands from DRAM, but the paper omits DRAM energy. We connect Albireo to DRAM in our model to see how it impacts



Fig. 4. Memory exploration. Aggressively-scaled Albireo is dominated by DRAM energy. DRAM-energy-reducing operations such as batching and fusion are required to realize the benefits of aggressive scaling,



Fig. 5. Increasing the amount of reuse in the analog and photonic domains can reduce data conversion energy, leading to a lower-energy system.

energy. We evaluate two configurations from the Albireo paper based on aggressive (high-energy) and conservative (lowenergy) scaling projections for future optical components.

Fig. 4 shows that for the conservatively-scaled Albireo, DRAM consumes little overall energy, but for the aggressively-scaled Albireo, DRAM consumes 75% of overall system energy. To achieve the potential energy benefits of aggressive scaling, it is critical to reduce DRAM energy. We explore two strategies to do so. First, we batch inputs and outputs to amortize weight movement energy. Next, we keep inputs and outputs on-chip in the global buffer between layers rather than fetching them from DRAM [23]. The former strategy increases latency, while the latter requires a larger global buffer and therefore more global buffer energy. Using both of these strategies together, we can reduce aggressively-scaled system energy by 67% (3× improvement).

4) Architecture Exploration: Albireo pays significant energy for data converters. To decrease data conversion energy, we can reduce the number of conversions by converting a value once and reusing the converted value spatially among multiple components [8]. In Fig. 5, we explore variations of the aggressively-scaled Albireo architecture that modify the amount of data reuse. Note that increasing AO reuse will also decrease DE/AE and AE/DE energy because Albireo uses AE as an intermediate between DE and AO.

We modify the AE/AO  $Multiply^*$  block in Fig. 1, connecting more AO components to spatially reuse AE weights (lower weight conversion energy) rather than reusing AO inputs and outputs (higher input and output conversion energy). To reduce input conversion energy, we increase the number of components that spatially reuse AO inputs in the  $AO^*$  block. To reduce output conversion energy, we increase the number of output-reusing AE components by modifying the  $AE^*$  block. We find that increasing reuse can reduce data converter energy by 42% and can reduce accelerator energy by 31%.

#### REFERENCES

- T. Andrulis, J. S. Emer, and V. Sze, "CiMLoop: A flexible, accurate, and fast compute-in-memory modeling tool," in 2024 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS), 2024.
- [2] A. Parashar, P. Raina, Y. S. Shao, Y.-H. Chen, V. A. Ying, A. Mukkara, R. Venkatesan, B. Khailany, S. W. Keckler, and J. Emer, "Timeloop: A systematic approach to dnn accelerator evaluation," in 2019 IEEE international symposium on performance analysis of systems and software (ISPASS). IEEE, 2019, pp. 304–315.
- [3] Y. N. Wu, J. S. Emer, and V. Sze, "Accelergy: An architecture-level energy estimation methodology for accelerator designs," in 2019 IEEE/ACM International Conference on Computer-Aided Design (IC-CAD). IEEE, 2019, pp. 1–8.
- [4] M. Horeni, P. Taheri, P. Tsai, A. Parashar, J. Emer, and S. Joshi, "Ruby: Improving hardware efficiency for tensor algebra accelerators through imperfect factorization," in 2022 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS). Los Alamitos, CA, USA: IEEE Computer Society, may 2022, pp. 254– 266. [Online]. Available: https://doi.ieeecomputersociety.org/10.1109/ ISPASS55109.2022.00039
- [5] C. Demirkiran, F. Eris, G. Wang, J. Elmhurst, N. Moore, N. C. Harris, A. Basumallik, V. J. Reddi, A. Joshi, and D. Bunandar, "An electro-photonic system for accelerating deep neural networks," *J. Emerg. Technol. Comput. Syst.*, vol. 19, no. 4, sep 2023. [Online]. Available: https://doi.org/10.1145/3606949
- [6] K. Shiflett, A. Karanth, R. Bunescu, and A. Louri, "Albireo: Energy-efficient acceleration of convolutional neural networks via silicon photonics," in 2021 ACM/IEEE 48th Annual International Symposium on Computer Architecture (ISCA), 2021, pp. 860–873.
- [7] Z. Zhong, M. Yang, J. Lang, C. Williams, L. Kronman, A. Sludds, H. Esfahanizadeh, D. Englund, and M. Ghobadi, "Lightning: A reconfigurable photonic-electronic smartnic for fast and energy-efficient inference," in *Proceedings of the ACM SIGCOMM 2023 Conference*, ser. ACM SIGCOMM '23. New York, NY, USA: Association for Computing Machinery, 2023, p. 452–472. [Online]. Available: https://doi.org/10.1145/3603269.3604821
- [8] T. Andrulis, J. S. Emer, and V. Sze, "RAELLA: Reforming the arithmetic for efficient, low-resolution, and low-loss analog pim: No retraining required!" in *Proceedings of the 50th Annual International Symposium on Computer Architecture*, ser. ISCA '23. New York, NY, USA: Association for Computing Machinery, 2023. [Online]. Available: https://doi.org/10.1145/3579371.3589062
- [9] T. Andrulis, R. Chen, H.-S. Lee, J. S. Emer, and V. Sze, "Modeling analog-digital-converter energy and area for compute-in-memory accelerator design," 2024.
- [10] N. P. Jouppi, G. Kurian, S. Li, P. Ma, R. Nagarajan, L. Nai, N. Patil, S. Subramanian, A. Swing, B. Towles, C. Young, X. Zhou, Z. Zhou, and D. Patterson, "TPU v4: An optically reconfigurable supercomputer for machine learning with hardware support for embeddings," 2023.
- [11] R. Hamerly, "Sc515 optical machine learning," 2023, cLEO 2023. [Online]. Available: https://www.cleoconference.org/home/program/short-courses/sc515/
- [12] R. Hamerly, A. Sludds, S. Bandyopadhyay, L. Bernstein, Z. Chen, M. Ghobadi, and D. R. Englund, "Edge computing with optical neural networks via WDM weight broadcasting," in *Emerging Topics in Artificial Intelligence (ETAI) 2021*, G. Volpe, J. B. Pereira, D. Brunner, and A. Ozcan, Eds. SPIE, p. 63. [Online]. Available: https://www.spiedigitallibrary.org/conference-proceedings-of-spie/11804/2594886/ Edge-computing-with-optical-neural-networks-via-WDM-weight-broadcasting/10.1117/12.2594886.full
- [13] A. Sludds, S. Bandyopadhyay, Z. Chen, Z. Zhong, J. Cochrane, L. Bernstein, D. Bunandar, P. B. Dixon, S. A. Hamilton, M. Streshinsky, A. Novack, T. Baehr-Jones, M. Hochberg, M. Ghobadi, R. Hamerly, and D. Englund, "Delocalized photonic deep learning on the internet's edge," *Science*, vol. 378, no. 6617, pp. 270–276, 2022. [Online]. Available: https://www.science.org/doi/abs/10.1126/science.abq8271
- [14] Y. Shen, N. C. Harris, S. Skirlo, M. Prabhu, T. Baehr-Jones, M. Hochberg, X. Sun, S. Zhao, H. Larochelle, D. Englund, and M. Soljačić, "Deep learning with coherent nanophotonic circuits," vol. 11, no. 7, pp. 441–446. [Online]. Available: https://doi.org/10.1038/nphoton.2017.93

- [15] K. Shiflett, D. Wright, A. Karanth, and A. Louri, "Pixel: Photonic neural network accelerator," in 2020 IEEE International Symposium on High Performance Computer Architecture (HPCA), 2020, pp. 474–487.
- [16] W. Liu, W. Liu, Y. Ye, Q. Lou, Y. Xie, and L. Jiang, "Holylight: A nanophotonic accelerator for deep learning in data centers," in 2019 Design, Automation & Test in Europe Conference & Exhibition (DATE), 2019, pp. 1483–1488.
- [17] A. Mehrabian, Y. Al-Kabani, V. J. Sorger, and T. El-Ghazawi, "PCNNA: A photonic convolutional neural network accelerator," in 2018 31st IEEE International System-on-Chip Conference (SOCC), 2018, pp. 169–173.
- [18] J. Peng, Y. Alkabani, S. Sun, V. J. Sorger, and T. El-Ghazawi, "DNNARA: A deep neural network accelerator using residue arithmetic and integrated photonics," in *Proceedings of the 49th International Conference on Parallel Processing*, ser. ICPP '20. New York, NY, USA: Association for Computing Machinery, 2020. [Online]. Available: https://doi.org/10.1145/3404397.3404467
- [19] J. Feldmann, N. Youngblood, M. Karpov, H. Gehring, X. Li, M. Stappers, M. Le Gallo, X. Fu, A. Lukashchuk, A. S. Raja, J. Liu, C. D. Wright, A. Sebastian, T. J. Kippenberg, W. H. P. Pernice, and H. Bhaskaran, "Parallel convolutional processing using an integrated photonic tensor core," vol. 589, no. 7840, pp. 52–58. [Online]. Available: https://doi.org/10.1038/s41586-020-03070-1
- [20] S. Bandyopadhyay, A. Sludds, S. Krastanov, R. Hamerly, N. C. Harris, D. Bunandar, M. Streshinsky, M. Hochberg, and D. Englund, "Single chip photonic deep neural network with accelerated training," ArXiv, vol. abs/2208.01623, 2022. [Online]. Available: https://api.semanticscholar.org/CorpusID:251252884
- [21] K. Simonyan and A. Zisserman, "Very deep convolutional networks for large-scale image recognition," 2015.
- [22] A. Krizhevsky, I. Sutskever, and G. E. Hinton, "Imagenet classification with deep convolutional neural networks," in *Advances in Neural Information Processing Systems*, F. Pereira, C. Burges, L. Bottou, and K. Weinberger, Eds., vol. 25. Curran Associates, Inc., 2012.
- [23] M. Gilbert, Y. N. Wu, A. Parashar, V. Sze, and J. S. Emer, "Looptree: Enabling exploration of fused-layer dataflow accelerators," in 2023 IEEE International Symposium on Performance Analysis of Systems and Software (ISPASS), 2023, pp. 316–318.