## Ahmet Göktuğ SEVİNÇ / 150140120

a)

| BR <sub>1</sub> | BR <sub>2</sub> | BR <sub>3</sub> | BG | BR | BG <sub>1</sub> | BG <sub>2</sub> | BG <sub>3</sub> |
|-----------------|-----------------|-----------------|----|----|-----------------|-----------------|-----------------|
| 1               | Х               | Х               | 1  | 1  | 1               | 0               | 0               |
| 1               | Х               | Х               | 0  | 1  | 0               | 0               | 0               |
| 0               | 1               | Х               | 1  | 1  | 0               | 1               | 0               |
| 0               | 1               | Х               | 0  | 1  | 0               | 0               | 0               |
| 0               | 0               | 1               | 1  | 1  | 0               | 0               | 1               |
| 0               | 0               | 1               | 0  | 1  | 0               | 0               | 0               |
| 0               | 0               | 0               | 0  | 0  | 0               | 0               | 0               |

b)

$$BG_1 = BR_1BG$$

$$BG_2 = BR_1' BR_2 BG$$

$$BG_3 = BR_1' BR_2' BR_3 BG$$

$$BR = BR_1 + BR_2 + BR_3$$

c)

\*After receiving BG, DMAC<sub>1</sub> observes AS signal and waits until previous bus cycle is complete

\*If bus is free DMAC<sub>1</sub> asserts BGACK to inform the processor and the other DMACs about its mastership

\*After being the master,  $\mathsf{DMAC}_1$  inactivates its  $\mathsf{BR}_1$  output to allow other  $\mathsf{DMAC}_2$  sending their requests

\*BG becomes 0

\*Since DMAC<sub>2</sub> and DMAC<sub>3</sub> still sending BR request BG again becomes 1

<sup>\*</sup>DMAC<sub>1</sub>, DMAC<sub>2</sub>, DMAC<sub>3</sub> issues the request to the bus arbiter via BR

<sup>\*</sup>Bus arbiter sends the request to 68000

<sup>\*</sup>Bus arbiter gets BG from 68000 and sends signal to the DMAC<sub>1</sub>

<sup>\*</sup>Bus arbiter gets BG from 68000 and sends it to the DMAC<sub>2</sub>

## Ahmet Göktuğ SEVİNÇ / 150140120

- \*After receiving BG, DMAC<sub>2</sub> observes AS and BGACK signals and waits until the previous bus cyle is complete and the previous bus master releases the bus
  - \*After transferring 1 word, DMAC<sub>1</sub> inactivates BGACK signal and again makes  $BR_1 = 1$
  - \* DMAC<sub>2</sub> asserts BGACK to inform others about its mastership
- \*After being the master, DMAC<sub>2</sub> inactivates its BR<sub>2</sub> output to allow other DMACs sending their requests
  - \*BG becomes 0
  - \*Since DMAC<sub>1</sub> and DMAC<sub>3</sub> still sending BR request BG again becomes 1
  - \*Bus arbiter gets BG from 68000 and sends it to the DMAC<sub>1</sub>
- \*After receiving BG, DMAC<sub>1</sub> observes AS and BGACK signals and waits until the previous bus cyle is complete and the previous bus master releases the bus
  - \* DMAC<sub>2</sub> transfers 10 words and inactivates BGACK signal
  - \* DMAC<sub>1</sub> asserts BGACK to inform others about its mastership
- \*After being the master, DMAC<sub>1</sub> inactivates its BR<sub>1</sub> output to allow other DMACs sending their requests
  - \*BG becomes 0
  - \*Since DMAC<sub>3</sub> still sending BR request BG again becomes 1
  - \*Bus arbiter gets BG from 68000 and sends it to the DMAC<sub>3</sub>
- \*After receiving BG, DMAC<sub>3</sub> observes AS and BGACK signals and waits until the previous bus cyle is complete and the previous bus master releases the bus
  - \* DMAC<sub>1</sub> transfers 1 word and inactivates BGACK signal and makes BR<sub>1</sub> = 1;
- \*After that point DMAC<sub>1</sub> and DMAC<sub>3</sub> controls bus respectively until DMAC<sub>1</sub> completes transferring 10 words. At that point DMAC<sub>3</sub> has 2 more words to transfer and has the control of the bus. It makes BR<sub>3</sub> = 0, BG becomes 0, here there is no more BR request so 68000 can continue it's internal operations that does not require memory access but it is currently in fetch cycle which requires access to memory. So it continues waiting.
  - \* Now DMAC<sub>3</sub> transfers 1 word and inactivates BGACK signal and makes BR<sub>3</sub> = 1
  - \* Since  $BR_3 = 1$  again BR becomes 1 and BG signal sent to  $DMAC_3$  via bus arbiter.
  - \* DMAC<sub>3</sub> asserts BGACK to inform the processor about its mastership

## Ahmet Göktuğ SEVİNÇ / 150140120

- $\boldsymbol{^*}$  After being the master, DMAC3 inactivates its  $BR_3$
- \* BG becomes 0
- \* Since there are no more BR request BG stays as 0
- \*  $DMAC_3$  transfers its last word and now 68000 can continue its instruction since there are no more interrupt requests.