

# ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit Microcontroller

# NuMicro<sup>®</sup> Family Mini58DE Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com



# Table of Contents

| 1 | GE    | NERAL DESCRIPTION                              | 7  |  |  |  |  |  |  |  |  |  |
|---|-------|------------------------------------------------|----|--|--|--|--|--|--|--|--|--|
| 2 | FE    | ATURES                                         | 8  |  |  |  |  |  |  |  |  |  |
| 3 | AB    | BREVIATIONS                                    | 11 |  |  |  |  |  |  |  |  |  |
| 4 | PA    | RTS INFORMATION LIST AND PIN CONFIGURATION 1   |    |  |  |  |  |  |  |  |  |  |
| 2 | 1.1   | NuMicro® Mini58 Series Naming Rule             | 12 |  |  |  |  |  |  |  |  |  |
| 2 | 1.2   | NuMicro® Mini58 Series Product Selection Guide |    |  |  |  |  |  |  |  |  |  |
| 2 | 1.3   | PIN CONFIGURATION                              |    |  |  |  |  |  |  |  |  |  |
|   | 4.3.1 | LQFP 48-pin                                    |    |  |  |  |  |  |  |  |  |  |
|   | 4.3.2 | QFN 33-pin                                     |    |  |  |  |  |  |  |  |  |  |
|   | 4.3.3 | TSSOP 20-pin                                   | 18 |  |  |  |  |  |  |  |  |  |
| 4 | 1.4   | Pin Description                                | 19 |  |  |  |  |  |  |  |  |  |
| 5 | BL    | OCK DIAGRAM                                    | 23 |  |  |  |  |  |  |  |  |  |
| Ę | 5.1   | NuMicro® Mini58 Block Diagram                  |    |  |  |  |  |  |  |  |  |  |
| 6 | Fur   | nctional Description                           |    |  |  |  |  |  |  |  |  |  |
| 6 | 5.1   | ARM® Cortex®-M0 Core                           |    |  |  |  |  |  |  |  |  |  |
|   | 6.1.1 | Overview                                       |    |  |  |  |  |  |  |  |  |  |
|   | 6.1.2 | Features                                       |    |  |  |  |  |  |  |  |  |  |
| 6 | 6.2   | System Manager                                 | 26 |  |  |  |  |  |  |  |  |  |
|   | 6.2.1 | Overview                                       |    |  |  |  |  |  |  |  |  |  |
|   | 6.2.2 | System Reset                                   | 26 |  |  |  |  |  |  |  |  |  |
|   | 6.2.3 | Power Modes and Wake-up Sources                | 32 |  |  |  |  |  |  |  |  |  |
|   | 6.2.4 | System Power Architecture                      | 34 |  |  |  |  |  |  |  |  |  |
|   | 6.2.5 | System Memory Mapping                          | 36 |  |  |  |  |  |  |  |  |  |
|   | 6.2.6 | Memory Organization                            | 36 |  |  |  |  |  |  |  |  |  |
|   | 6.2.7 | System Timer (SysTick)                         | 38 |  |  |  |  |  |  |  |  |  |
|   | 6.2.8 | Nested Vectored Interrupt Controller (NVIC)    | 39 |  |  |  |  |  |  |  |  |  |
|   | 6.2.9 | System Control Registers (SCB)                 | 42 |  |  |  |  |  |  |  |  |  |
| 6 | 6.3   | Clock Controller                               | 43 |  |  |  |  |  |  |  |  |  |
|   | 6.3.1 | Overview                                       | 43 |  |  |  |  |  |  |  |  |  |
|   | 6.3.2 | Auto-trim                                      | 45 |  |  |  |  |  |  |  |  |  |
|   | 6.3.3 | System Clock and SysTick Clock                 | 45 |  |  |  |  |  |  |  |  |  |
|   | 6.3.4 | Peripherals Clock Source Selection             | 46 |  |  |  |  |  |  |  |  |  |
|   | 6.3.5 | Power-down Mode Clock                          | 48 |  |  |  |  |  |  |  |  |  |



| 6.3.6  | Frequency Divider Output48                                        |
|--------|-------------------------------------------------------------------|
| 6.4    | Flash Memory Controller (FMC)50                                   |
| 6.4.1  | Overview50                                                        |
| 6.4.2  | Features50                                                        |
| 6.5    | General Purpose I/O (GPIO)51                                      |
| 6.5.1  | Overview                                                          |
| 6.5.2  | Features51                                                        |
| 6.6    | Timer Controller (TMR)52                                          |
| 6.6.1  | Overview                                                          |
| 6.6.2  | Features52                                                        |
| 6.7    | Enhanced PWM Generator53                                          |
| 6.7.1  | Overview                                                          |
| 6.7.2  | Features53                                                        |
| 6.8    | Watchdog Timer (WDT)56                                            |
| 6.8.1  | Overview56                                                        |
| 6.8.2  | Features56                                                        |
| 6.9    | Window Watchdog Timer (WWDT)57                                    |
| 6.9.1  | Overview                                                          |
| 6.9.2  | Features57                                                        |
| 6.10   | UART Controller (UART)58                                          |
| 6.10.1 | Overview58                                                        |
| 6.10.2 | 2 Features                                                        |
| 6.11   | I <sup>2</sup> C Serial Interface Controller (I <sup>2</sup> C)59 |
| 6.11.1 | Overview59                                                        |
| 6.11.2 | 2 Features                                                        |
| 6.12   | Serial Peripheral Interface (SPI)60                               |
| 6.12.1 | Overview60                                                        |
| 6.12.2 | Peatures                                                          |
| 6.13   | Analog-to-Digital Converter (ADC)61                               |
| 6.13.1 | Overview61                                                        |
| 6.13.2 | Peatures61                                                        |
| 6.14   | Analog Comparator (ACMP)62                                        |
| 6.14.1 | Overview62                                                        |
| 6.14.2 | 2 Features62                                                      |
| 7 AP   | PLICATION CIRCUIT63                                               |



| 8   | EL   | ECTRICAL CHARACTERISTICS                             | 64 |
|-----|------|------------------------------------------------------|----|
| 8.1 |      | Absolute Maximum Ratings                             | 64 |
| 8.2 |      | DC Electrical Characteristics                        | 65 |
| 8.3 |      | AC Electrical Characteristics                        | 70 |
| 8   | .3.1 | External Input Clock                                 | 70 |
| 8   | .3.2 | External 4~24 MHz High Speed Crystal (HXT)           | 70 |
| 8   | .3.3 | External 32.768 kHz XTAL Oscillator (LXT)            | 70 |
| 8   | .3.4 | Typical Crystal Application Circuits                 | 70 |
| 8   | .3.5 | 22.1184 MHz Internal High Speed RC Oscillator (HIRC) | 71 |
| 8   | .3.6 | 10 kHz Internal Low Speed RC Oscillator (LIRC)       | 72 |
| 8.4 |      | Analog Characteristics                               | 73 |
| 8   | .4.1 | 10-bit SARADC                                        | 73 |
| 8   | .4.2 | LDO & Power Management                               | 74 |
| 8   | .4.3 | Low Voltage Reset                                    | 74 |
| 8   | .4.4 | Brown-out Detector                                   | 75 |
| 8   | .4.5 | Power-on Reset                                       | 75 |
| 8   | .4.6 | Comparator                                           | 76 |
| 8.5 |      | Flash DC Electrical Characteristics                  | 77 |
| 9   | РΑ   | CKAGE DIMENSIONS                                     | 78 |
| 9.1 |      | 48-pin LQFP                                          | 78 |
| 9.2 |      | 33-pin QFN (4 mm x 4 mm)                             | 79 |
| 9.3 |      | 33-pin QFN (5 mm x 5 mm)                             | 80 |
| 9.4 |      | 20-pin TSSOP                                         | 81 |
| 10  | RE   | VISION HISTORY                                       | 82 |
|     |      |                                                      |    |



# List of Figures

| Figure 4.1-1 NuMicro <sup>®</sup> Mini58 Series Naming Rule             | 12 |
|-------------------------------------------------------------------------|----|
| Figure 4.3-1 NuMicro® Mini58 Series LQFP 48-pin Diagram                 | 14 |
| Figure 4.3-2 NuMicro® Mini58 Series LQFP 48-pin Multi-Function Diagram  | 15 |
| Figure 4.3-3 NuMicro® Mini58 Series QFN 33-pin Diagram                  | 16 |
| Figure 4.3-4 NuMicro® Mini58 Series QFN 33-pin Multi-funciton Diagram   | 17 |
| Figure 4.3-5 NuMicro® Mini58 Series TSSOP 20-pin Diagram                | 18 |
| Figure 4.3-6 NuMicro® Mini58 Series TSSOP 20-pin Multi-function Diagram | 18 |
| Figure 5.1-1 NuMicro® Mini58 Series Block Diagram                       | 23 |
| Figure 6.1-1 Functional Block Diagram                                   | 24 |
| Figure 6.2-1 System Rese Resources                                      | 27 |
| Figure 6.2-2 nRESET Reset Waveform                                      | 29 |
| Figure 6.2-3 Power-on Reset (POR) Waveform                              | 29 |
| Figure 6.2-4 Low Voltage Reset (LVR) Waveform                           | 30 |
| Figure 6.2-5 Brown-out Detector (BOD) Waveform                          | 31 |
| Figure 6.2-6 Power Mode State Machine                                   | 32 |
| Figure 6.2-7 NuMicro® Mini58 Series Power Architecture Diagram          | 35 |
| Figure 6.3-1 Clock Generator Block Diagram                              | 43 |
| Figure 6.3-2 Clock Generator Global View Diagram                        | 44 |
| Figure 6.3-3 System Clock Block Diagram                                 | 45 |
| Figure 6.3-4 SysTick Clock Control Block Diagram                        | 46 |
| Figure 6.3-5 Peripherals Bus Clock Source Selection for PCLK            | 47 |
| Figure 6.3-6 Clock Source of Frequency Divider                          | 49 |
| Figure 6.3-7 Block Diagram of Frequency Divider                         | 49 |
| Figure 6.7-1 Application Circuit Diagram                                | 55 |
| Figure 8.3-1 Mini58 Typical Crystal Application Circuit                 | 71 |
| Figure 8.4-1 Power-up Ramp Condition                                    | 76 |



# **List of Tables**

| Table 3-1 List of Abbreviations                            | 11 |
|------------------------------------------------------------|----|
| Table 4.2-1 NuMicro® Mini58 Series Product Selection Guide | 13 |
| Table 4.4-1 NuMicro® Mini58 Series Pin Description         | 22 |
| Table 6.2-1 Reset Value of Registers                       | 28 |
| Table 6.2-2 Power Mode Difference Table                    | 32 |
| Table 6.2-3 Clocks in Power Modes                          | 33 |
| Table 6.2-4 Condition of Entering Power-down Mode Again    | 34 |
| Table 6.2-5 Memory Mapping Table                           | 36 |
| Table 6.2-6 Address Space Assignments for On-Chip Modules  | 37 |
| Table 6.2-7 Exception Model                                | 40 |
| Table 6.2-8 System Interrupt Map Vector Table              | 41 |
| Table 6.2-9 Vector Table Format                            | 41 |
| Table 6.3-1 Peripheral Clock Source Selection Table        | 48 |



#### 1 GENERAL DESCRIPTION

The NuMicro® Mini58 series is pin-to-pin and function compatible with the NuMicro® Mini51 series, the 32-bit microcontroller (MCU) embedded with the ARM® Cortex®-M0 core. The Mini58 series can bridge the gap and replace the cost equivalent to traditional 8- and 16-bit microcontroller by 32-bit performance and rich functions. The Mini58 series supports a wide range of applications from low-end, price sensitive designs to computing-intensive ones and provides advanced highend features in economical products.

The Mini58 series can run up to 50 MHz which is faster than 24 MHz in Mini51 series, and operate at a wide voltage range of  $2.5V \sim 5.5V$  and temperature range of  $-40^{\circ}$ C  $\sim +105^{\circ}$ C. For the Mini58 series, the embedded program flash size upgrades from 16 Kbytes to 32 Kbytes and SRAM upgrades from 2 Kbytes to 4 Kbytes. The Mini58 series also offers size configurable Data Flash (shared with program flash), and 2.5 Kbytes flash for the ISP.

The Mini58 series has many high-performance peripheral functions, such as 22.1184 MHz internal RC oscillator (±1% accuracy), I/O port with up to 30 pins, four 32-bit timers, two UARTs with the RS485 function and IrDA function interface, one SPI interface, two I<sup>2</sup>C interfaces, up to three 16-bit PWM generators providing six channels, an 8-channel 10-bit ADC, Watchdog Timer, Window Watchdog Timer, two Analog Comparators and a Brown-out Detector. All these peripherals have been incorporated into the Mini58 series to reduce component count, board space and system cost. Compared to the Mini51 series, the Mini58 series supports additional one UART and one I<sup>2</sup>C interface for better and more flexible connectivity applications.

Additionally, the Mini58 series is equipped with ISP (In-System Programming) and ICP (In-Circuit Programming) functions, which allow the user to update the program memory without removing the chip from the actual end product. The Mini58 series also supports In-Application-Programming (IAP) function, user switches the code executing without the chip reset after the embedded flash updated.



#### 2 FEATURES

- Core
  - ARM® Cortex®-M0 core running up to 50 MHz
  - One 24-bit system timer
  - Supports low power Idle mode
  - A single-cycle 32-bit hardware multiplier
  - NVIC for the 32 interrupt inputs, each with 4-level of priority
  - Supports Serial Wire Debug (SWD) interface and two watchpoints/four breakpoints
- Built-in LDO for wide operating voltage: 2.5V to 5.5V
- Memory
  - 32 KB Flash memory for program memory (APROM)
  - Configurable Flash memory for data memory (Data Flash)
  - 2.5 KB Flash for loader (LDROM)
  - 4 KB SRAM for internal scratch-pad RAM (SRAM)
- Clock Control
  - Programmable system clock source
    - Switch clock sources on-the-fly
  - Support 4 ~ 24 MHz external high speed crystal oscillator (HXT) for precise timing operation
  - Support 32.768 kHz external low speed crystal oscillator (LXT) for idle wake-up and system operation clock
  - Built-in 22.1184 MHz internal high speed RC oscillator (HIRC) for system operation (1% accuracy at 25°C, 5V)
    - ◆ Dynamically calibrating the HIRC OSC to 22.1184 MHz ±1% from -40°C to 105°C by external 32.768K crystal oscillator (LXT)
  - Built-in 10 kHz internal low speed RC oscillator (LIRC) for Watchdog Timer and wake-up operation
  - PLL allowing CPU operation up to the maximum 50 MHz
- I/O Port
  - Up to 30 general-purpose I/O (GPIO) pins for LQFP-48 package
  - Four I/O modes:
    - Quasi-bidirectional input/output
    - Push-Pull output
    - Open-Drain output
    - Input only with high impendence
  - Optional Schmitt trigger input
- Timer
  - Provides two channel 32-bit Timers; one 8-bit pre-scaler counter with 24-bit uptimer for each timer



- Supports Event Counter mode
- Supports Toggle Output mode
- Supports external trigger in Pulse Width Measurement mode
- Supports external trigger in Pulse Width Capture mode
- WDT (Watchdog Timer)
  - Programmable clock source and time-out period
  - Supports wake-up function in Power-down mode and Idle mode
  - Interrupt or reset selectable on watchdog time-out
- WWDT (Window Watchdog Timer)
  - 6-bit down counter value (CNTDAT) and 6-bit compare value (CMPDAT) to make the WWDT time-out window period flexible
  - Supports 4-bit value (PSCSEL) to programmable maximum 11-bit prescale counter period of WWDT counter

#### PWM

- Up to three built-in 16-bit PWM generators, providing six PWM outputs or three complementary paired PWM outputs
- Individual clock source, clock divider, 8-bit pre-scalar and dead-time generator for each PWM generator
- PWM interrupt synchronized to PWM period
- Supports edge-alignment or center-alignment
- Supports fault detection
- UART (Universal Asynchronous Receiver/Transmitters)
  - Two UART devices
  - Buffered receiver and transmitter, each with 16-byte FIFO
  - Optional flow control function (CTSn and RTSn)
  - Supports IrDA (SIR) function
  - Programmable baud-rate generator up to 1/16 system clock
  - Supports RS-485 function
- SPI (Serial Peripheral Interface)
  - One SPI device
  - Master up to 25 MHz, and Slave up to 10 MHz
  - Supports Master/Slave mode
  - Full-duplex synchronous serial data transfer
  - Variable length of transfer data from 1 to 32 bits
  - MSB or LSB first data transfer
  - RX latching data can be either at rising edge or at falling edge of serial clock
  - TX sending data can be either at rising edge or at falling edge of serial clock
  - Supports Byte Suspend mode in 32-bit transmission
- $\bullet$   $I^2C$



- Two I<sup>2</sup>C devices
- Supports Master/Slave mode
- Bidirectional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allowing devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Programmable clocks allow for versatile rate control
- Supports multiple address recognition (four slave addresses with mask option)
- ADC (Analog-to-Digital Converter)
  - 10-bit SAR ADC with 250 kSPS
  - Up to 8-ch single-end input and one internal input from band-gap
  - Conversion started either by software trigger or external pin trigger
- Analog Comparator
  - Two analog comparators with programmable 16-level internal voltage reference
  - Built-in CRV (comparator reference voltage)
- ISP (In-System Programming), ICP (In-Circuit Programming), and IAP (In-Application-Programming) update
- BOD (Brown-out Detector)
  - With 4 programmable threshold levels: 4.4V/3.7V/2.7V/2.2V
  - Supports Brown-out interrupt and reset option
- 96-bit unique ID
- LVR (Low Voltage Reset)
  - Threshold voltage level: 2.0V
- Operating Temperature: -40°C ~105°C
- Reliability: EFT > ± 4KV, ESD HBM pass 4KV
- Packages:
  - Green package (RoHS)
  - 48-pin LQFP (7x7), 33-pin QFN (5x5), 33-pin QFN (4x4), 20-pin TSSOP



# 3 ABBREVIATIONS

| Acronym | Description                                      |
|---------|--------------------------------------------------|
| ACMP    | Analog Comparator Controller                     |
| ADC     | Analog-to-Digital Converter                      |
| AHB     | Advanced High-Performance Bus                    |
| APB     | Advanced Peripheral Bus                          |
| BOD     | Brown-out Detection                              |
| DAP     | Debug Access Port                                |
| FIFO    | First In, First Out                              |
| FMC     | Flash Memory Controller                          |
| GPIO    | General-Purpose Input/Output                     |
| HCLK    | The Clock of Advanced High-Performance Bus       |
| HIRC    | 22.1184 MHz Internal High Speed RC Oscillator    |
| НХТ     | 4~24 MHz External High Speed Crystal Oscillator  |
| ICP     | In Circuit Programming                           |
| ISP     | In System Programming                            |
| ISR     | Interrupt Service Routine                        |
| LDO     | Low Dropout Regulator                            |
| LIRC    | 10 kHz internal low speed RC oscillator (LIRC)   |
| LXT     | 32.768 kHz External Low Speed Crystal Oscillator |
| NVIC    | Nested Vectored Interrupt Controller             |
| PCLK    | The Clock of Advanced Peripheral Bus             |
| PLL     | Phase-Locked Loop                                |
| PWM     | Pulse Width Modulation                           |
| SPI     | Serial Peripheral Interface                      |
| SPS     | Samples per Second                               |
| TMR     | Timer Controller                                 |
| UART    | Universal Asynchronous Receiver/Transmitter      |
| UCID    | Unique Customer ID                               |
| WDT     | Watchdog Timer                                   |
| WWDT    | Window Watchdog Timer                            |

Table 3-1 List of Abbreviations



# 4 PARTS INFORMATION LIST AND PIN CONFIGURATION

4.1 NuMicro® Mini58 Series Naming Rule



Figure 4.1-1 NuMicro® Mini58 Series Naming Rule



# 4.2 NuMicro® Mini58 Series Product Selection Guide

| Part Number | APROM | RAM  | Data Flash   | ISP<br>Loader<br>ROM | I/O      | Timer        | Con  | Connectivity |   | Comp. PWI |        | PWM ADC      | ISP | IRC<br>22,1184 | Deekers    |
|-------------|-------|------|--------------|----------------------|----------|--------------|------|--------------|---|-----------|--------|--------------|-----|----------------|------------|
| Part Number | APROW | KAW  | Data Flasii  |                      |          |              | UART | SPI          |   | Comp.     | PVVIVI | ADC          | ICP | MHz            | Package    |
| MINI58LDE   | 32 KB | 4 KB | Configurable | 2.5 KB               | up to 30 | 2x32-<br>bit | 2    | 1            | 2 | 2         | 6      | 8x10-<br>bit | ٧   | ٧              | LQFP48     |
| MINI58ZDE   | 32 KB | 4 KB | Configurable | 2.5 KB               | up to 29 | 2x32-<br>bit | 2    | 1            | 2 | 2         | 6      | 8x10-<br>bit | ٧   | ٧              | QFN33(5x5) |
| MINI58TDE   | 32 KB | 4 KB | Configurable | 2.5 KB               | up to 29 | 2x32-<br>bit | 2    | 1            | 2 | 2         | 6      | 8x10-<br>bit | ٧   | ٧              | QFN33(4x4) |
| MINI58FDE   | 32 KB | 4 KB | Configurable | 2.5 KB               | up to 17 | 2x32-<br>bit | 2    | 1            | 2 | -         | 6      | 4x10-<br>bit | ٧   | ٧              | TSSOP20    |

Table 4.2-1 NuMicro® Mini58 Series Product Selection Guide



#### 4.3 PIN CONFIGURATION

# 4.3.1 LQFP 48-pin



Figure 4.3-1 NuMicro® Mini58 Series LQFP 48-pin Diagram



nuvoTon

Figure 4.3-2 NuMicro® Mini58 Series LQFP 48-pin Multi-Function Diagram



# 4.3.2 QFN 33-pin



Figure 4.3-3 NuMicro® Mini58 Series QFN 33-pin Diagram



nuvoTon

Figure 4.3-4 NuMicro® Mini58 Series QFN 33-pin Multi-funciton Diagram



# 4.3.3 TSSOP 20-pin



Figure 4.3-5 NuMicro® Mini58 Series TSSOP 20-pin Diagram



Figure 4.3-6 NuMicro® Mini58 Series TSSOP 20-pin Multi-function Diagram



# 4.4 Pin Description

| Pin Number     |                  |   |                  |          |                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|----------------|------------------|---|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LQFP<br>48-pin | QFN TSSOP 20-pin |   | Pin Name         | Pin Type | Description                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1              |                  |   | NC               |          | Not connected                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                |                  |   | P1.5             | 1/0      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 0              | 4                | 4 | ADC_CH5          | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 2              | 1                | 4 | UART1_TXD        | 0        | UART1 transmitter output pin                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                |                  |   | ACMP0_P0         | Al       | Analog comparator positive input pin                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 3              | 2                | 5 | nRESET           | I(ST)    | The Schmitt trigger input pin for hardware device reset. A " <b>Low</b> " on this pin for 768 clock counter of Internal RC 22.1184 MHz while the system clock is running will reset the device. nRESET pin has an internal pull-up resistor allowing power-on reset by simply connecting an external capacitor to GND. |  |  |  |  |  |
|                |                  |   | P3.0             | 1/0      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 4              | 3                |   | ADC_CH6          | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                |                  |   | ACMP1_N          | Al       | Analog comparator negative input pin                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 5              |                  |   | AV <sub>SS</sub> | AP       | Ground pin for analog circuit                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 6              | 4                |   | P5.4             | 1/0      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                | 5                |   | P3.1             | 1/0      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 7              |                  |   | ADC_CH7          | Al       | ADC analog input pin                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                |                  |   | ACMP1_P0         | Al       | Analog comparator positive input pin                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                |                  |   | P3.2             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                |                  | 6 | INT0             | I        | External interrupt 0 input pin                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 8              | 6                |   | STADC            | I        | ADC external trigger input pin                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                |                  |   | TM0_EXT          | I/O      | Timer 0 external capture / reset trigger input pin / toggle output pin                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                |                  |   | ACMP1_P1         | Al       | Analog comparator positive input pin (not support in TSSOP20 package)                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                |                  |   | P3.4             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 9              | 7                | 7 | TM0_CNT_OU<br>T  | I/O      | Timer 0 external event counter input pin / toggle output pin                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                |                  |   | I2C0_SDA         | I/O      | I <sup>2</sup> C0 data I/O pin                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                |                  |   | ACMP1_P2         | Al       | Analog comparator positive input pin                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                |                  |   | P3.5             | I/O      | General purpose digital I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 10             | 8                | 8 | TM1_CNT_OU<br>T  | I/O      | Timer 1 external event counter input pin / toggle output pin                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                |                  |   | I2C0_SCL         | 1/0      | I <sup>2</sup> C0 clock I/O pin                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                |                  |   | ACMP1_P3         | Al       | Analog comparator positive input pin                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 11             |                  |   | NC               |          | Not connected                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |

nuvoTon

| Pin Number     |               |                 |           |          |                                                                                                                  |  |  |  |  |
|----------------|---------------|-----------------|-----------|----------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Pin Name  | Pin Type | Description                                                                                                      |  |  |  |  |
| 12             |               |                 | NC        |          | Not connected                                                                                                    |  |  |  |  |
| 13             |               |                 | NC        |          | Not connected                                                                                                    |  |  |  |  |
|                |               |                 | P3.6      | 1/0      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 4.4            | •             |                 | ACMP0_O   | 0        | Analog comparator output pin                                                                                     |  |  |  |  |
| 14             | 9             |                 | CLKO      | 0        | Frequency divider output pin                                                                                     |  |  |  |  |
|                |               |                 | TM1_EXT   | 1/0      | Timer 1 external capture / reset trigger input pin / toggle output pin                                           |  |  |  |  |
|                |               |                 | P5.1      | 1/0      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 15             | 10            | 9               | XT1_OUT   | 0        | The output pin from the internal inverting amplifier. It emits the inverted signal of XT1_IN.                    |  |  |  |  |
|                |               |                 | I2C1_SCL  | 1/0      | I <sup>2</sup> C1 clock I/O pin                                                                                  |  |  |  |  |
|                |               |                 | UART0_RXD | I        | UART0 data receiver input pin                                                                                    |  |  |  |  |
|                | 11            |                 | P5.0      | 1/0      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 16             |               | 10              | XT1_IN    | I        | The input pin to the internal inverting amplifier. The system clock could be from external crystal or resonator. |  |  |  |  |
|                |               |                 | I2C1_SDA  | 1/0      | I <sup>2</sup> C1 data I/O pin                                                                                   |  |  |  |  |
|                |               |                 | UART0_TXD | 0        | UART0 transmitter output pin                                                                                     |  |  |  |  |
| 17             | 12<br>33      | 11              | $V_{SS}$  | Р        | Ground pin for digital circuit                                                                                   |  |  |  |  |
| 18             |               |                 | LDO_CAP   | Р        | LDO output pin                                                                                                   |  |  |  |  |
| 19             |               |                 | P5.5      | I/O      | General purpose digital I/O pin User program must enable pull-up resistor in the QFN-33 package.                 |  |  |  |  |
| 20             | 12            |                 | P5.2      | 1/0      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 20             | 13            |                 | INT1      | I        | External interrupt 1 input pin                                                                                   |  |  |  |  |
| 21             |               |                 | NC        |          | Not connected                                                                                                    |  |  |  |  |
|                |               |                 | P2.2      | I/O      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 22             | 14            |                 | PWM0_CH0  | 0        | PWM0 output of PWM unit                                                                                          |  |  |  |  |
|                |               |                 | I2C1_SCL  | 1/0      | I <sup>2</sup> C1 clock I/O pin                                                                                  |  |  |  |  |
|                | 15            |                 | P2.3      | I/O      | General purpose digital I/O pin                                                                                  |  |  |  |  |
| 23             |               |                 | PWM0_CH1  | 0        | PWM1 output of PWM unit                                                                                          |  |  |  |  |
|                |               |                 | I2C1_SDA  | 1/0      | I <sup>2</sup> C1 data I/O pin                                                                                   |  |  |  |  |
|                |               |                 | P2.4      | 1/0      | General purpose input/output digital pin                                                                         |  |  |  |  |
| 24             | 16            | 12              | UART1_RXD | I        | UART1 data receiver input pin                                                                                    |  |  |  |  |
|                |               |                 | PWM0_CH2  | 0        | PWM2 output of PWM unit                                                                                          |  |  |  |  |

| Pin Number     |               |                 |              |          |                                    |  |  |  |  |
|----------------|---------------|-----------------|--------------|----------|------------------------------------|--|--|--|--|
| LQFP<br>48-pin | QFN<br>33-pin | TSSOP<br>20-pin | Pin Name     | Pin Type | Description                        |  |  |  |  |
|                |               |                 | P2.5         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 25             | 17            | 13              | UART1_TXD    | 0        | UART1 transmitter output pin       |  |  |  |  |
|                |               |                 | PWM0_CH3     | 0        | PWM3 output of PWM unit            |  |  |  |  |
|                |               |                 | P2.6         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 26             | 18            |                 | PWM0_CH4     | 0        | PWM4 output of PWM unit            |  |  |  |  |
|                |               |                 | ACMP1_O      | 0        | Analog comparator output pin       |  |  |  |  |
| 27             |               |                 | NC           |          | Not connected                      |  |  |  |  |
| 28             |               |                 | NC           |          | Not connected                      |  |  |  |  |
|                |               |                 | P4.6         | I/O      | General purpose digital I/O pin    |  |  |  |  |
| 29             | 19            | 14              | ICE_CLK      | I        | Serial wired debugger clock pin    |  |  |  |  |
|                |               |                 | UART1_RXD    | I        | UART1 data receiver input pin      |  |  |  |  |
|                |               |                 | P4.7         | I/O      | General purpose digital I/O pin    |  |  |  |  |
| 30             | 20            | 15              | ICE_DAT      | 1/0      | Serial wired debugger data pin     |  |  |  |  |
|                |               |                 | UART1_TXD    | 0        | UART1 transmitter output pin       |  |  |  |  |
| 31             |               |                 | NC           |          | Not connected                      |  |  |  |  |
|                | 21            |                 | P0.7         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 32             |               | 16              | SPI0_CLK I/O |          | SPI serial clock pin               |  |  |  |  |
|                |               |                 | PWM0_CH0     | 0        | PWM0 output of PWM unit            |  |  |  |  |
|                |               |                 | P0.6         | I/O      | General purpose digital I/O pin    |  |  |  |  |
| 33             | 22            | 17              | SPI0_MISO    | I/O      | SPI MISO (master in/slave out) pin |  |  |  |  |
|                |               |                 | PWM0_CH1     | 0        | PWM1 output of PWM unit            |  |  |  |  |
|                |               |                 | P0.5         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 34             | 23            | 18              | SPI0_MOSI    | 0        | SPI MOSI (master out/slave in) pin |  |  |  |  |
|                |               |                 | PWM0_CH4     | 0        | PWM4 output of PWM unit            |  |  |  |  |
|                |               |                 | P0.4         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 35             | 24            | 19              | SPI0_SS      | 1/0      | SPI slave select pin               |  |  |  |  |
|                |               |                 | PWM0_CH5     | 0        | PWM5 output of PWM unit            |  |  |  |  |
| 36             |               |                 | NC           |          | Not connected                      |  |  |  |  |
|                |               |                 | P0.1         | 1/0      | General purpose digital I/O pin    |  |  |  |  |
| 27             | 25            |                 | UART0_nRTS   | 0        | UART0 RTS pin                      |  |  |  |  |
| 37             | 25            |                 | UART0_RXD    | ı        | UART0 data receiver input pin      |  |  |  |  |
|                |               |                 | SPI0_SS      | I/O      | SPI slave select pin               |  |  |  |  |
| 38             | 26            |                 | P0.0         | I/O      | General purpose digital I/O pin    |  |  |  |  |

nuvoTon



| Pin Number     |    |    |                 |     |                                                                       |  |  |  |  |
|----------------|----|----|-----------------|-----|-----------------------------------------------------------------------|--|--|--|--|
| LQFP<br>48-pin |    |    | Pin Name Pin Ty |     | Description                                                           |  |  |  |  |
|                |    |    | UART0_nCTS      | I   | UART0 CTS pin                                                         |  |  |  |  |
|                |    |    | UAR0_TXD        | 0   | UART0 transmitter output pin                                          |  |  |  |  |
| 39             |    |    | NC              |     | Not connected                                                         |  |  |  |  |
| 40             |    |    | NC              |     | Not connected                                                         |  |  |  |  |
| 41             | 27 |    | P5.3            | 1/0 | General purpose digital I/O pin                                       |  |  |  |  |
| 41             | 21 |    | ADC_CH0         | Al  | ADC analog input pin                                                  |  |  |  |  |
| 42             | 28 | 20 | $V_{DD}$        | Р   | Power supply for digital circuit                                      |  |  |  |  |
| 43             | 20 | 20 | $AV_{DD}$       | Р   | Power supply for analog circuit                                       |  |  |  |  |
|                |    |    | P1.0            | 1/0 | General purpose digital I/O pin                                       |  |  |  |  |
| 44             | 29 |    | ADC_CH1         | Al  | ADC analog input pin                                                  |  |  |  |  |
|                |    |    | ACMP0_P1        | Al  | Analog comparator positive input pin                                  |  |  |  |  |
|                | 30 |    | P1.2            | 1/0 | General purpose digital I/O pin                                       |  |  |  |  |
|                |    | 1  | ADC_CH2         | Al  | ADC analog input pin                                                  |  |  |  |  |
| 45             |    |    | UART0_RXD       | I   | UART0 data receiver input pin                                         |  |  |  |  |
|                |    |    | ACMP0_P2 AI     |     | Analog comparator positive input pin (not support in TSSOP20 package) |  |  |  |  |
|                |    |    | PWM0_CH0        | 0   | PWM0 output of PWM unit                                               |  |  |  |  |
|                |    |    | P1.3            | 1/0 | General purpose digital I/O pin                                       |  |  |  |  |
|                |    |    | ADC_CH3         | Al  | ADC analog input pin                                                  |  |  |  |  |
| 46             | 31 | 2  | UART0_TXD       | 0   | UART0 transmitter output pin                                          |  |  |  |  |
|                |    |    | ACMP0_P3        | AI  | Analog comparator positive input pin (not support in TSSOP20 package) |  |  |  |  |
|                |    |    | PWM0_CH1        | 0   | PWM1 output of PWM unit                                               |  |  |  |  |
|                |    |    | P1.4            | 1/0 | General purpose digital I/O pin                                       |  |  |  |  |
|                |    |    | ADC_CH4         | 1/0 | ADC analog input pin                                                  |  |  |  |  |
| 47             | 32 | 3  | UART1_RXD       | I   | UART1 data receiver input pin                                         |  |  |  |  |
|                |    |    | ACMP0_N         | Al  | Analog comparator negative input pin (not support in TSSOP20 package) |  |  |  |  |
|                |    |    | PWM0_CH4        | 0   | PWM4 output of PWM unit                                               |  |  |  |  |
| 48             |    |    | NC              |     | Not connected                                                         |  |  |  |  |

Table 4.4-1 NuMicro® Mini58 Series Pin Description

[1] I/O type description. I: input, O: output, I/O: quasi bi-direction, D: open-drain, P: power pin, ST: Schmitt trigger, A: Analog input.



# 5 BLOCK DIAGRAM

# 5.1 NuMicro® Mini58 Block Diagram



Figure 5.1-1 NuMicro® Mini58 Series Block Diagram



#### 6 FUNCTIONAL DESCRIPTION

# 6.1 ARM® Cortex®-M0 Core

#### 6.1.1 Overview

The Cortex®-M0 processor, a configurable, multistage, 32-bit RISC processor, has an AMBA AHB-Lite interface and includes an NVIC component. It also has optional hardware debug functionality. The processor can execute Thumb code and is compatible with other Cortex®-M profile processors. The profile supports two modes - Thread mode and Handler mode. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset and can be entered as a result of an exception return. Figure 6.1-1 shows the functional controller of the processor.



Figure 6.1-1 Functional Block Diagram

#### 6.1.2 Features

- A low gate count processor
  - ARMv6-M Thumb<sup>®</sup> instruction set
  - Thumb-2 technology
  - ARMv6-M compliant 24-bit SysTick timer
  - A 32-bit hardware multiplier
  - System interface supported with little-endian data accesses
  - Ability to have deterministic, fixed-latency, interrupt handling
  - Load/store-multiples and multicycle-multiplies that can be abandoned and restarted to facilitate rapid interrupt handling
  - C Application Binary Interface compliant exception model:
     This is the ARMv6-M, C Application Binary Interface (C-ABI) compliant
  - Low power Idle mode entry using the Wait For Interrupt (WFI), Wait For Event (WFE) instructions, or return from interrupt sleep-on-exit feature

exception model that enables the use of pure C functions as interrupt handlers



- NVIC
  - 32 external interrupt inputs, each with four levels of priority
  - Dedicated Non-maskable Interrupt (NMI) input
  - Supports for both level-sensitive and pulse-sensitive interrupt lines
  - Supports Wake-up Interrupt Controller (WIC) and, providing Ultra-low Power Idle mode
- Debug support
  - Four hardware breakpoints
  - Two watch points
  - Program Counter Sampling Register (PCSR) for non-intrusive code profiling
  - Single step and vector catch capabilities
- Bus interfaces
  - Single 32-bit AMBA-3 AHB-Lite system interface that provides simple integration to all system peripherals and memory
  - Single 32-bit slave port that supports the DAP (Debug Access Port)



# 6.2 System Manager

#### 6.2.1 Overview

System management includes the following sections:

- System Reset
- System Power Architecture
- System Memory Map
- System management registers for Part Number ID, chip reset and on-chip controllers reset, and multi-functional pin control
- System Timer (SysTick)
- Nested Vectored Interrupt Controller (NVIC)
- System Control registers

#### 6.2.2 System Reset

The system reset can be issued by one of the events listed below. These reset event flags can be read from SYS\_RSTSTS register to determine the reset source. Hardware reset can reset chip through peripheral reset signals. Software reset can trigger reset through control registers.

- Hardware Reset Sources
  - Power-on Reset (POR)
  - Low level on the nRESET pin
  - Watchdog Time-out Reset and Window Watchdog Reset (WDT/WWDT Reset)
  - Low Voltage Reset (LVR)
  - ◆ Brown-out Detector Reset (BOD Reset)
  - CPU Lockup Reset
- Software Reset Sources
  - CHIP Reset will reset whole chip by writing 1 to CHIPRST (SYS\_IPRST0[0])
  - MCU Reset to reboot but keeping the booting setting from APROM or LDROM by writing 1 to SYSRESETREQ (SCS\_AIRCR[2])
  - CPU Reset for Cortex<sup>®</sup>-M0 core Only by writing 1 to CPURST (SYS\_IPRST0[1])



nuvoTon

Figure 6.2-1 System Rese Resources

There are a total of 9 reset sources in the NuMicro® family. In general, CPU reset is used to reset Cortex®-M0 only; the other reset sources will reset Cortex®-M0 and all peripherals. However, there are small differences between each reset source and they are listed in Table 6.2-5.

| Reset Sources Register | POR             | nRESET          | WDT             | LVR             | BOD       | Lockup          | CHIP            | MCU             | СРИ       |
|------------------------|-----------------|-----------------|-----------------|-----------------|-----------|-----------------|-----------------|-----------------|-----------|
| SYS_RSTSTS             | 0x001           | Bit 1 = 1       | Bit 2 = 1       | 0x001           | Bit 4 = 1 | Bit 8 = 1       | Bit 0 = 1       | Bit 5 = 1       | Bit 7 = 1 |
| CHIPRST                | 0x0             | -               | -               | -               | -         | -               | -               | -               | -         |
| (SYS_IPRST0[0])        |                 |                 |                 |                 |           |                 |                 |                 |           |
| BODEN                  | Reload          | Reload          | Reload          | Reload          | -         | Reload          | Reload          | Reload          | -         |
| (SYS_BODCTL[0])        | from<br>CONFIG0 | from<br>CONFIG0 | from<br>CONFIG0 | from<br>CONFIG0 |           | from<br>CONFIG0 | from<br>CONFIG0 | from<br>CONFIG0 |           |
| BODVL                  |                 |                 |                 |                 |           |                 |                 |                 |           |
| (SYS_BODCTL[2:1])      |                 |                 |                 |                 |           |                 |                 |                 |           |
| BODRSTEN               |                 |                 |                 |                 |           |                 |                 |                 |           |
| (SYS_BODCTL[3])        |                 |                 |                 |                 |           |                 |                 |                 |           |
| XTLEN                  | 0x0             | 0x0             | 0x0             | 0x0             | 0x0       | 0x0             | 0x0             | 0x0             |           |
| (CLK_PWRCTL[1:0])      |                 |                 |                 |                 |           |                 |                 |                 |           |
| WDTCKEN                | 0x1             | -               | 0x1             | -               | -         | -               | 0x1             | -               | -         |
| (CLK_APBCLK0[0])       |                 |                 |                 |                 |           |                 |                 |                 |           |
| HCLKSEL                | 0x8             | 0x8             | 0x8             | 0x8             | 0x8       | 0x8             | 0x8             | 0x8             | -         |
| (CLK_CLKSEL0[2:0])     |                 |                 |                 |                 |           |                 |                 |                 |           |



| WDTSEL                        | 0x3                          | 0x3                          | -                            | -                            | -                            | - | -                            | - | - |
|-------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|---|------------------------------|---|---|
| (CLK_CLKSEL1[1:0])            |                              |                              |                              |                              |                              |   |                              |   |   |
| XLTSTB                        | 0x0                          | -                            | -                            | -                            | -                            | - | -                            | - | - |
| (CLK_STATUS[0])               |                              |                              |                              |                              |                              |   |                              |   |   |
| PLLSTB                        | 0x0                          | -                            | -                            | -                            | -                            | - | -                            | - | - |
| (CLK_STATUS[2])               |                              |                              |                              |                              |                              |   |                              |   |   |
| LIRCSTB                       | 0x0                          |                              |                              |                              |                              |   |                              |   |   |
| (CLK_STATUS[3])               |                              |                              |                              |                              |                              |   |                              |   |   |
| HIRCSTB                       | 0x0                          | -                            | -                            | -                            | -                            | - | -                            | - | - |
| (CLK_STATUS[4])               |                              |                              |                              |                              |                              |   |                              |   |   |
| CLKSFAIL                      | 0x0                          | 0x0                          | -                            | -                            | -                            | - | -                            | - | - |
| (CLK_STATUS[7])               |                              |                              |                              |                              |                              |   |                              |   |   |
| WDT_CTL                       | 0x0700                       | 0x0700                       | 0x0700                       | 0x0700                       | 0x0700                       | - | 0x0700                       | - | - |
| WDT_ALTCTL                    | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | - | 0x0000                       | - | - |
| WWDT_RLDCNT                   | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | - | 0x0000                       | - | - |
| WWDT_CTL                      | 0x3F0800                     | 0x3F0800                     | 0x3F0800                     | 0x3F0800                     | 0x3F0800                     | - | 0x3F0800                     | - | - |
| WWDT_STATUS                   | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | 0x0000                       | - | 0x0000                       | - | - |
| WWDT_CNT                      | 0x3F                         | 0x3F                         | 0x3F                         | 0x3F                         | 0x3F                         | - | 0x3F                         | - | - |
| BS                            | Reload                       | Reload                       | Reload                       | Reload                       | Reload                       | - | Reload                       | - | - |
| (FMC_ISPCTL[1])               | from<br>CONFIG0              | from<br>CONFIG0              | from<br>CONFIG0              | from<br>CONFIG0              | from<br>CONFIG0              |   | from<br>CONFIG0              |   |   |
| ISPEN                         |                              |                              |                              |                              |                              |   |                              |   |   |
| (FMC_ISPCTL[16])              |                              |                              |                              |                              |                              |   |                              |   |   |
| FMC_DFBA                      | Reload<br>from<br>CONFIG1    | Reload<br>from<br>CONFIG1    | Reload<br>from<br>CONFIG1    | Reload<br>from<br>CONFIG1    | Reload<br>from<br>CONFIG1    | - | Reload<br>from<br>CONFIG1    | - | - |
| CBS<br>(FMC_ISPSTS[2:1))      | Reload<br>from<br>CONFIG0    | Reload<br>from<br>CONFIG0    | Reload<br>from<br>CONFIG0    | Reload<br>from<br>CONFIG0    | Reload<br>from<br>CONFIG0    | - | Reload<br>from<br>CONFIG0    | - | - |
| VECMAP<br>(FMC_ISPSTS[20:9])  | Reload<br>base on<br>CONFIG0 | - | Reload<br>base on<br>CONFIG0 | - | - |
| Other Peripheral<br>Registers | Reset Value                  |                              |                              | •                            | •                            | • |                              |   | - |
| FMC Registers                 | Reset Value                  |                              |                              |                              |                              |   |                              |   |   |

Table 6.2-1 Reset Value of Registers

#### 6.2.2.1 nRESET Reset

The nRESET reset means to generate a reset signal by pulling low nRESET pin, which is an asynchronous reset input pin and can be used to reset system at any time. When the nRESET voltage is lower than  $0.2~V_{DD}$  and the state keeps longer than 36 us (glitch filter), chip will be reset. The nRESET reset will control the chip in reset state until the nRESET voltage rises above  $0.7~V_{DD}$  and the state keeps longer than 36 us (glitch filter). The PINRF (SYS\_RSTSTS[1]) will be set to 1 if the previous reset source is nRESET reset. Figure 6.2-2 shows the nRESET reset waveform.



Figure 6.2-2 nRESET Reset Waveform

#### 6.2.2.2 Power-On Reset (POR)

nuvoton

The Power-on reset (POR) is used to generate a stable system reset signal and forces the system to be reset when power-on to avoid unexpected behavior of MCU. When applying the power to MCU, the POR module will detect the rising voltage and generate reset signal to system until the voltage is ready for MCU operation. At POR reset, the PORF (SYS RSTSTS[0]) will be set to 1 to indicate there is a POR reset event. The PORF (SYS\_RSTSTS[0]) bit can be cleared by writing 1 to it. Figure 6.2-3 shows the waveform of Power-On reset.



Figure 6.2-3 Power-on Reset (POR) Waveform

#### 6.2.2.3 Low Voltage Reset (LVR)

Low Voltage Reset detects AV<sub>DD</sub> during system operation. When the AV<sub>DD</sub> voltage is lower than V<sub>LVR</sub> and the state keeps longer than De-glitch time (16\*HCLK cycles), chip will be reset. The LVR reset will control the chip in reset state until the AV<sub>DD</sub> voltage rises above V<sub>LVR</sub> and the state keeps longer than De-glitch time. The PINRF (SYS RSTSTS[1]) will be set to 1 if the previous reset source is nRESET reset. Figure 6.2-4 shows the Low Voltage Reset waveform.



Figure 6.2-4 Low Voltage Reset (LVR) Waveform

#### 6.2.2.4 Brown-out Detector Reset (BOD Reset)

nuvoTon

If the Brown-out Detector (BOD) function is enabled by setting the Brown-out Detector Enable Bit BODEN (SYS BODCTL[0]), Brown-Out Detector function will detect AV<sub>DD</sub> during system operation. When the AV<sub>DD</sub> voltage is lower than V<sub>BOD</sub> which is decided by BODEN (SYS\_BODCTL[0]) and BODVL (SYS\_BODCTL[2:1]) and the state keeps longer than De-glitch time (Max(20\*HCLK cycles, 1\*LIRC cycle)), chip will be reset. The BOD reset will control the chip in reset state until the AV<sub>DD</sub> voltage rises above V<sub>BOD</sub> and the state keeps longer than De-glitch time. The default value of BODEN, BODVL and BODRSTEN is set by flash controller user configuration register CBOVEXT (CONFIG0[23]), CBOV (CONFIG0[22:21]) and CBORST (CONFIG0[20]) respectively. User can determine the initial BOD setting by setting the CONFIG0 register. Figure 6.2-5 shows the Brown-Out Detector waveform.



Figure 6.2-5 Brown-out Detector (BOD) Waveform

#### 6.2.2.5 Watch Dog Timer Reset

nuvoton

In most industrial applications, system reliability is very important. To automatically recover the MCU from failure status is one way to improve system reliability. The watch dog timer (WDT) is widely used to check if the system works fine. If the MCU is crashed or out of control, it may cause the watch dog time-out. User may decide to enable system reset during watch dog time-out to recover the system and take action for the system crash/out-of-control after reset.

Software can check if the reset is caused by watch dog time-out to indicate the previous reset is a watch dog reset and handle the failure of MCU after watch dog time-out reset by checking WDTRF (SYS RSTSTS[2]).

#### 6.2.2.6 CPU Lockup Reset

CPU enters lockup status after CPU produces hardfault at hardfault handler and chip gives immediate indication of seriously errant kernel software. This is the result of the CPU being locked because of an unrecoverable exception following the activation of the processor's built in system state protection hardware. When chip enters debug mode, the CPU lockup reset will be ignored.

#### 6.2.2.7 CPU Reset, CHIP Reset and SYSTEM Reset

The CPU Reset means only Cortex<sup>®</sup>-M0 core is reset and all other peripherals remain the same status after CPU reset. User can set the CPURST (SYS\_IPRST0[1]) to 1 to assert the CPU Reset signal.

The CHIP Reset is same with Power-On Reset. The CPU and all peripherals are reset and BS



(FMC\_ISPCTL[1]) bit is automatically reloaded from CONFIG setting. User can set the CHIPRST (SYS\_IPRST0[0]) to 1 to assert the CHIP Reset signal.

The MCU Reset is similar with CHIP Reset. The difference is that BS (FMC\_ISPCTL[1]) will not be reloaded from CONFIG setting and keep its original software setting for booting from APROM or LDROM. User can set the SYSRESETREQ (SCS\_AIRCR[2]) to 1 to assert the MCU Reset.

# 6.2.3 Power Modes and Wake-up Sources

There are several wake-up sources in Idle mode and Power-down mode. Table 6.2-2 lists the available clocks for each power mode.

| Power Mode       | Normal Mode                                              | Idle Mode                     | Power-down Mode                                                                                   |
|------------------|----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------|
| Definition       | CPU is in active state                                   | CPU is in sleep state         | CPU is in sleep state<br>and all clocks stop<br>except LXT and LIRC.<br>SRAM content<br>retended. |
| Entry Condition  | Chip is in normal<br>mode after system<br>reset released | CPU executes WFI instruction. | CPU sets sleep mode enable and power down enable and executes WFI instruction.                    |
| Wake-up Sources  | N/A                                                      | All interrupts                | WDT, I <sup>2</sup> C, Timer,<br>UART, BOD and<br>GPIO                                            |
| Available Clocks | All                                                      | All except CPU clock          | LXT and LIRC                                                                                      |
| After Wake-up    | N/A                                                      | CPU back to normal mode       | CPU back to normal mode                                                                           |

Table 6.2-2 Power Mode Difference Table



Figure 6.2-6 Power Mode State Machine



- 1. LXT (32768 Hz XTL) ON or OFF depends on SW setting in run mode.
- 2. LIRC (10 kHz OSC) ON or OFF depends on S/W setting in run mode.
- 3. If TIMER clock source is selected as LIRC/LXT and LIRC/LXT is on.
- 4. If WDT clock source is selected as LIRC and LIRC is on.

|                      | Normal Mode | Idle Mode | Power-down Mode     |
|----------------------|-------------|-----------|---------------------|
| HXT (4~20 MHz XTL)   | ON          | ON        | Halt                |
| HIRC (12/16 MHz OSC) | ON          | ON        | Halt                |
| LXT (32768 Hz XTL)   | ON          | ON        | ON/OFF <sup>1</sup> |
| LIRC (10 kHz OSC)    | ON          | ON        | ON/OFF <sup>2</sup> |
| PLL                  | ON          | ON        | Halt                |
| LDO                  | ON          | ON        | ON                  |
| CPU                  | ON          | Halt      | Halt                |
| HCLK/PCLK            | ON          | ON        | Halt                |
| SRAM retention       | ON          | ON        | ON                  |
| FLASH                | ON          | ON        | Halt                |
| GPIO                 | ON          | ON        | Halt                |
| TIMER                | ON          | ON        | ON/OFF <sup>3</sup> |
| PWM                  | ON          | ON        | Halt                |
| WDT                  | ON          | ON        | ON/OFF <sup>4</sup> |
| WWDT                 | ON          | ON        | Halt                |
| UART                 | ON          | ON        | Halt                |
| I <sup>2</sup> C     | ON          | ON        | Halt                |
| SPI                  | ON          | ON        | Halt                |
| ADC                  | ON          | ON        | Halt                |
| ACMP                 | ON          | ON        | Halt                |

Table 6.2-3 Clocks in Power Modes

# Wake-up sources in Power-down mode:

WDT, I2C, Timer, UART, BOD and GPIO

After chip enters power down, the following wake-up sources can wake chip up to normal mode. Table 6.2-4 lists the condition about how to enter Power-down mode again for each peripheral.

\*User needs to wait this condition before setting PDEN (CLK\_PWRCTL[7]) and execute WFI to enter Power-down mode.

| Wake-up<br>Source Wa | ke-up condition | System can enter Power-down mode again condition* |
|----------------------|-----------------|---------------------------------------------------|
|----------------------|-----------------|---------------------------------------------------|



| BOD              | Brown-Out Detector<br>Interrupt        | After software writes 1 to clear SYS_BODCTL[BODIF].                                  |
|------------------|----------------------------------------|--------------------------------------------------------------------------------------|
| GPIO             | GPIO Interrupt                         | After software write 1 to clear the Px_INTSRC[n] bit.                                |
| TIMER            | Timer Interrupt                        | After software writes 1 to clear TWKF (TIMERx_INTSTS[1]) and TIF (TIMERx_INTSTS[0]). |
| WDT              | WDT Interrupt                          | After software writes 1 to clear WKF (WDT_CTL[5]) (Write Protect).                   |
| UART             | nCTS wake-up                           | After software writes 1 to clear CTSWKIF (UARTx_INTSTS[16]).                         |
| I <sup>2</sup> C | Falling edge in the I2C_SDA or I2C_CLK | After software writes 1 to clear WKIF ( I2C_STATUS1[0]).                             |

Table 6.2-4 Condition of Entering Power-down Mode Again

# 6.2.4 System Power Architecture

In this chip, the power distribution is divided into three segments.

- Analog power from AV<sub>DD</sub> and AV<sub>SS</sub> provides the power for analog components operation. AV<sub>DD</sub> must be equal to V<sub>DD</sub> to avoid leakage current.
- Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies power to the I/O pins and internal regulator which provides a fixed 1.8V power for digital operation.
- Built-in a capacitor for internal voltage regulator

The output of internal voltage regulator, LDO\_CAP, requires an external capacitor which should be located close to the corresponding pin. Analog power ( $AV_{DD}$ ) should be the same voltage level as the digital power ( $V_{DD}$ ). Figure 6.2-7 shows the power distribution of the Mini58 series.



nuvoTon

Figure 6.2-7 NuMicro® Mini58 Series Power Architecture Diagram



# 6.2.5 System Memory Mapping



Table 6.2-5 Memory Mapping Table

### 6.2.6 Memory Organization

#### 6.2.6.1 Overview

The NuMicro® Mini58 series provides 4G-byte addressing space. The addressing space assigned to each on-chip controllers is shown the following table. The detailed register definition, addressing space, and programming details will be described in the following sections for each on-chip peripheral. The Mini58 series only supports little-endian data format.



## 6.2.6.2 System Memory Map

The memory locations assigned to each on-chip controllers are shown in the following table.

| Addressing Space               | Token            | Modules                                          |
|--------------------------------|------------------|--------------------------------------------------|
| Flash and SRAM Memory Space    | •                |                                                  |
| 0x0000_0000 - 0x0000_7FFF      | FLASH_BA         | Flash Memory Space (32 KB)                       |
| 0x2000_0000 – 0x2000_0FFF      | SRAM_BA          | SRAM Memory Space (4 KB)                         |
| AHB Modules Space (0x5000_000  | 0 – 0x501F_FFFF) | •                                                |
| 0x5000_0000 – 0x5000_01FF      | SYS_BA           | System Global Control Registers                  |
| 0x5000_0200 - 0x5000_02FF      | CLK_BA           | Clock Control Registers                          |
| 0x5000_0300 - 0x5000_03FF      | INT_BA           | Interrupt Multiplexer Control Registers          |
| 0x5000_4000 – 0x5000_7FFF      | GP_BA            | GPIO (P0~P5) Control Registers                   |
| 0x5000_C000 – 0x5000_FFFF      | FMC_BA           | Flash Memory Control Registers                   |
| APB Modules Space (0x4000_000  | 0 – 0x401F_FFFF) | •                                                |
| 0x4000_4000 – 0x4000_00FF      | WDT_BA           | Watchdog Timer Control Registers                 |
| 0x4000_4100 – 0x4000_47FF      | WWDT_BA          | Window Watchdog Timer Control Registers          |
| 0x4001_0000 - 0x4001_3FFF      | TMR_BA           | Timer0/Timer1 Control Registers                  |
| 0x4002_0000 - 0x4002_3FFF      | I2C0_BA          | I <sup>2</sup> C0 Interface Control Registers    |
| 0x4003_0000 - 0x4003_3FFF      | SPI_BA           | SPI with Master/slave Function Control Registers |
| 0x4004_0000 - 0x4004_3FFF      | PWM_BA           | PWM Control Registers                            |
| 0x4005_0000 - 0x4005_3FFF      | UARTO_BA         | UART0 Control Registers                          |
| 0x400D_0000 - 0x400D_3FFF      | ACMP_BA          | Analog Comparator Control Registers              |
| 0x400E_0000 - 0x400E_3FFF      | ADC_BA           | Analog-Digital-Converter (ADC) Control Registers |
| 0x4012_0000 - 0x4012_3FFF      | I2C1_BA          | I <sup>2</sup> C1 Interface Control Registers    |
| 0x4015_0000 - 0x4015_3FFF      | UART1_BA         | UART1 Control Registers                          |
| System Control Space (0xE000_E | 000 – 0xE000_EFF | F)                                               |
| 0xE000_E010 - 0xE000_E0FF      | SCS_BA           | System Timer Control Registers                   |
| 0xE000_E100 - 0xE000_ECFF      | SCS_BA           | Nested Vectored Interrupt Control Registers      |
| 0xE000_ED00 - 0xE000_ED8F      | SCS_BA           | System Control Block Registers                   |

Table 6.2-6 Address Space Assignments for On-Chip Modules



#### 6.2.7 System Timer (SysTick)

The Cortex®-M0 includes an integrated system timer, SysTick, which provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used as a Real Time Operating System (RTOS) tick timer or as a simple counter.

When system timer is enabled, it will count down from the value in the SysTick Current Value Register (SYST\_CVR) to zero, and reload (wrap) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock edge, and then decrement on subsequent clocks. When the counter transitions to zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads.

The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to zero before enabling the feature. This ensures the timer to count from the SYST\_RVR value rather than an arbitrary value when it is enabled.

If the SYST\_RVR is zero, the timer will be maintained with a current value of zero after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit.

For more detailed information, please refer to the "ARM® Cortex®-M0 Technical Reference Manual" and "ARM® v6-M Architecture Reference Manual".



#### 6.2.8 Nested Vectored Interrupt Controller (NVIC)

#### 6.2.8.1 Overview

The Cortex<sup>®</sup>-M0 CPU provides an interrupt controller as an integral part of the exception mode, named as "Nested Vectored Interrupt Controller (NVIC)", which is closely coupled to the processor core and provides following features.

#### 6.2.8.2 Features

- Nested and Vectored interrupt support
- Automatic processor state saving and restoration
- Dynamic priority change
- Reduced and deterministic interrupt latency

The NVIC prioritizes and handles all supported exceptions. All exceptions are handled in "Handler Mode". This NVIC architecture supports 32 (IRQ[31:0]) discrete interrupts with 4 levels of priority. All of the interrupts and most of the system exceptions can be configured to different priority levels. When an interrupt occurs, the NVIC will compare the priority of the new interrupt to the current running one's priority. If the priority of the new interrupt is higher than the current one, the new interrupt handler will override the current handler.

When an interrupt is accepted, the starting address of the Interrupt Service Routine (ISR) is fetched from a vector table in memory. There is no need to determine which interrupt is accepted and branch to the starting address of the correlated ISR by software. While the starting address is fetched, NVIC will also automatically save processor state including the registers "PC, PSR, LR, R0~R3, R12" to the stack. At the end of the ISR, the NVIC will restore the mentioned registers from stack and resume the normal execution. Thus it will take less and deterministic time to process the interrupt request.

The NVIC supports "Tail Chaining" which handles back-to-back interrupts efficiently without the overhead of states saving and restoration and therefore reduces delay time in switching to pending ISR at the end of current ISR. The NVIC also supports "Late Arrival" which improves the efficiency of concurrent ISRs. When a higher priority interrupt request occurs before the current ISR starts to execute (at the stage of state saving and starting address fetching), the NVIC will give priority to the higher one without delay penalty. Thus it advances the real-time capability.

For more detailed information, please refer to the "ARM® Cortex®-M0 Technical Reference Manual" and "ARM® v6-M Architecture Reference Manual".

### 6.2.8.3 Exception Model and System Interrupt Map

The following table lists the exception model supported by NuMicro<sup>®</sup> Mini58 series. Software can set four levels of priority on some of these exceptions as well as on all interrupts. The highest user-configurable priority is denoted as 0 and the lowest priority is denoted as 3. The default priority of all the user-configurable interrupts is 0. Note that the priority 0 is treated as the fourth priority on the system, after three system exceptions "Reset", "NMI" and "Hard Fault".



| Exception Name           | Vector Number | Priority     |
|--------------------------|---------------|--------------|
| Reset                    | 1             | -3           |
| NMI                      | 2             | -2           |
| Hard Fault               | 3             | -1           |
| Reserved                 | 4 ~ 10        | Reserved     |
| SVCall                   | 11            | Configurable |
| Reserved                 | 12 ~ 13       | Reserved     |
| PendSV                   | 14            | Configurable |
| SysTick                  | 15            | Configurable |
| Interrupt (IRQ0 ~ IRQ31) | 16 ~ 47       | Configurable |

Table 6.2-7 Exception Model

| Exception<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt Name    | Source<br>Module  | Interrupt Description                                       | Power-Down<br>Wake-Up |
|---------------------|-----------------------------------------------------|-------------------|-------------------|-------------------------------------------------------------|-----------------------|
| 1 ~ 15              | -                                                   | -                 | -                 | System exceptions                                           | -                     |
| 16                  | 0                                                   | BODOUT            | Brown-out         | Brown-out low voltage detected interrupt                    | Yes                   |
| 17                  | 1                                                   | WDT_INT           | WDT               | Watchdog Timer interrupt                                    | Yes                   |
| 18                  | 2                                                   | EINT0             | GPIO              | External signal interrupt from P3.2 pin                     | Yes                   |
| 19                  | 3                                                   | EINT1             | GPIO              | External signal interrupt from P5.2 pin                     | Yes                   |
| 20                  | 4                                                   | GP0/1_INT         | GPIO              | External signal interrupt from GPIO group P0~P1             | Yes                   |
| 21                  | 5                                                   | GP2/3/4_INT       | GPIO              | External signal interrupt from GPIO group P2~P4 except P3.2 | Yes                   |
| 22                  | 6                                                   | PWM_INT           | PWM               | PWM interrupt                                               | No                    |
| 23                  | 7                                                   | BRAKE_INT         | PWM               | PWM Brake interrupt                                         | No                    |
| 24                  | 8                                                   | TMR0_INT          | TMR0              | Timer 0 interrupt                                           | Yes                   |
| 25                  | 9                                                   | TMR1_INT          | TMR1              | Timer 1 interrupt                                           | Yes                   |
| 26 ~ 27             | 10 ~ 11                                             | -                 | -                 | -                                                           |                       |
| 28                  | 12                                                  | UART0_INT         | UART0             | UART0 interrupt                                             | Yes                   |
| 29                  | 13                                                  | UART1_INT         | UART1             | UART1 interrupt                                             | Yes                   |
| 30                  | 14                                                  | SPI_INT           | SPI               | SPI interrupt                                               | No                    |
| 31                  | 15                                                  | -                 | -                 | -                                                           |                       |
| 32                  | 16                                                  | GP5_INT           | GPIO              | External signal interrupt from GPIO group P5 except P5.2    | Yes                   |
| 33                  | 17                                                  | HIRC_TRIM_IN<br>T | HIRC              | HIRC trim interrupt                                         | No                    |
| 34                  | 18                                                  | I2C0_INT          | I <sup>2</sup> C0 | I <sup>2</sup> C0 interrupt                                 | Yes                   |



| Exception<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt Name | Source<br>Module  | Interrupt Description                                                 | Power-Down<br>Wake-Up |
|---------------------|-----------------------------------------------------|----------------|-------------------|-----------------------------------------------------------------------|-----------------------|
| 35                  | 19                                                  | I2C1_INT       | I <sup>2</sup> C1 | I <sup>2</sup> C1 interrupt                                           | No                    |
| 36 ~ 40             | 20 ~ 24                                             | -              | -                 | -                                                                     |                       |
| 41                  | 25                                                  | ACMP_INT       | ACMP              | Analog Comparator 0 or Comparator 1 interrupt                         | Yes                   |
| 42 ~ 43             | 26 ~ 27                                             | -              | -                 | -                                                                     |                       |
| 44                  | 28                                                  | PWRWU_INT      | CLKC              | Clock controller interrupt for chip wake-<br>up from Power-down state | Yes                   |
| 45                  | 29                                                  | ADC_INT        | ADC               | ADC interrupt                                                         | No                    |
| 46 ~ 47             | 30 ~ 31                                             | -              | -                 | -                                                                     |                       |

Table 6.2-8 System Interrupt Map Vector Table

#### 6.2.8.4 Vector Table

When an interrupt is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. For ARMv6-M, the vector table based address is fixed at 0x00000000. The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with the exception handler entry as illustrated in previous section.

| Vector Table Word Offset (Bytes) | Description                                         |
|----------------------------------|-----------------------------------------------------|
| 0x00                             | Initial Stack Pointer Value                         |
| Exception Number * 0x04          | Exception Entry Pointer using that Exception Number |

Table 6.2-9 Vector Table Format

#### 6.2.8.5 Operation Description

NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending; however, the interrupt will not be activated. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt.

NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt.

NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts).

The general registers associated with the NVIC are all accessible from a block of memory in the System Control Space and will be described in next section.



## 6.2.9 System Control Registers (SCB)

The Cortex®-M0 status and operating mode control are managed System Control Registers. Including CPUID, Cortex®-M0 interrupt priority and Cortex®-M0 power management can be controlled through these system control registers.

For more detailed information, please refer to the "ARM $^{\rm @}$  Cortex $^{\rm @}$ -M0 Technical Reference Manual" and "ARM $^{\rm @}$  v6-M Architecture Reference Manual".



#### 6.3 Clock Controller

#### 6.3.1 Overview

The clock controller generates clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and clock divider. The chip enters Power-down mode when Cortex®-M0 core executes the WFI instruction only if the PDEN (CLK\_PWRCTL[7]) bit is set to 1. After that, chip enters Power-down mode and waits for wake-up interrupt source triggered to exit Power-down mode. In Power-down mode, the clock controller turns off the 4~24 MHz external high speed crystal (HXT) and 22.1184 MHz internal high speed RC oscillator (HIRC) to reduce the overall system power consumption. The following figures show the clock generator and the overview of the clock source control.

The clock generator consists of 3 sources as listed below:

- 4~24 MHz external high speed crystal oscillator (HXT) or 32.768 kHz (LXT) external low speed crystal oscillator
- Programmable PLL output clock frequency (PLL source can be selected from external 4 ~ 24 MHz external high speed crystal (HXT) or 22.1184 MHz internal high speed oscillator (HIRC)) (PLL FOUT)
- 22.1184 MHz internal high speed RC oscillator (HIRC)
- 10 kHz internal low speed RC oscillator (LIRC)



Figure 6.3-1 Clock Generator Block Diagram

nuvoTon



Figure 6.3-2 Clock Generator Global View Diagram



#### 6.3.2 Auto-trim

This chip supports auto-trim function: the HIRC trim (22.1184 MHz internal RC oscillator), according to the accurate LXT (32.768 kHz crystal oscillator), automatically gets accurate HIRC output frequency, 1 % deviation within all temperature ranges. For instance, the system needs an accurate 22.1184 MHz clock. In such case, if users do not want to use 22.1184 MHz HXT as the system clock source, they need to solder 32.768 kHz crystal in system, and set FREQSEL (SYS\_IRCTCTL[0] trim frequency selection) to "1", and the auto-trim function will be enabled. Interrupt status bit FREQLOCK (SYS\_IRCTISTS[0] HIRC frequency lock status) high indicates the HIRC output frequency is accurate within 1% deviation. To get better results, it is recommended to set both LOOPSEL (SYS\_IRCTCTL[5:4] trim calculation loop) and RETRYCNT (SYS\_IRCTCTL[7:6] trim value update limitation count) to "11".

### 6.3.3 System Clock and SysTick Clock

The system clock has 4 clock sources which were generated from clock generator block. The clock source switch depends on the register HCLKSEL (CLK\_CLKSEL0[2:0]). The block diagram is shown in Figure 6.3-3.



Figure 6.3-3 System Clock Block Diagram

The source of PCLK is equal to HCLK in system clock architecture.

The clock source of SysTick in Cortex<sup>®</sup>-M0 core can use CPU clock or external clock CLKSRC(SYST\_CSR[2]). If using external clock, the SysTick clock (STCLK) has 4 clock sources. The clock source switch depends on the setting of the register STCLKSEL (CLK\_CLKSEL0[5:3]). The block diagram is shown in Figure 6.3-4.





Figure 6.3-4 SysTick Clock Control Block Diagram

## 6.3.4 Peripherals Clock Source Selection

The peripheral clock has different clock source switch settings depending on different peripherals. Please note that, while switching clock source from one to another, user must wait until both clock sources are running stabled.



nuvoTon

Figure 6.3-5 Peripherals Bus Clock Source Selection for PCLK



|                   | Peripheral Clok<br>Selectable | Ext. CLK (HXT Or<br>LXT) | HIRC | LIRC | HCLK | PLL |
|-------------------|-------------------------------|--------------------------|------|------|------|-----|
| WDT               | Yes                           | Yes                      | No   | Yes  | Yes  | No  |
| WWDT              | Yes                           | Yes                      | No   | Yes  | Yes  | No  |
| Timer0            | Yes                           | Yes                      | Yes  | Yes  | Yes  | No  |
| Timer1            | Yes                           | Yes                      | Yes  | Yes  | Yes  | No  |
| I <sup>2</sup> C0 | No                            | -                        | -    | -    | -    | -   |
| I <sup>2</sup> C1 | No                            | -                        | -    | -    | -    | -   |
| SPI               | Yes                           | Yes                      | No   | No   | Yes  | Yes |
| UART0             | Yes                           | Yes                      | Yes  | No   | No   | Yes |
| UART1             | Yes                           | Yes                      | Yes  | No   | No   | Yes |
| PWM               | No                            | -                        | -    | -    | -    | -   |
| ADC               | Yes                           | Yes                      | Yes  | No   | Yes  | Yes |
| ACMP              | No                            | -                        | -    | -    | -    | -   |

Table 6.3-1 Peripheral Clock Source Selection Table

Note: For the peripherals those peripheral clock are not selectable, its clock source is fixed to PCLK.

#### 6.3.5 Power-down Mode Clock

When chip enters Power-down mode, system clocks, some clock sources, and some peripheral clocks will be disabled. Some clock sources and peripheral clocks are still active in Power-down mode.

The clocks still kept active are listed below:

- Clock Generator
- 10 kHz internal low speed oscillator (LIRC) clock
- 32.768 kHz external low speed crystal oscillator (LXT) clock (If PDLXT = 1 and XTLEN[1:0] = 10)
- Peripherals Clock (When 10 kHz low speed oscillator is adopted as clock source)
  - Watchdog Clock
  - Timer 0/1 Clock

### 6.3.6 Frequency Divider Output

This device is equipped with a power-of-2 frequency divider which is composed of 16 chained divide-by-2 shift registers. One of the 16 shift register outputs selected by a sixteen to one multiplexer is reflected to the CLKO pin. Therefore there are 16 options of power-of-2 divided clocks with the frequency from  $F_{in}/2^1$  to  $F_{in}/2^{16}$  where  $F_{in}$  is input clock frequency to the clock divider.



The output formula is  $F_{out} = F_{in}/2^{(N+1)}$ , where  $F_{in}$  is the input clock frequency,  $F_{out}$  is the clock divider output frequency and N is the 4-bit value in FREQSEL (CLK CLKOCTL[3:0]).

When writing 1 to CLKOEN (CLK\_CLKOCTL[4]), the chained counter starts to count. When writing 0 to CLKOEN (CLK\_CLKOCTL[4]), the chained counter continuously runs till divided clock reaches low state and stay in low state.

If DIV1EN (CLK\_CLKOCTL[5]) set to 1, the frequency divider clock (FRQDIV\_CLK) will bypass power-of-2 frequency divider. The frequency divider clock will be output to CLKO pin directly.



Figure 6.3-6 Clock Source of Frequency Divider



Figure 6.3-7 Block Diagram of Frequency Divider



## 6.4 Flash Memory Controller (FMC)

#### 6.4.1 Overview

The NuMicro® Mini58 series is equipped with 32 Kbytes on-chip embedded flash for application and Data Flash to store some application dependent data. A User Configuration block provides for system initialization. A 2.5 Kbytes loader ROM (LDROM) is used for In-System-Programming (ISP) function. A 512 bytes security protection ROM (SPROM) can conceal user program. This chip also supports In-Application-Programming (IAP) function, user switches the code executing without the chip reset after the embedded flash updated.

### 6.4.2 Features

- Supports 32 Kbytes application ROM (APROM).
- Supports 2.5 Kbytes loader ROM (LDROM).
- Supports configurable Data Flash size to share with APROM.
- Supports 512 bytes security protection ROM (SPROM) to conceal user program.
- Supports 12 bytes User Configuration block to control system initialization.
- Supports 512 bytes page erase for all embedded flash.
- Supports CRC-32 checksum calculation function.
- Supports In-System-Programming (ISP) / In-Application-Programming (IAP) to update embedded flash memory.



### 6.5 General Purpose I/O (GPIO)

#### 6.5.1 Overview

The NuMicro® Mini58 series has up to 30 General Purpose I/O pins to be shared with other function pins depending on the chip configuration. These 30 pins are arranged in 6 ports named as P0, P1, P2, P3, P4 and P5. Each of the 30 pins is independent and has the corresponding register bits to control the pin mode function and data.

The I/O type of each pin can be configured by software individually as Input, Push-pull output, Open-drain output, or Quasi-bidirectional mode. After the chip is reset, the I/O mode of all pins is stay in input mode and each port data register Px\_DOUT[n] resets to 1. For Quasi-bidirectional mode, each I/O pin is equipped with a very weak individual pull-up resistor about 110 k $\Omega$  ~ 300 k $\Omega$  for V<sub>DD</sub> is from 5.0 V to 2.5 V.

#### 6.5.2 Features

- Four I/O modes:
  - Quasi-bidirectional mode
  - ◆ Push-pull output
  - Open-drain output
  - ♦ Input-only with high impendence
- Quasi-bidirectional TTL/Schmitt trigger input mode selected by SYS\_Px\_MFP[23:16]
- I/O pin configured as interrupt source with edge/level setting
- I/O pin internal pull-up resistor enabled only in Quasi-bidirectional I/O mode
- Enabling the pin interrupt function will also enable the pin wake-up function
- High driver and high sink I/O mode support
- Configurable default I/O mode of all pins after reset by CIOINI (Config0[10]) setting
  - ◆ CIOINI = 0, all GPIO pins in Quasi-bidirectional mode after chip reset
  - ◆ CIOINI = 1, all GPIO pins in Input tri-state mode after chip reset



## 6.6 Timer Controller (TMR)

#### 6.6.1 Overview

The Timer Controller includes two 32-bit timers, TMR0 and TMR1, allowing user to easily implement a timer control for applications. The timer can perform functions, such as frequency measurement, delay timing, clock generation, event counting by external input pins, and interval measurement by external capture pins.

#### 6.6.2 Features

- Two sets of 32-bit timer with 24-bit up counter and one 8-bit prescale counter
- Independent clock source for each timer
- Provides one-shot, periodic, toggle-output and continuous counting operation modes
- 24-bit up counter value is readable through CNT (TIMRTx\_CNT[23:0])
- Supports event counting function
- 24-bit capture value is readable through CAPDAT (TIMERx\_CAP[23:0])
- Supports external capture pin event for interval measurement
- Supports external capture pin event to reset 24-bit up counter
- Supports chip wake-up from Idle/Power-down mode if a timer interrupt signal is generated
- Supports internal capture triggered while internal ACMP output signal transition



#### 6.7 Enhanced PWM Generator

#### 6.7.1 Overview

The NuMicro® Mini58 series has built in one PWM unit (PWM0) which is specially designed for motor driving control applications. The PWM0 supports six PWM generators which can be configured as six independent PWM outputs, PWM0\_CH0~PWM0\_CH5, or as three complementary PWM pairs, (PWM0\_CH0, PWM0\_CH1), (PWM0\_CH2, PWM0\_CH3) and (PWM0\_CH4, PWM0\_CH5) with three programmable dead-time generators.

Every complementary PWM pairs share one 8-bit prescaler. There are six clock dividers providing five divided frequencies (1, 1/2, 1/4, 1/8, 1/16) for each channel. Each PWM output has independent 16-bit counter for PWM period control, and 16-bit comparators for PWM duty control. The six PWM generators provide twelve independent PWM interrupt flags which are set by hardware when the corresponding PWM period counter comparison matched period and duty. Each PWM interrupt source with its corresponding enable bit can request PWM interrupt. The PWM generators can be configured as One-shot mode to produce only one PWM cycle signal or Auto-reload mode to output PWM waveform continuously.

To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers, the updated value will be loaded into the 16-bit down counter/ comparator at the end of current period. The double buffering feature avoids glitch at PWM outputs.

Besides PWM, Motor controlling also need Timer, ACMP and ADC to work together. In order to control motor more precisely, we provide some registers that not only configure PWM but also Timer, ADC and ACMP, by doing so, it can save more CPU time and control motor with ease especially in BLDC.

#### 6.7.2 Features

The PWM0 supports the following features:

- Six independent 16-bit PWM duty control units with maximum six port pins:
  - Six independent PWM outputs PWM0\_CH0, PWM0\_CH1, PWM0\_CH2, PWM0\_CH3, PWM0\_CH4, and PWM0\_CH5
  - Three complementary PWM pairs, with each pin in a pair mutually complement to each other and capable of programmable dead-time insertion – (PWM0\_CH0, PWM0\_CH1), (PWM0\_CH2, PWM0\_CH3) and (PWM0\_CH4, PWM0\_CH5)
  - Three synchronous PWM pairs, with each pin in a pair in-phase (PWM0\_CH0, PWM0\_CH1), (PWM0\_CH2, PWM0\_CH3) and (PWM0\_CH4, PWM0\_CH5)
- Group control bit PWM0\_CH2 and PWM0\_CH4 are synchronized with PWM0\_CH0, PWM0\_CH3 and PWM0\_CH5 are synchronized with PWM0\_CH1
- One-shot (only support edge-aligned type) or Auto-reload mode PWM
- Up to 16-bit resolution
- Supports edge-aligned, center-aligned and precise center-aligned mode
- Supports asymmetric PWM generating in center-aligned and precise center-aligned mode
- Supports center loading in center-aligned and precise center-aligned mode
- Programmable dead-time insertion between complementary paired PWMs



- Each pin of PWM0 CH0 to PWM0 CH5 has independent polarity setting control
- Hardware fault brake protections
  - Supports software trigger
  - Two Interrupt source types:
    - Synchronously requested at PWM frequency when down counter comparison matched (edge- and center-aligned type) or underflow (edgealigned type)
    - Requested when external fault brake asserted

♦ BKP0: EINT0 or CPO1

◆ BKP1: EINT1 or CPO0

- The PWM signals before polarity control stage are defined in the view of positive logic.
   The PWM ports is active high or active low are controlled by polarity control register
- Supports mask aligned function
- Supports independently rising CMP matching, PERIOD matching, falling CMP matching (in Center-aligned type), period matching to trigger ADC conversion
- Timer comparing matching event trigger PWM to do phase change in BLDC application
- Supports ACMP output event trigger PWM to force PWM output at most one period low, this feature is usually for step motor control
- Provides interrupt accumulation function



nuvoTon

Figure 6.7-1 Application Circuit Diagram



## 6.8 Watchdog Timer (WDT)

### 6.8.1 Overview

The Watchdog Timer is used to perform a system reset when system runs into an unknown state. This prevents system from hanging for an infinite period of time. Besides, the Watchdog Timer supports the function to wake-up system from Idle/Power-down mode.

#### 6.8.2 Features

- 18-bit free running up counter for WDT time-out interval
- Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) WDT\_CLK cycles and the time-out interval is 1.6 ms ~ 26.214s if WDT\_CLK = 10 kHz
- System kept in reset state for a period of (1 / WDT\_CLK) \* 63
- Supports selectable WDT reset delay period, including 1026 \ 130 \ 18 or 3 WDT\_CLK reset delay period
- Supports to force WDT enabled after chip powered on or reset by setting CWDTEN[2:0] in Config0 register
- Supports WDT time-out wake-up function only if WDT clock source is selected as LIRC or LXT



## 6.9 Window Watchdog Timer (WWDT)

## 6.9.1 Overview

The Window Watchdog Timer (WWDT) is used to perform a system reset within a specified window period to prevent software run to uncontrollable status by any unpredictable condition.

### 6.9.2 Features

- 6-bit down counter value (CNTDAT) and 6-bit compare value (CMPDAT) to make the WWDT time-out window period flexible
- Supports 4-bit value (PSCSEL) to programmable maximum 11-bit prescale counter period of WWDT counter



## 6.10 UART Controller (UART)

#### 6.10.1 Overview

The NuMicro® Mini58 series provides two channels of Universal Asynchronous Receiver/Transmitters (UART). The UART0 performs supports flow control function. The UART0 performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART0 controller also supports IrDA SIR Function, and RS-485 function mode. The UART0 channel supports six types of interrupts. The UART1 channel supports five types of interrupts. The UART1 only performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART0 has 16 bytes Receiver/Transmitter FIFO. The UART1 only has one Receiver/Transmitter buffer.

#### 6.10.2 Features

- Full duplex, asynchronous communications
- Separates receive/transmit 16/16 bytes entry FIFO for data payloads (Only Available in UART0)
- Separates receive/transmit 1/1 byte buffer for data payloads (Only Available in UART1)
- Supports hardware auto flow control/flow control function (CTS, RTS) and programmable RTS flow control trigger level (Only Available in UART0)
- Programmable receiver buffer trigger level (Only Available in UARTO)
- Supports programmable baud-rate generator for each channel individually
- Supports CTS wake-up function (Only Available in UART0)
- Supports 8-bit receiver buffer time-out detection function
- Programmable transmitting data delay time between the last stop and the next start bit by setting UART TOUT[15:8] register
- Supports break error, frame error, parity error and receive/transmit buffer overflow detection function
- Fully programmable serial-interface characteristics
  - Programmable number of data bit, 5, 6, 7, 8 character
  - Programmable parity bit, even, odd, no parity or stick parity bit generation and detection
  - Programmable stop bit, 1, 1.5, or 2 stop bit generation
- Supports IrDA SIR function mode (Only Available in UARTO)
  - Supports 3/16-bit duration for normal mode
- Supports RS-485 function mode (Only Available in UARTO)
  - Supports RS-485 9-bit mode
  - Supports hardware or software enable to program RTS pin to control RS-485 transmission direction directly



# 6.11 I<sup>2</sup>C Serial Interface Controller (I<sup>2</sup>C)

### 6.11.1 Overview

I<sup>2</sup>C is a two-wire, bi-directional serial bus that provides a simple and efficient method for data exchange between devices. The I<sup>2</sup>C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously. There are two sets of I<sup>2</sup>C controller and only I<sup>2</sup>C0 supports Power-down wake-up function.

#### 6.11.2 Features

The I<sup>2</sup>C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus include:

- Supports up to two I<sup>2</sup>C ports
- Master/Slave mode
- Bi-directional data transfer between masters and slaves
- Multi-master bus
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allowing devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Built-in 14-bit time-out counter that requests the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows
- Programmable clocks allowing for versatile rate control
- Supports 7-bit addressing mode
- Supports multiple address recognition (four slave address registers with mask option)
- Supports Power-down wake-up function (Only I<sup>2</sup>C0 channel support this function)
- Supports two-level buffer function



## 6.12 Serial Peripheral Interface (SPI)

## 6.12.1 Overview

The Serial Peripheral Interface (SPI) applies to synchronous serial data communication and allows full duplex transfer. Devices communicate in Master/Slave mode with 4-wire bi-direction interface. The SPI controller performing a serial-to-parallel conversion on data received from a peripheral device, and a parallel-to-serial conversion on data transmitted to a peripheral device. SPI controller can be configured as a master or a slave device.

### 6.12.2 Features

- Supports Master or Slave mode operation
- Configurable transfer bit length
- Provides four 32-bit FIFO buffers
- Supports MSB first or LSB first transfer
- Supports byte reorder function
- Supports byte or word suspend mode
- Supports Slave 3-wire mode



## 6.13 Analog-to-Digital Converter (ADC)

### 6.13.1 Overview

The Mini58 series contains one 10-bit successive approximation analog-to-digital converters (SAR A/D converter) with eight input channels. The A/D converters can be started by software, external pin (STADC/P3.2) or PWM trigger.

#### 6.13.2 Features

- Analog input voltage range: 0 ~ Analog Supply Voltage from AV<sub>DD</sub>
- 10-bit resolution and 8-bit accuracy is guaranteed
- Up to eight single-end analog input channels
- Maximum ADC clock frequency is 6 MHz, and 14 ADC clocks per sample
- Two operating modes
  - ♦ Single mode: A/D conversion is performed one time on a specified channel
  - ◆ PWM sequence mode: When PWM trigger, two of three ADC channels from 0 to 2 will automatically convert analog data in the sequence of channel [0,1] or channel [1,2] or channel [0,2] defined by MODESEL (ADC\_SEQCTL[3:2])
- An A/D conversion can be started by:
  - ◆ Software write 1 to SWTRG bit
  - External pin STADC
  - PWM trigger with optional start delay period
- Each Conversion result is held in data register with valid and overrun indicators
- Conversion results can be compared with specified value and user can select whether to generate an interrupt when conversion result matches the compare register setting
- Channel 7 supports 2 input sources: External analog voltage and internal fixed bandgap voltage



## 6.14 Analog Comparator (ACMP)

### 6.14.1 Overview

The NuMicro® Mini58 series contains two comparators which can be used in a number of different configurations. The comparator output is logic 1 when positive input is greater than negative input, otherwise the output is 0. Each comparator can be configured to generate interrupt when the comparator output value changes.

#### 6.14.2 Features

- Analog input voltage range: 0 ~ AV<sub>DD</sub>
- Supports Hysteresis function
- Optional internal reference voltage source for each comparator negative input
- ACMP0 supports:
  - Four positive sources
    - P1.5, P1.0, P1.2, or P1.3
  - Three negative sources
    - P1.4
    - Internal Comparator Reference Voltage (CRV)
    - Internal band-gap voltage (V<sub>BG</sub>)
- ACMP1 supports:
  - Four positive sources
    - P3.1, P3.2, P3.4, or P3.5
  - Three negative sources
    - P3.0
    - Internal Comparator Reference Voltage (CRV)
    - Internal band-gap voltage (V<sub>BG</sub>)



## 7 APPLICATION CIRCUIT





## 8 ELECTRICAL CHARACTERISTICS

# 8.1 Absolute Maximum Ratings

| Symbol                            | Parameter                                 | Min                  | Max                  | Unit         |
|-----------------------------------|-------------------------------------------|----------------------|----------------------|--------------|
| V <sub>DD</sub> - V <sub>SS</sub> | DC Power Supply                           | -0.3                 | +7.0                 | V            |
| V <sub>IN</sub>                   | Input Voltage                             | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V            |
| 1/t <sub>CLCL</sub>               | Oscillator Frequency                      | 4                    | 24                   | MHz          |
| T <sub>A</sub>                    | Operating Temperature                     | -40                  | +105                 | $^{\circ}$ C |
| T <sub>ST</sub>                   | Storage Temperature                       | -55                  | +150                 | $^{\circ}$ C |
| I <sub>DD</sub>                   | Maximum Current into V <sub>DD</sub>      | -                    | 120                  | mA           |
| I <sub>SS</sub>                   | Maximum Current out of V <sub>SS</sub>    | -                    | 120                  | mA           |
|                                   | Maximum Current sunk by an I/O pin        | -                    | 35                   | mA           |
|                                   | Maximum Current sourced by an I/O pin     | -                    | 35                   | mA           |
| I <sub>IO</sub>                   | Maximum Current sunk by total I/O pins    | -                    | 100                  | mA           |
|                                   | Maximum Current sourced by total I/O pins | -                    | 100                  | mA           |

**Note:** Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the life and reliability of the device.



# 8.2 DC Electrical Characteristics

 $(V_{DD} - V_{SS} = 2.5 \sim 5.5 \text{ V}, T_A = 25^{\circ}\text{C})$ 

| Symbol                             | Parameter                                                                     | Min  | Тур    | Max  | Unit | Test Co             | ondition                               | s                    |      |                        |
|------------------------------------|-------------------------------------------------------------------------------|------|--------|------|------|---------------------|----------------------------------------|----------------------|------|------------------------|
| $V_{DD}$                           | Operation voltage                                                             | 2.5  | -      | 5.5  | V    | $V_{DD} = 2$        | $V_{DD} = 2.5V \sim 5.5V$ up to 50 MHz |                      |      |                        |
| V <sub>SS</sub> / AV <sub>SS</sub> | Power Ground                                                                  | -0.3 | -      | -    | V    |                     |                                        |                      |      |                        |
| $V_{LDO}$                          | LDO Output Voltage                                                            | 1.62 | 1.8    | 1.98 | V    | V <sub>DD</sub> ≥ 2 | .5 V                                   |                      |      |                        |
|                                    |                                                                               | 1.20 | 1.24   | 1.28 | V    | $V_{DD} = 2$        | .5V ~ 5.t                              | 5V, T <sub>A</sub> = | 25°C |                        |
| $V_{BG}$                           | Band-gap Voltage                                                              | 1.18 | 1.24   | 1.32 | V    |                     | 2.5V ~ 5.<br>0°C~105                   |                      |      |                        |
| $V_{DD}$ - $AV_{DD}$               | Allowed Voltage<br>Difference for V <sub>DD</sub> and<br>AV <sub>DD</sub>     | -0.3 | 0      | 0.3  | V    | -                   |                                        |                      |      |                        |
| I <sub>DD1</sub>                   |                                                                               |      | 16.277 |      | mA   | $V_{DD}$            | НХТ                                    | HIRC                 | PLL  | All Digital<br>Modules |
| IDD1                               | Operating Current  Normal Run Mode                                            |      | 10.211 |      | IIIA | 5.5V                | 24<br>MHz                              | х                    | V    | V                      |
| I <sub>DD2</sub>                   | HCLK = 50 MHz<br>while(1){}                                                   | -    | 11.272 | -    | mA   | 5.5V                | 24<br>MHz                              | Х                    | V    | Х                      |
| I <sub>DD3</sub>                   | Executed from Flash                                                           | -    | 14.651 | -    | mA   | 3.3V                | 24<br>MHz                              | Х                    | V    | V                      |
| I <sub>DD4</sub>                   |                                                                               | -    | 9.739  | -    | mA   | 3.3V                | 24<br>MHz                              | Х                    | V    | Х                      |
| I <sub>DD5</sub>                   |                                                                               | -    | 7.098  | -    | mA   | $V_{DD}$            | нхт                                    | HIRC                 | PLL  | All Digital<br>Modules |
|                                    | Operating Current Normal Run Mode                                             |      |        |      |      | 5.5V                | Х                                      | V                    | Х    | V                      |
| I <sub>DD6</sub>                   | HCLK =22.1184 MHz<br>while(1){}                                               | -    | 4.050  | -    | mA   | 5.5V                | Х                                      | V                    | Х    | Х                      |
| I <sub>DD7</sub>                   | Executed from Flash                                                           | -    | 6.997  | -    | mA   | 3.3V                | Х                                      | V                    | Х    | V                      |
| I <sub>DD8</sub>                   |                                                                               | -    | 4.001  | -    | mA   | 3.3V                | Х                                      | V                    | Х    | Х                      |
| I <sub>DD9</sub>                   |                                                                               |      | 5.514  |      | mA   | $V_{DD}$            | нхт                                    | HIRC                 | PLL  | All Digital<br>Modules |
| 1009<br>9                          | Operating Current Normal Run Mode HCLK = 12MHz while(1){} Executed from Flash |      | 5.514  |      |      | 5.5V                | 12<br>MHz                              | Х                    | Х    | V                      |
| I <sub>DD10</sub>                  |                                                                               | -    | 4.038  | -    | mA   | 5.5V                | 12<br>MHz                              | Х                    | Х    | Х                      |
| I <sub>DD11</sub>                  |                                                                               | -    | 3.992  | -    | mA   | 3.3V                | 12<br>MHz                              | х                    | X    | V                      |
| I <sub>DD12</sub>                  |                                                                               | -    | 2.809  | -    | mA   | 3.3V                | 12<br>MHz                              | Х                    | Х    | Х                      |



| I <sub>DD13</sub>  |                                    | -        | 3.151  | -  | mA       | $V_{DD}$ | НХТ            | HIRC | PLL                    | All Digital<br>Modules |
|--------------------|------------------------------------|----------|--------|----|----------|----------|----------------|------|------------------------|------------------------|
| 55.10              | Operating Current Normal Run Mode  |          |        |    |          | 5.5V     | 4 MHz          | Х    | Х                      | V                      |
| I <sub>DD14</sub>  | HCLK = 4 MHz<br>while(1){}         | -        | 2.747  | -  | mA       | 5.5V     | 4 MHz          | Х    | Х                      | Х                      |
| I <sub>DD15</sub>  | Executed from Flash                | -        | 1.757  | -  | mA       | 3.3V     | 4 MHz          | Х    | Х                      | V                      |
| I <sub>DD16</sub>  |                                    | -        | 1.360  | -  | mA       | 3.3V     | 4 MHz          | Х    | Х                      | Х                      |
| I <sub>DD17</sub>  |                                    | _        | 176    | _  | μA       | $V_{DD}$ | LXT            | HIRC | PLL                    | All Digital<br>Modules |
| יוטטיי             | Operating Current  Normal Run Mode |          |        |    | <b>P</b> | 5.5V     | 32.76<br>8 kHz | Х    | Х                      | V                      |
| I <sub>DD18</sub>  | HCLK = 32.768 kHz<br>while(1){}    | -        | 173    | -  | μΑ       | 5.5V     | 32.76<br>8 kHz | Х    | Х                      | Х                      |
| I <sub>DD19</sub>  | Executed from Flash                | -        | 158    | -  | μΑ       | 3.3V     | 32.76<br>8 kHz | Х    | Х                      | V                      |
| I <sub>DD20</sub>  |                                    | -        | 155    | -  | μΑ       | 3.3V     | 32.76<br>8 kHz | Х    | Х                      | Х                      |
| $I_{DD21}$         |                                    | - 168 -  | -      | μA | $V_{DD}$ | НХТ      | LIRC           | PLL  | All Digital<br>Modules |                        |
|                    | Operating Current Normal Run Mode  |          |        |    |          | 5.5V     | Х              | V    | Х                      | V <sup>[4]</sup>       |
| I <sub>DD22</sub>  | HCLK = 10 kHz<br>while(1){}        | _        | 167    | -  | μΑ       | 5.5V     | Х              | V    | Х                      | Х                      |
| I <sub>DD23</sub>  | Executed from Flash                | _        | 150    | -  | μΑ       | 3.3V     | Х              | V    | Х                      | V <sup>[4]</sup>       |
| I <sub>DD24</sub>  |                                    | -        | 150    | -  | μΑ       | 3.3V     | Х              | V    | Х                      | Х                      |
| I <sub>IDLE1</sub> |                                    | _        | 12.386 | _  | mA       | $V_{DD}$ | HXT            | HIRC | PLL                    | All Digital<br>Modules |
| IDLET              | — Operating Current                |          | 12.000 |    |          | 5.5V     | 24<br>MHz      | Х    | ٧                      | V                      |
| I <sub>IDLE2</sub> | Idle Mode  HCLK = 50MHz            | -        | 7.346  | -  | mA       | 5.5V     | 24<br>MHz      | Х    | V                      | Х                      |
| I <sub>IDLE3</sub> |                                    | -        | 10.784 | -  | mA       | 3.3V     | 24<br>MHz      | Х    | V                      | V                      |
| I <sub>IDLE4</sub> |                                    | -        | 5.838  | -  | mA       | 3.3V     | 24<br>MHz      | Х    | V                      | Х                      |
| I <sub>IDLE5</sub> |                                    | -        | 5.378  | -  | mA       | $V_{DD}$ | нхт            | HIRC | PLL                    | All Digital<br>Modules |
|                    | Operating Current  Idle Mode       |          |        |    |          | 5.5V     | Х              | V    | Х                      | V                      |
| I <sub>IDLE6</sub> | HCLK=22.1184 MHz                   | -        | 2.300  | -  | mA       | 5.5V     | Х              | V    | Х                      | Х                      |
| I <sub>IDLE7</sub> |                                    | <u> </u> | 5.291  | -  | mA       | 3.3V     | Х              | V    | Х                      | V                      |



| I <sub>IDLE8</sub>   |                                                                      | - | 2.265 | -   | mA | 3.3V                | Х                                                                      | V                | Х        | Х                      |
|----------------------|----------------------------------------------------------------------|---|-------|-----|----|---------------------|------------------------------------------------------------------------|------------------|----------|------------------------|
| I <sub>IDLE9</sub>   |                                                                      | - | 4.577 | -   | mA | $V_{DD}$            | НХТ                                                                    | HIRC             | PLL      | All Digital<br>Modules |
|                      | Operating Current                                                    |   |       |     |    | 5.5V                | V                                                                      | Х                | Х        | V                      |
| I <sub>IDLE10</sub>  | Idle Mode<br>HCLK =12 MHz                                            | - | 3.364 | -   | mA | 5.5V                | V                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE11</sub>  | 110211 = 12 1711 12                                                  | - | 3.062 | -   | mA | 3.3V                | V                                                                      | Х                | Х        | V                      |
| I <sub>IDLE12</sub>  |                                                                      | - | 1.871 | -   | mA | 3.3V                | V                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE13</sub>  |                                                                      | _ | 2.838 | _   | mA | V <sub>DD</sub>     | НХТ                                                                    | HIRC             | PLL      | All Digital<br>Modules |
|                      | Operating Current                                                    |   |       |     |    | 5.5V                | V                                                                      | Х                | Х        | V                      |
| I <sub>IDLE14</sub>  | Idle Mode  HCLK = 4 MHz                                              | - | 2.433 | -   | mA | 5.5V                | V                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE15</sub>  | TIOLIN - 4 IVII IZ                                                   | - | 1.446 | -   | mA | 3.3V                | V                                                                      | Х                | Х        | V                      |
| I <sub>IDLE16</sub>  |                                                                      | - | 1.048 | -   | mA | 3.3V                | V                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE17</sub>  |                                                                      | - | 167   | _   | μA | V <sub>DD</sub>     | LXT                                                                    | HIRC             | PLL      | All Digital<br>Modules |
| IDEE 17              | Operating Current                                                    |   |       |     |    | 5.5V                | ٧                                                                      | Х                | Х        | ٧                      |
| I <sub>IDLE18</sub>  | Idle Mode  HCLK = 32.768 kHz                                         | - | 166   | -   | μΑ | 5.5V                | ٧                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE19</sub>  |                                                                      | - | 150   | -   | μΑ | 3.3V                | ٧                                                                      | Х                | Х        | ٧                      |
| I <sub>IDLE20</sub>  | 7                                                                    | - | 149   | -   | μΑ | 3.3V                | ٧                                                                      | Х                | Х        | Х                      |
| I <sub>IDLE 21</sub> |                                                                      | - | 167   | _   | μA | $V_{DD}$            | НХТ                                                                    | LIRC             | PLL      | All Digital<br>Modules |
|                      | Operating Current                                                    |   |       |     | ľ  | 5.5V                | Х                                                                      | V                | Х        | V <sup>[4]</sup>       |
| I <sub>IDLE 22</sub> | Idle Mode HCLK = 10 kHz                                              | - | 166   | -   | μΑ | 5.5V                | Х                                                                      | V                | Х        | Х                      |
| I <sub>IDLE 23</sub> | TIOLIN = TO KIIZ                                                     | - | 150   | -   | μΑ | 3.3V                | Х                                                                      | V                | Х        | V <sup>[4]</sup>       |
| I <sub>IDLE 24</sub> |                                                                      | - | 149   | -   | μΑ | 3.3V                | Х                                                                      | V                | Х        | Х                      |
| I <sub>PWD1</sub>    | Standby Current  Power-down Mode                                     | - | 6.2   | -   | μА |                     | V <sub>DD</sub> = 5.5 V, All oscillators and analog blocks turned off. |                  | nalog    |                        |
| I <sub>PWD2</sub>    | (Deep Sleep Mode)                                                    | - | 5.8   | -   | μΑ |                     | .3 V, All<br>turned of                                                 | oscillato<br>ff. | rs and a | nalog                  |
| I <sub>IL</sub>      | Logic 0 Input Current<br>P0/1/2/3/4/5 (Quasi-<br>bidirectional Mode) | - | -70   | -75 | μΑ | V <sub>DD</sub> = 5 | .5 V, V <sub>IN</sub>                                                  | = 0V             |          |                        |



| I <sub>TL</sub>   | Logic 1 to 0 Transition<br>Current P0/1/2/3/4/5<br>(Quasi-bidirectional<br>Mode) [*3] | -                   | -595     | -750                  | μΑ | $V_{DD} = 5.5 \text{ V}, V_{IN} = 2.0 \text{V}$                                |
|-------------------|---------------------------------------------------------------------------------------|---------------------|----------|-----------------------|----|--------------------------------------------------------------------------------|
| I <sub>LK</sub>   | Input Leakage Current<br>P0/1/2/3/4/5                                                 | -1                  | -        | +1                    | μΑ | $V_{DD} = 5.5 \text{ V}, 0 < V_{IN} < V_{DD}$<br>Open-drain or input only mode |
| . ,               | Input Low Voltage                                                                     | -0.3                | -        | 0.8                   | ., | V <sub>DD</sub> = 4.5 V                                                        |
| $V_{IL1}$         | P0/1/2/3/4/5 (TTL Input)                                                              | -0.3                | -        | 0.6                   | V  | V <sub>DD</sub> = 2.5 V                                                        |
| .,                | Input High Voltage                                                                    | 2.0                 | -        | V <sub>DD</sub> + 0.3 | ., | V <sub>DD</sub> = 5.5 V                                                        |
| V <sub>IH1</sub>  | P0/1/2/3/4/5 (TTL Input)                                                              | 1.5                 | -        | V <sub>DD</sub> + 0.3 | V  | V <sub>DD</sub> = 3.0 V                                                        |
| .,                | Input Low Voltage                                                                     | 0                   | -        | 0.8                   | V  | V <sub>DD</sub> = 4.5 V                                                        |
| V <sub>IL3</sub>  | XTAL1[*2]                                                                             | 0                   | -        | 0.4                   |    | V <sub>DD</sub> = 2.5 V                                                        |
| V                 | Input High Voltage                                                                    | 3.5                 | -        | V <sub>DD</sub> + 0.3 | V  | V <sub>DD</sub> = 5.5 V                                                        |
| V <sub>IH3</sub>  | XTAL1[*2]                                                                             | 2.4                 | -        | V <sub>DD</sub> + 0.3 |    | $V_{DD} = 3.0 \text{ V}$                                                       |
| V <sub>ILS</sub>  | Negative-going<br>Threshold<br>(Schmitt Input),<br>nRESET                             | -0.3                | -        | 0.2V <sub>DD</sub>    | V  | -                                                                              |
| V <sub>IHS</sub>  | Positive-going<br>Threshold<br>(Schmitt Input),<br>nRESET                             | 0.7 V <sub>DD</sub> | -        | V <sub>DD</sub> + 0.3 | V  | -                                                                              |
| R <sub>RST</sub>  | Internal nRESETPin<br>Pull-up Resistor                                                | 40                  |          | 150                   | kΩ | V <sub>DD</sub> = 2.5 V ~ 5.5V                                                 |
| V <sub>ILS</sub>  | Negative-going<br>Threshold<br>(Schmitt input),<br>P0/1/2/3/4/5                       | -0.3                | -        | 0.3V <sub>DD</sub>    | V  | -                                                                              |
| $V_{IHS}$         | Positive-going<br>Threshold<br>(Schmitt input),<br>P0/1/2/3/4/5                       | 0.7 V <sub>DD</sub> | -        | V <sub>DD</sub> + 0.3 | V  | -                                                                              |
| I <sub>SR11</sub> |                                                                                       | -300                | -400     | -                     | μΑ | V <sub>DD</sub> = 4.5 V, V <sub>SS</sub> = 2.4 V                               |
| I <sub>SR12</sub> | Source Current P0/1/2/3/4/5 (Quasi-                                                   | -50                 | -80      | -                     | μА | V <sub>DD</sub> = 2.7 V, V <sub>SS</sub> = 2.2 V                               |
| I <sub>SR13</sub> | bidirectional Mode)                                                                   | -40                 | -73      | -                     | μА | V <sub>DD</sub> = 2.5 V, V <sub>SS</sub> = 2.0 V                               |
| I <sub>SR21</sub> |                                                                                       | -20                 | -26      | -                     | mA | V <sub>DD</sub> = 4.5 V, V <sub>SS</sub> = 2.4 V                               |
| I <sub>SR22</sub> | Source Current<br>P0/1/2/3/4/5 (Push-pull                                             | -3                  | -5       | -                     | mA | $V_{DD} = 2.7 \text{ V}, V_{SS} = 2.2 \text{ V}$                               |
| I <sub>SR23</sub> | Mode)                                                                                 | -2.5                | -5       | -                     | mA | $V_{DD} = 2.5 \text{ V}, V_{SS} = 2.0 \text{ V}$                               |
| I <sub>SK11</sub> | Sink Current                                                                          | 10                  | 15       | -                     | mA | V <sub>DD</sub> = 4.5 V, V <sub>SS</sub> = 0.45 V                              |
| I <sub>SK12</sub> | P0/1/2/3/4/5 (Quasibidirectional, Open-                                               | 6                   | 9        | -                     | mA | V <sub>DD</sub> = 2.7 V, V <sub>SS</sub> = 0.45 V                              |
| I <sub>SK13</sub> | Drain and Push-pull Mode)                                                             | 5                   | 8        | -                     | mA | $V_{DD} = 2.5 \text{ V}, V_{SS} = 0.45 \text{ V}$                              |
|                   |                                                                                       |                     | <u> </u> |                       | 1  | 1                                                                              |

## Notes:

1. nRESET pin is a Schmitt trigger input.



- 2. XTAL1 is a CMOS input.
- 3. Pins of P0, P1, P2, P3, P4 and P5 can source a transition current when they are being externally driven from 1 to 0. In the condition of  $V_{DD}$ =5.5V, the transition current reaches its maximum value when  $V_{IN}$  approximates to 2V.
- 4. Only enable modules which support 10 kHz LIRC clock source



## 8.3 AC Electrical Characteristics

## 8.3.1 External Input Clock



**Note:** Duty cycle is 50%.

| Symbol            | Parameter       | Min | Тур | Max | Unit | Test Conditions |
|-------------------|-----------------|-----|-----|-----|------|-----------------|
| t <sub>CHCX</sub> | Clock High Time | 10  | -   | -   | ns   | -               |
| t <sub>CLCX</sub> | Clock Low Time  | 10  | -   | -   | ns   | -               |
| t <sub>CLCH</sub> | Clock Rise Time | 2   | -   | 15  | ns   | -               |
| t <sub>CHCL</sub> | Clock Fall Time | 2   | -   | 15  | ns   | -               |

## 8.3.2 External 4~24 MHz High Speed Crystal (HXT)

| Symbol           | Parameter          | Min. | Тур. | Мах | Unit       | Test Conditions                |
|------------------|--------------------|------|------|-----|------------|--------------------------------|
| $V_{HXT}$        | Operation Voltage  | 2.5  | -    | 5.5 | V          | -                              |
| T <sub>A</sub>   | Temperature        | -40  | -    | 105 | $^{\circ}$ | -                              |
|                  | On anation Commant | -    | 2.5  | -   | mA         | 12 MHz, V <sub>DD</sub> = 5.5V |
| I <sub>HXT</sub> | Operating Current  | -    | 1.0  | -   | mA         | 12 MHz, V <sub>DD</sub> = 3.3V |
| f <sub>HXT</sub> | Clock Frequency    | 4    | -    | 24  | MHz        | -                              |

# 8.3.3 External 32.768 kHz XTAL Oscillator (LXT)

| Sym.               | Parameter            | Specification | ons    | Test Conditions |      |                               |
|--------------------|----------------------|---------------|--------|-----------------|------|-------------------------------|
|                    |                      | Min.          | Тур.   | Мах.            | Unit | rest Conditions               |
| f <sub>LXTAL</sub> | Oscillator frequency |               | 32.768 |                 | kHz  | V <sub>DD</sub> = 2.5V ~ 5.5V |
| T <sub>LXTAL</sub> | Temperature          | -40           |        | +105            | °C   |                               |
| I <sub>LXTAL</sub> | Operating current    |               | 5      |                 | μΑ   | $V_{DD} = 2.5V$               |

## 8.3.4 Typical Crystal Application Circuits

| Crystal | C1 | C2 |
|---------|----|----|
|---------|----|----|



| 4 MHz ~ 24 MHz | 20 pF | 20 pF |
|----------------|-------|-------|
| 32.768 kHz     | 20 pF | 20 pF |



Figure 8.3-1 Mini58 Typical Crystal Application Circuit

# 8.3.5 22.1184 MHz Internal High Speed RC Oscillator (HIRC)

| Symbol                                                 | Parameter            | Min  | Тур     | Max  | Unit | Test Conditions                                                                                     |
|--------------------------------------------------------|----------------------|------|---------|------|------|-----------------------------------------------------------------------------------------------------|
| $V_{HRC}$                                              | Supply Voltage       | 1.62 | 1.8     | 1.98 | V    | -                                                                                                   |
| Center Frequency  f <sub>HRC</sub> Calibrated Internal | Center Frequency     | -    | 22.1184 |      | MHz  | -                                                                                                   |
|                                                        | Calibrated Internal  | -1   | -       | +1   | %    | $T_A = 25 ^{\circ}C$<br>$V_{DD} = 5  V$                                                             |
|                                                        | Oscillator Frequency | -2   | -       | +2   | %    | $T_A = -40^{\circ}\text{C} \sim 105^{\circ}\text{C}$<br>$V_{DD} = 2.5 \text{ V} \sim 5.5 \text{ V}$ |
| I <sub>HRC</sub>                                       | Operating Current    | -    | 700     | -    | μΑ   | T <sub>A</sub> = 25 °C ,V <sub>DD</sub> = 5 V                                                       |





## 8.3.6 10 kHz Internal Low Speed RC Oscillator (LIRC)

| Symbol           | Parameter            | Min | Тур | Мах | Unit | Test Conditions                                                 |
|------------------|----------------------|-----|-----|-----|------|-----------------------------------------------------------------|
| $V_{LRC}$        | Supply Voltage       | 2.5 | -   | 5.5 | ٧    | -                                                               |
|                  | Center Frequency     | -   | 10  | -   | kHz  | -                                                               |
| f <sub>LRC</sub> | 0 11 1 5             | -10 | -   | +10 | %    | $V_{DD}$ =2.5V~ 5.5V<br>$T_A = 25^{\circ}C$                     |
|                  | Oscillator Frequency | -40 | -   | +40 | %    | $V_{DD}$ =2.5V~ 5.5V<br>$T_A = -40^{\circ}C \sim +105^{\circ}C$ |



# 8.4 Analog Characteristics

## 8.4.1 10-bit SARADC

| Symbol            | Parameter                                          | Min    | Тур    | Max     | Unit               | Test Condition                        |  |
|-------------------|----------------------------------------------------|--------|--------|---------|--------------------|---------------------------------------|--|
| -                 | Resolution                                         | -      | -      | 10      | Bit                | -                                     |  |
| DNL               | Differential Nonlinearity Error                    | -      | -1~1.5 | -1~+2.5 | LSB                | -                                     |  |
| INL               | Integral Nonlinearity Error                        | -      | ±1     | ±2      | LSB                | -                                     |  |
| Eo                | Offset Error                                       | -      | 1      | 2       | LSB                | -                                     |  |
| E <sub>G</sub>    | Gain Error (Transfer Gain)                         | -      | -1     | -3      | LSB                | -                                     |  |
| E <sub>A</sub>    | Absolute Error                                     | -      | 3      | 4       | LSB                | -                                     |  |
| -                 | Monotonic                                          | Guaran | teed   |         | -                  | -                                     |  |
| F                 | ADC Clark Francisco                                | -      | -      | 4.2     | N41.1-             | AV <sub>DD</sub> = 4.5~5.5 V          |  |
| F <sub>ADC</sub>  | ADC Clock Frequency                                | -      | -      | 2.8     | MHz                | AV <sub>DD</sub> =2.5~5.5 V           |  |
| F                 | Comple Date (F. /F. )                              | -      | -      | 300     | kSPS               | AV <sub>DD</sub> = 4.5~5.5 V          |  |
| F <sub>S</sub>    | Sample Rate (F <sub>ADC</sub> /T <sub>CONV</sub> ) | -      | -      | 200     | kSPS               | AV <sub>DD</sub> = 2.5~5.5 V          |  |
| T <sub>ACQ</sub>  | Acquisition Time (Sample Stage)                    | N+1    |        |         | 1/F <sub>ADC</sub> | N is sampling counter,                |  |
| T <sub>CONV</sub> | Total Conversion Time                              | N+14   |        |         | 1/F <sub>ADC</sub> | N=0,1,2, 4,8, 16,32, 4, 128, 256,1024 |  |
| $AV_DD$           | Supply Voltage                                     | 2.5    | -      | 5.5     | V                  | -                                     |  |
| I <sub>DDA</sub>  | Supply Current (Avg.)                              | -      | 600    | -       | μΑ                 | AV <sub>DD</sub> = 5.5 V              |  |
| V <sub>IN</sub>   | Analog Input Voltage                               | 0      | -      | $AV_DD$ | V                  | -                                     |  |
| C <sub>IN</sub>   | Input Capacitance                                  | -      | 3.2    | -       | pF                 | -                                     |  |
| R <sub>IN</sub>   | Input Load                                         | -      | 6      | -       | kΩ                 | -                                     |  |

Note: ADC voltage reference is same with AVDD



## 8.4.2 LDO & Power Management

| Symbol         | Parameter       | Min  | Тур | Max  | Unit         | Test Condition |
|----------------|-----------------|------|-----|------|--------------|----------------|
| $V_{DD}$       | DC Power Supply | 2.5  | -   | 5.5  | V            | -              |
| $V_{LDO}$      | Output Voltage  | 1.62 | 1.8 | 1.98 | V            | -              |
| T <sub>A</sub> | Temperature     | -40  | 25  | 105  | $^{\circ}$ C |                |

#### Notes:

nuvoTon

It is recommended a  $0.1\mu F$  bypass capacitor is connected between  $V_{DD}$  and the closest  $V_{SS}$  pin of the device.

#### 8.4.3 **Low Voltage Reset**

| Symbol         | Parameter      | Min | Тур | Max | Unit         | Test Condition |
|----------------|----------------|-----|-----|-----|--------------|----------------|
| $AV_{DD}$      | Supply Voltage | 0   | -   | 5.5 | V            | -              |
| T <sub>A</sub> | Temperature    | -40 | 25  | 105 | $^{\circ}$ C | -              |



| I <sub>LVR</sub> | Quiescent Current | -    | 1    | 5    | μΑ | AV <sub>DD</sub> =5.5V |
|------------------|-------------------|------|------|------|----|------------------------|
|                  |                   | 1.90 | 2.00 | 2.10 | V  | T <sub>A</sub> =25°C   |
| $V_{LVR}$        | Threshold Voltage | 1.70 | 1.90 | 2.05 | V  | T <sub>A</sub> =-40°C  |
|                  |                   | 2.00 | 2.20 | 2.45 | V  | T <sub>A</sub> =105°C  |

## 8.4.4 Brown-out Detector

| Symbol                                | Parameter          | Min | Тур  | Max  | Unit         | Test Condition                |
|---------------------------------------|--------------------|-----|------|------|--------------|-------------------------------|
| $AV_{DD}$                             | Supply Voltage     | 0   | -    | 5.5  | V            | -                             |
| T <sub>A</sub>                        | Temperature        | -40 | 25   | 105  | $^{\circ}$ C | -                             |
| I <sub>BOD</sub>                      | Quiescent Current  | -   | -    | 140  | μΑ           | AV <sub>DD</sub> =5.5V        |
|                                       |                    | 4.2 | 4.38 | 4.55 | V            | BODEN = 1,<br>BOD_VL [1:0]=11 |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Brown-out Detector | 3.5 | 3.68 | 3.85 | V            | BODEN = 1,<br>BOD_VL [1:0]=10 |
| $V_{BOD}$                             | (Falling edge)     | 2.5 | 2.68 | 2.85 | V            | BODEN = 1,<br>BOD_VL [1:0]=01 |
|                                       |                    | 2.0 | 2.18 | 2.35 | V            | BODEN = 1,<br>BOD_VL [1:0]=00 |
|                                       |                    | 4.3 | 4.52 | 4.75 | V            | BODEN = 1,<br>BOD_VL [1:0]=11 |
| V                                     | Brown-out Detector | 3.5 | 3.8  | 4.05 | V            | BODEN = 1,<br>BOD_VL [1:0]=10 |
| $V_{BOD}$                             | (Rising edge)      | 2.5 | 2.77 | 3.05 | V            | BODEN = 1,<br>BOD_VL [1:0]=01 |
|                                       |                    | 2.0 | 2.25 | 2.55 | V            | BODEN = 1,<br>BOD_VL [1:0]=00 |

## 8.4.5 Power-on Reset

| Symbol           | Parameter                                                                           | Min   | Тур | Мах | Unit         | Test Condition |
|------------------|-------------------------------------------------------------------------------------|-------|-----|-----|--------------|----------------|
| T <sub>A</sub>   | Temperature                                                                         | -40   | 25  | 105 | $^{\circ}$ C | -              |
| V <sub>POR</sub> | Reset Voltage                                                                       | 1.6   | 2   | 2.4 | V            | -              |
| $V_{POR}$        | V <sub>DD</sub> Start Voltage to Ensure<br>Power-on Reset                           | -     | -   | 100 | mV           |                |
| $RR_{VDD}$       | V <sub>DD</sub> Raising Rate to Ensure<br>Power-on Reset                            | 0.025 | -   | -   | V/ms         |                |
| t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset | 0.5   | -   | -   | ms           |                |



Figure 8.4-1 Power-up Ramp Condition

#### Comparator 8.4.6

nuvoTon

| Symbol           | Parameter               | Min | Тур | Max                    | Unit         | Test Condition                                       |
|------------------|-------------------------|-----|-----|------------------------|--------------|------------------------------------------------------|
| V <sub>CMP</sub> | Supply Voltage          | 2.5 | -   | 5.5                    | V            |                                                      |
| T <sub>A</sub>   | Temperature             | -40 | 25  | 105                    | $^{\circ}$ C | -                                                    |
| I <sub>CMP</sub> | Operation Current       | -   | 40  | 80                     | μΑ           | AV <sub>DD</sub> =5V                                 |
| V <sub>OFF</sub> | Input Offset Voltage    |     | 10  | 20                     | mV           | -                                                    |
| V <sub>SW</sub>  | Output Swing            | 0.1 | -   | AV <sub>DD</sub> – 0.1 | V            | -                                                    |
| V <sub>COM</sub> | Input Common Mode Range | 0.1 | -   | AV <sub>DD</sub> – 0.1 | V            | -                                                    |
| -                | DC Gain                 | 40  | 70  | -                      | dB           | -                                                    |
| $T_{PGD}$        | Propagation Delay       | -   | 200 | -                      | ns           | V <sub>COM</sub> =1.2 V,<br>V <sub>DIFF</sub> =0.1 V |
| $V_{HYS}$        | Hysteresis              | =   | ±30 | ±60                    | mV           | V <sub>COM</sub> =1.2 V                              |
| T <sub>STB</sub> | Stable time             | -   | -   | 1                      | μs           |                                                      |



## 8.5 Flash DC Electrical Characteristics

| Symbol             | Parameter       | Min    | Тур | Max  | Unit                  | Test Condition       |
|--------------------|-----------------|--------|-----|------|-----------------------|----------------------|
| $V_{FLA}^{[2]}$    | Supply Voltage  | 1.62   | 1.8 | 1.98 | V                     |                      |
| N <sub>ENDUR</sub> | Endurance       | 20,000 | -   | -    | cycles <sup>[1]</sup> |                      |
| T <sub>RET</sub>   | Data Retention  | 100    | -   | -    | year                  | T <sub>A</sub> =85°C |
| T <sub>ERASE</sub> | Page Erase Time | -      | 20  | -    | ms                    |                      |
| $T_{PROG}$         | Program Time    | -      | 40  | -    | us                    |                      |
| I <sub>DD1</sub>   | Read Current    | -      | 7   | -    | mA                    |                      |
| I <sub>DD2</sub>   | Program Current | -      | 8   | -    | mA                    |                      |
| I <sub>DD3</sub>   | Erase Current   | -      | 12  | -    | mA                    |                      |

## Notes:

- 1. Number of program/erase cycles.
- 2. V<sub>FLA</sub> is source from chip LDO output voltage.
- 3. Guaranteed by design, not test in production.



## 9 PACKAGE DIMENSIONS

## 9.1 48-pin LQFP





# 9.2 33-pin QFN (4 mm x 4 mm)



## 33-pin QFN (5 mm x 5 mm)

nuvoTon





## 9.4 20-pin TSSOP





# 10 REVISION HISTORY

| Date       | Revision | Description                                     |
|------------|----------|-------------------------------------------------|
| 2015.06.11 | 1.00     | Preliminary version.                            |
| 2015.10.12 | 1.01     | Updated LDROM size from 2 Kbytes to 2.5 Kbytes. |
| 2015.12.09 | 1.02     | Fixed cross reference error.                    |



## **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners