## Chapter 1

## Boolean Logic

Boolean Algebra

$$x \text{ or } y = \bar{x}y + x\bar{y} + xy$$

$$= \bar{x}y + x(y + \bar{y})$$

$$= x + \bar{x}y$$

$$= x + x + \bar{y}$$

$$= x + (x + \bar{y})$$

$$= x(x + \bar{y}) \quad \text{where } x + y = \bar{x}\bar{y}$$

$$= x\bar{x}y$$

$$= x + y$$

$$= x + y$$

$$= x + y$$
if  $y \text{ then } x = \bar{x}\bar{y} + x\bar{y} + xy$ 

$$= x + \bar{x}\bar{y}$$

$$= x + \bar{y}$$
if  $x \text{ then } y = \bar{x}\bar{y} + \bar{x}y + xy$ 

$$= \bar{x}\bar{y} + (x + \bar{x})y$$

$$= \bar{x}\bar{y} + y$$

$$= x + y + xy$$

$$= x + y$$

$$x \text{ nand } y = x\bar{y} + x\bar{y} + x\bar{y}$$

$$= x\bar{y} + x\bar{y}$$

$$= x + y$$

$$= x + y + x\bar{y}$$

$$= x + y$$

## Chapter 5

# Computer Architecture

#### 5.1 Memory



Figure 5.1: memory

#### 5.2 CPU

C-instruction =  $111ac_1c_2c_3c_4c_5c_6d_1d_2d_3j_1j_2j_3$ 

- $d_1$ : destination A
- $d_2$ : destination D
- $d_3$ : destination M



Figure 5.2: memory

cond1 = instruction[15] cond2 = (not instruction[15]) or (instruction[15]) and instruction[5])cond3 = instruction[15] and not instruction[12]

- instruction[15]: opcode
- instruction[12]: C-instruction's a. If a is 1, comp includes A, otherwise, comp includes M.
- instruction[5]: destination A.



Figure 5.3: memory

$$\operatorname{cond4} = \operatorname{instruction}[15] \text{ and instruction}[4]$$
 
$$\operatorname{cond5} = \begin{cases} \operatorname{zx} = \operatorname{instruction}[11] = c_1 \\ \operatorname{nx} = \operatorname{instruction}[10] = c_2 \\ \operatorname{zy} = \operatorname{instruction}[9] = c_3 \\ \operatorname{ny} = \operatorname{instruction}[8] = c_4 \\ \operatorname{f} = \operatorname{instruction}[7] = c_5 \\ \operatorname{no} = \operatorname{instruction}[6] = c_6 \\ \\ \operatorname{cond6} = (\operatorname{zr}, \operatorname{ng}) \\ \\ \operatorname{cond7} = \operatorname{instruction}[15] \text{ and instruction}[3] \end{cases}$$

• instruction[3]:  $d_3$ , destination M

5.2. *CPU* 5

• instruction[4]:  $d_2$ , destination D



Figure 5.4: memory

$$\begin{aligned} & \operatorname{cond8} = & \overline{\operatorname{zr}} \cdot \overline{\operatorname{ng}} \cdot \overline{j_1} \cdot \overline{j_2} \cdot \overline{j_3} & (\operatorname{JGT}) \\ & + \overline{\operatorname{zr}} \cdot \overline{j_1} \cdot j_2 \cdot j_3 & (\operatorname{JEQ}) \\ & + \overline{\operatorname{ng}} \cdot \overline{j_1} \cdot j_2 \cdot j_3 & (\operatorname{JGE}) \\ & + \operatorname{ng} \cdot j_1 \cdot \overline{j_2} \cdot \overline{j_3} & (\operatorname{JLT}) \\ & + \overline{\operatorname{zr}} \cdot j_1 \cdot \overline{j_2} \cdot j_3 & (\operatorname{JNE}) \\ & + (\operatorname{zr} + \operatorname{ng}) \cdot j_1 \cdot j_2 \cdot \overline{j_3} & (\operatorname{JLE}) \\ & + j_1 \cdot j_2 \cdot j_3 & (\operatorname{JMP}) \end{aligned}$$