

FIGURE 1.5 The organization of a computer, showing the five classic components. The processor gets instructions and data from memory. Input writes data to memory, and output reads data from memory. Control sends the signals that determine the operations of the datapath, memory, input, and output.

## **CPU Overview**



### Harvard Architecture vs. Von Neumann Architecture

- von Neumann Architecture
  - Same memory holds data, instructions.
- A single set of address/data buses between CPU and memory
- Harvard Architecture
  - Separate memories for data and instructions.
- Two sets of address/data buses between CPU and memory

### **Datapath**



# **Datapath With Control**





control 회로는 조합회로 → 진리표만 정하면 된다.

> 입력? 출력?

**Processor** 



## **Roles of Instruction Fields**

Control signals derived from instruction



Input and Output of Control/ALU control



# **Meaning of Control Signals**

| Signal name | Effect when deasserted                                                                       | Effect when asserted                                                                                    |
|-------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegDst      | The register destination number for the Write register comes from the rt field (bits 20:16). | The register destination number for the Write register comes from the rd field (bits 15:11).            |
| RegWrite    | None.                                                                                        | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2).             | The second ALU operand is the sign-<br>extended, lower 16 bits of the instruction.                      |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4.             | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead     | None.                                                                                        | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite    | None.                                                                                        | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.                           | The value fed to the register Write data input comes from the data memory.                              |

FIGURE 4.16 The effect of each of the seven control signals. When the 1-bit control to a two-way multiplexor is asserted, the multiplexor selects the input corresponding to 1. Otherwise, if the control is deasserted, the multiplexor selects the 0 input. Remember that the state elements all have the clock as an implicit input and that the clock is used in controlling writes. Gating the clock externally to a state element can create timing problems. (See **Appendix B** for further discussion of this problem.)

### **Execution of R-type (Arithmetic/Logic) instruction**



### Datapath part 2: Execution of A/L Instructions



## **ALU Control**

### ALU used for

R-type: F depends on funct field

Load/Store: F = add

Branch: F = subtract

| ALU control | Function         |
|-------------|------------------|
| 0000        | AND              |
| 0001        | OR               |
| 0010        | add              |
| 0110        | subtract         |
| 0111        | set-on-less-than |
| 1100        | NOR              |

# ALU control 의 입력과 출력

|        | ALU c | ALU contr | ol 회로의 outpı<br>↓ |                  |                |
|--------|-------|-----------|-------------------|------------------|----------------|
| opcode | ALUÓp | Operation | funct             | ALU function     | ALU<br>control |
|        | 00    |           | XXXXXX            | add              | 0010           |
|        | 00    |           | XXXXXX            | add              | 0010           |
|        | 01    |           | XXXXXX            | subtract         | 0110           |
|        | 10    |           | 100000            | add              | 0010           |
|        |       |           | 100010            | subtract         | 0110           |
|        |       |           | 100100            | AND              | 0000           |
|        |       |           | 100101            | OR               | 0001           |
|        |       |           | 101010            | set-on-less-than | 0111           |

# ALU control 의 입력과 출력

|        | ALU cor | ntrol 회로의 input  | ALU control 회로의 outp |                  |                |  |  |  |
|--------|---------|------------------|----------------------|------------------|----------------|--|--|--|
| opcode | ALUOp   | Operation        | funct<br>INSTR[5:0]  | ALU function     | ALU<br>control |  |  |  |
|        | 00      |                  | XXXXXX               | add              | 0010           |  |  |  |
|        | 00      |                  | XXXXXX               | add              | 0010           |  |  |  |
|        | 01      |                  | XXXXXX               | subtract         | 0110           |  |  |  |
| R-type | 10      | add              | 100000               | add              | 0010           |  |  |  |
| (0x00) |         | subtract         | 100010               | subtract         | 0110           |  |  |  |
|        |         | AND              | 100100               | AND              | 0000           |  |  |  |
|        |         | OR               | 100101               | OR               | 0001           |  |  |  |
|        |         | set-on-less-than | 101010               | set-on-less-than | 0111           |  |  |  |



### **Execution of R-type (Arithmetic/Logic) instruction**



# ALU control 의 입력과 출력

| I for |      |                                                   | ALU cor | ntrol 회로의 input  | ALU control 회로의 outp |                  |                |  |  |  |  |  |
|-------|------|---------------------------------------------------|---------|------------------|----------------------|------------------|----------------|--|--|--|--|--|
|       |      | opcode ALUO<br>INSTR[31:26] → 2bit<br>code로<br>변환 |         | Operation        | funct<br>INSTR[5:0]  | ALU function     | ALU<br>control |  |  |  |  |  |
|       | $\ $ | lw(0x23)                                          | 00      | load word        | XXXXXX               | add              | 0010           |  |  |  |  |  |
|       | H    | sw(0x2b)                                          | 00      | store word       | XXXXXX               | add              | 0010           |  |  |  |  |  |
|       | L    | beq(0x04)                                         | 01      | branch equal     | XXXXXX               | subtract         | 0110           |  |  |  |  |  |
|       |      | R-type                                            | 10      | add              | 100000               | add              | 0010           |  |  |  |  |  |
|       |      | (0x00)                                            |         | subtract         | 100010               | subtract         | 0110           |  |  |  |  |  |
|       |      |                                                   |         | AND              | 100100               | AND              | 0000           |  |  |  |  |  |
|       |      |                                                   |         | OR               | 100101               | OR               | 0001           |  |  |  |  |  |
|       |      |                                                   |         | set-on-less-than | 101010               | set-on-less-than | 0111           |  |  |  |  |  |



### ALU operation 을 위한 진리표

#### don't care term (X) 가 많을수록 회로가 단순해짐

|           |    |    | field | Funct | ALUOp |    |        |        |  |  |  |
|-----------|----|----|-------|-------|-------|----|--------|--------|--|--|--|
| Operation | FO | F1 | F2    | F3    | F4    | F5 | ALUOp0 | ALUOp1 |  |  |  |
| 0010      | Х  | Х  | Х     | Х     | Х     | Х  | 0      | 0      |  |  |  |
| 0110      | Х  | Х  | Х     | Х     | Χ     | X  | 1      | X      |  |  |  |
| 0010      | 0  | 0  | 0     | 0     | X     | X  | X      | 1      |  |  |  |
| 0110      | 0  | 1  | 0     | 0     | X     | X  | X      | 1      |  |  |  |
| 0000      | 0  | 0  | 1     | 0     | Х     | X  | X      | 1      |  |  |  |
| 0001      | 1  | 0  | 1     | 0     | Х     | Х  | Х      | 1      |  |  |  |
| 0111      | 0  | 1  | 0     | 1     | Х     | Х  | Х      | 1      |  |  |  |

FIGURE 4.13 The truth table for the 4 ALU control bits (called Operation). The inputs are the ALUOp and function code field. Only the entries for which the ALU control is asserted are shown. Some don't-care entries have been added. For example, the ALUOp does not use the encoding 11, so the truth table can contain entries 1X and X1, rather than 10 and 01. Note that when the function field is used, the first 2 bits (F5 and F4) of these instructions are always 10, so they are don't-care terms and are replaced with XX in the truth table.

#### Datapath part 3: Execution of Data Transfer Instructions (lw)



Iw \$2, 4(\$8) 100011 01000 00010 0000 0000 0000 0100



#### **Execution of lw instruction**



lw \$2, 4(\$8) 100011 01000 00010 0000 0000 0000 0100

# ALU operation 을 위한 진리표

| ALI           | U <b>O</b> p | Funct field |   |       |   |    |           |      |
|---------------|--------------|-------------|---|-------|---|----|-----------|------|
| ALUOp1 ALUOp0 |              | F5 F4 F3    |   | F2 F1 |   | F0 | Operation |      |
| 0             | 0            | Х           | Х | Х     | Х | Х  | X         | 0010 |
| Х             | 1            | Х           | Х | Х     | Х | Х  | Х         | 0110 |
| 1             | X            | Х           | Х | 0     | 0 | 0  | 0         | 0010 |
| 1             | X            | Х           | Х | 0     | 0 | 1  | 0         | 0110 |
| 1             | X            | X           | Х | 0     | 1 | 0  | 0         | 0000 |
| 1             | X            | Х           | Х | 0     | 1 | 0  | 1         | 0001 |
| 1             | Х            | Х           | Х | 1     | 0 | 1  | 0         | 0111 |

FIGURE 4.13 The truth table for the 4 ALU control bits (called Operation). The inputs are the ALUOp and function code field. Only the entries for which the ALU control is asserted are shown. Some don't-care entries have been added. For example, the ALUOp does not use the encoding 11, so the truth table can contain entries 1X and X1, rather than 10 and 01. Note that when the function field is used, the first 2 bits (F5 and F4) of these instructions are always 10, so they are don't-care terms and are replaced with XX in the truth table.

# **ALU** control

| opcode    | ALUOp | Operation        | funct  | ALU function     | ALU<br>control |
|-----------|-------|------------------|--------|------------------|----------------|
| lw(0x23)  | 00    | load word        | XXXXXX | add              | 0010           |
| sw(0x2b)  | 00    | store word       | XXXXXX | add              | 0010           |
| beq(0x04) | 01    | branch equal     | XXXXXX | subtract         | 0110           |
| R-type    | 10    | add              | 100000 | add              | 0010           |
| (0x00)    |       | subtract         | 100010 | subtract         | 0110           |
|           |       | AND              | 100100 | AND              | 0000           |
|           |       | OR               | 100101 | OR               | 0001           |
|           |       | set-on-less-than | 101010 | set-on-less-than | 0111           |

## **Branch-on-Equal Instruction**



## part 4: Branch Instructions



#### **Execution of branch instruction**



# **ALU** control

| opcode    | ALUOp | Operation        | funct  | ALU function     | ALU<br>control |
|-----------|-------|------------------|--------|------------------|----------------|
| lw(0x23)  | 00    | load word        | XXXXXX | add              | 0010           |
| sw(0x2b)  | 00    | store word       | XXXXXX | add              | 0010           |
| beq(0x04) | 01    | branch equal     | XXXXXX | subtract         | 0110           |
| R-type    | 10    | add              | 100000 | add              | 0010           |
| (0x00)    |       | subtract         | 100010 | subtract         | 0110           |
|           |       | AND              | 100100 | AND              | 0000           |
|           |       | OR               | 100101 | OR               | 0001           |
|           |       | set-on-less-than | 101010 | set-on-less-than | 0111           |



| Instruction | RegDst | ALUSrc | Memto-<br>Reg | Reg-<br>Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp0 |
|-------------|--------|--------|---------------|---------------|--------------|---------------|--------|--------|--------|
| R-format    | 1      | 0      | 0             | 1             | 0            | 0             | 0      | 1      | 0      |
| 1 w         | 0      | 1      | 1             | 1             | 1            | 0             | 0      | 0      | 0      |
| SW          | Х      | 1      | X             | 0             | 0            | 1             | 0      | 0      | 0      |
| beq         | Х      | 0      | Х             | 0             | 0            | 0             | 1      | 0      | 1      |

### Truth table for the control

#### Input

#### Output

|          |                   |     |     | Oncode | in binary |     |     |             |        |        |               |               |              |               |        |        |       |
|----------|-------------------|-----|-----|--------|-----------|-----|-----|-------------|--------|--------|---------------|---------------|--------------|---------------|--------|--------|-------|
| Name     | Opcode in decimal | Op5 | Op4 | ОрЗ    | Op2       | Op1 | Op0 | Instruction | RegDst | ALUSrc | Memto-<br>Reg | Reg-<br>Write | Mem-<br>Read | Mem-<br>Write | Branch | ALUOp1 | ALUOp |
| R-format | O <sub>ten</sub>  | 0   | 0   | 0      | 0         | 0   | 0   | R-format    | 1      | 0      | 0             | 1             | 0            | 0             | 0      | 1      | 0     |
| lw       | 35 <sub>ten</sub> | 1   | 0   | 0      | 0         | 1   | 1   | 1 w         | 0      | 1      | 1             | 1             | 1            | 0             | 0      | 0      | 0     |
| SW       | 43 <sub>ten</sub> | 1   | 0   | 1      | 0         | 1   | 1   | SW          | X      | 1      | X             | 0             | 0            | 1             | 0      | 0      | 0     |
| beq      | 4 <sub>ten</sub>  | 0   | 0   | 0      | 1         | 0   | 0   | beq         | Х      | 0      | X             | 0             | 0            | 0             | 1      | 0      | 1     |
|          |                   |     |     |        |           |     |     |             |        |        |               |               |              |               |        |        |       |



| Input or output | Signal name | R-format | 1 w | SW | beq |
|-----------------|-------------|----------|-----|----|-----|
| Inputs          | Op5         | 0        | 1   | 1  | 0   |
|                 | Op4         | 0        | 0   | 0  | 0   |
|                 | Op3         | 0        | 0   | 1  | 0   |
|                 | Op2         | 0        | 0   | 0  | 1   |
|                 | Op1         | 0        | 1   | 1  | 0   |
|                 | Op0         | 0        | 1   | 1  | 0   |
| Outputs         | RegDst      | 1        | 0   | Χ  | X   |
|                 | ALUSrc      | 0        | 1   | 1  | 0   |
|                 | MemtoReg    | 0        | 1   | Χ  | Х   |
|                 | RegWrite    | 1        | 1   | 0  | 0   |
|                 | MemRead     | 0        | 1   | 0  | 0   |
|                 | MemWrite    | 0        | 0   | 1  | 0   |
|                 | Branch      | 0        | 0   | 0  | 1   |
|                 | ALUOp1      | 1        | 0   | 0  | 0   |
|                 | ALUOp0      | 0        | 0   | 0  | 1   |

# ALU operation 을 위한 진리표

| ALUOp  |        | Funct field |    |    |    |    |    |           |
|--------|--------|-------------|----|----|----|----|----|-----------|
| ALUOp1 | ALUOp0 | F5          | F4 | F3 | F2 | F1 | F0 | Operation |
| 0      | 0      | Х           | Х  | Х  | Х  | Х  | X  | 0010      |
| Χ      | 1      | Х           | Х  | Х  | X  | Х  | X  | 0110      |
| 1      | X      | Х           | Х  | 0  | 0  | 0  | 0  | 0010      |
| 1      | X      | Х           | Х  | 0  | 0  | 1  | 0  | 0110      |
| 1      | X      | Х           | Х  | 0  | 1  | 0  | 0  | 0000      |
| 1      | Х      | Х           | Х  | 0  | 1  | 0  | 1  | 0001      |
| 1      | X      | Х           | Х  | 1  | 0  | 1  | 0  | 0111      |

FIGURE 4.13 The truth table for the 4 ALU control bits (called Operation). The inputs are the ALUOp and function code field. Only the entries for which the ALU control is asserted are shown. Some don't-care entries have been added. For example, the ALUOp does not use the encoding 11, so the truth table can contain entries 1X and X1, rather than 10 and 01. Note that when the function field is used, the first 2 bits (F5 and F4) of these instructions are always 10, so they are don't-care terms and are replaced with XX in the truth table.

#### J instruction

000010 address 31:26 25:0



### **Our Simple Control Structure**

- All of the control logic is combinational
- We wait for everything to settle down, and the right thing to be done
  - ALU might not produce right answer right away
  - we use write signals along with clock to determine when to write

(registers and memory are written at the end of the cycle)

Cycle time determined by length of the longest path





### Performance Issues

- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file
- Not feasible to vary period for different instructions
- We will improve the performance by pipelining