The instructions format of a processor is the way in which machine language instructions are structured and organized for a processor to execute. It is made up of series of 0s and 1s, each containing information about the location and operation of data.

There are 6 instruction formats in RISC-V:

- 1. R-format
- 2. I-format
- 3. S-format
- 4. B-format
- 5. U-format
- 6. J-format



## Instruction set of our code:

Let us analyse each instructions of our code one by one

Instruction 1: lui a0, 0x2C537

• Type: U-type

Opcode: 0110111

• Destination Register (rd): 01010 (a0 = x10)

• Immediate (imm[31:12]): 2C537 in binary = 101100001001101011

Encoded 32-bit Instruction: 1011000010011010110100001010101111

#### **Detailed Breakdown:**

• Opcode (7 bits): 0110111

- Immediate (20 bits): 101100001001101011 (2C537)
- Destination Register (5 bits): 01010 (a0 = x10)

#### Instruction 2: addi sp, sp, -64

- Type: I-type
- Opcode: 0010011
- Source Register (rs1): 00010 (sp = x2)
- Destination Register (rd): 00010 (sp = x2)
- Immediate (imm[11:0]): -64 in binary = 1111111111000000 (2's complement)

#### Encoded 32-bit Instruction: 111111111110000000001000010010011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0010011
- Immediate (12 bits): 111111111100
- Source Register (5 bits): 00010 (sp = x2)
- Destination Register (5 bits): 00010 (sp = x2)

#### Instruction 3: sd a0, 144(sp)

- Type: S-type
- Opcode: 0100011
- Source Register (rs2): 01010 (a0 = x10)
- Source Register (rs1): 00010 (sp = x2)
- Immediate (imm[11:5[4:0]): 144 in binary = 0000000100100000

## Encoded 32-bit Instruction: 00000001001001010010000010010011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0100011
- Immediate (12 bits split): 0000000 | 010010
- Source Register (rs1, 5 bits): 00010 (sp = x2)
- Source Register (rs2, 5 bits): 01010 (a0 = x10)

## Instruction 4: jal ra, <printf>

- Type: J-type
- Opcode: 1101111
- Destination Register (rd): 00001 (ra = x1)
- Immediate (imm[20|10:1|11|19:12]): Address for (assume imm = 0x800)

#### Encoded 32-bit Instruction: 00000000100000000001000011011111

#### **Detailed Breakdown:**

- Opcode (7 bits): 1101111
- Immediate (20 bits): 0000000100000000001
- Destination Register (rd, 5 bits): 00001 (ra = x1)

#### Instruction 5: lw a0, 12(sp)

- Type: I-type
- Opcode: 0000011
- Source Register (rs1): 00010 (sp = x2)
- Destination Register (rd): 01010 (a0 = x10)
- Immediate (imm[11:0]): 12 in binary = 0000000001100

#### Encoded 32-bit Instruction: 0000000011000010010100000000011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0000011
- Immediate (12 bits): 0000000001100
- Source Register (rs1, 5 bits): 00010 (sp = x2)
- Destination Register (rd, 5 bits): 01010 (a0 = x10)

## Instruction 6: blez t0, <label>

- Type: B-type
- Opcode: 1100011
- Source Register (rs1): 01011 (t0 = x11)
- Source Register (rs2): 00000 (always zero for blez)
- Immediate (imm[12|10:5|4:1|11]): Offset for (assume imm = 0x20)

#### Encoded 32-bit Instruction: 000000000001011000001011100011

## **Detailed Breakdown:**

- Opcode (7 bits): 1100011
- Immediate (12 bits split): 0000000 | 000010
- Source Register (rs1, 5 bits): 01011 (t0 = x11)
- Source Register (rs2, 5 bits): 00000

#### Instruction 7: bge a0, t1, <label>

- Type: B-type
- Opcode: 1100011
- Source Register (rs1): 01010 (a0 = x10)

- Source Register (rs2): 01001 (t1 = x9)
- Immediate (imm[12|10:5|4:1|11]): Offset for (assume imm = 0x10)

## Encoded 32-bit Instruction: 0000000001001010000010101100011

#### **Detailed Breakdown:**

- Opcode (7 bits): 1100011
- Immediate (12 bits split): 0000000 | 001000
- Source Register (rs1, 5 bits): 01010 (a0 = x10)
- Source Register (rs2, 5 bits): 01001 (t1 = x9)

## Instruction 8: jal ra, <scanf>

- Type: J-type
- Opcode: 1101111
- Destination Register (rd): 00001 (ra = x1)
- Immediate (imm[20|10:1|11|19:12]): Address for (assume imm = 0x900)

#### Encoded 32-bit Instruction: 00000010010000000001000011011111

#### **Detailed Breakdown:**

- Opcode (7 bits): 1101111
- Immediate (20 bits): 00000010010000000001
- Destination Register (rd, 5 bits): 00001 (ra = x1)

## Instruction 9: mv t2, t1

- Type: Pseudo-instruction (translated to addi)
- Translated Instruction: addit2, t1, 0
- Type: I-type
- Opcode: 0010011
- Source Register (rs1): 01001 (t1 = x9)
- Destination Register (rd): 01010 (t2 = x10)
- Immediate (imm[11:0]): 0 in binary = 000000000000

#### Encoded 32-bit Instruction: 000000000001001010000010010010

#### **Detailed Breakdown:**

- Opcode (7 bits): 0010011
- Immediate (12 bits): 000000000000
- Source Register (rs1, 5 bits): 01001 (t1 = x9)
- Destination Register (rd, 5 bits): 01010 (t2 = x10)

#### Instruction 10: addiw s1, s1, 1

• Type: I-type

• Opcode: 0011011

• Source Register (rs1): 10001 (s1 = x17)

• Destination Register (rd): 10001 (s1 = x17)

• Immediate (imm[11:0]): 1 in binary = 0000000000001

#### Encoded 32-bit Instruction: 000000000011000110010001011011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0011011
- Immediate (12 bits): 000000000001
- Source Register (rs1, 5 bits): 10001 (s1 = x17)
- Destination Register (rd, 5 bits): 10001 (s1 = x17)

## Instruction 11: jalr ra, a0, 0

• Type: I-type

Opcode: 1100111

• Source Register (rs1): 01010 (a0 = x10)

• Destination Register (rd): 00001 (ra = x1)

• Immediate (imm[11:0]): 0 in binary = 000000000000

#### Encoded 32-bit Instruction: 00000000000101000010000110111

## **Detailed Breakdown:**

- Opcode (7 bits): 1100111
- Immediate (12 bits): 000000000000
- Source Register (rs1, 5 bits): 01010 (a0 = x10)
- Destination Register (rd, 5 bits): 00001 (ra = x1)

#### Instruction 12: sub t3, t2, t1

• Type: R-type

• Opcode: 0110011

• Source Register (rs1): 01010 (t2 = x10)

• Source Register (rs2): 01001 (t1 = x9)

• Destination Register (rd): 01011 (t3 = x11)

• Function Code (funct3): 000

• Function Code (funct7): 0100000

## Encoded 32-bit Instruction: 010000001001010100000010110011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0110011
- Function Codes (7+3 bits): 0100000 | 000
- Source Registers: 01010 (t2), 01001 (t1)
- Destination Register: 01011 (t3)

## Instruction 13: or s3, s4, s2

- Type: R-type
- Opcode: 0110011
- Source Register (rs1): 10011 (s4 = x19)
- Source Register (rs2): 10010 (s2 = x18)
- Destination Register (rd): 10100 (s3 = x20)
- Function Code (funct3): 110
- Function Code (funct7): 0000000

## Encoded 32-bit Instruction: 0000000101001001101100100001100

#### **Detailed Breakdown:**

- Opcode (7 bits): 0110011
- Function Codes (7+3 bits): 0000000 | 110
- Source Registers: 10011 (s4), 10010 (s2)
- Destination Register: 10100 (s3)

#### Instruction 14: div a1, a2, a3

- Type: R-type
- Opcode: 0110011
- Source Register (rs1): 00101 (a2 = x5)
- Source Register (rs2): 00110 (a3 = x6)
- Destination Register (rd): 00101 (a1 = x5)
- Function Code (funct3): 100
- Function Code (funct7): 0000001

## Encoded 32-bit Instruction: 00000010011000101001010011

#### **Detailed Breakdown:**

- Opcode (7 bits): 0110011
- Function Codes (7+3 bits): 0000001 | 100
- Source Registers: 00101 (a2 = x5), 00110 (a3 = x6)
- Destination Register: 00101 (a1 = x5)

## Instruction 15: mul s0, s1, s2

• Type: R-type

• Opcode: 0110011

• Source Register (rs1): 10001 (s1 = x17)

• Source Register (rs2): 10010 (s2 = x18)

• Destination Register (rd): 10000 (s0 = x16)

• Function Code (funct3): 000

• Function Code (funct7): 0000001

## Encoded 32-bit Instruction: 000000110010100011000000110011

## **Detailed Breakdown:**

• Opcode (7 bits): 0110011

• Function Codes (7+3 bits): 0000001 | 000

• Source Registers: 10001 (s1 = x17), 10010 (s2 = x18)

• Destination Register: 10000 (s0 = x16)