1. Screenshots of your completed, error free schematic and HSPICE schematic netlist.



2. A screenshot of your completed symbol.



3. Screenshots of your completed, DRC clean layout, and your extracted HSPICE netlist.



## **DRC Hpice Screenshot**



4. An explanation of any problems you may have had.

First we had problems running Cadence using the tcsl, we had to make sure to use the Cshell csl, just some menus didn't show up. I remember another problem I had was I used the wrong metal layer for parts of my design, so I had to redo these. When drawing the traces connecting the gates together I received a DRC error. I didn't know what was wrong, but Neil told me what I did wrong. Lab 2 otherwise went smoothly, I just followed the directions and everything worked out. In the process I learned how to complete a design in Cadence.

5. Why is it important to simulate your circuit both after schematic and post-layout? (after parasitic extraction)

Before layout when we simulate our design we are essentially just simulating the circuit, without the included parasitic capacitance's, and other parasitics. After layout and we connect everything with large area traces paracitics are added, therefore we need to re-simulate our design taking into account these added effects.