(Used Table 48) CHECK TABLE 29/30!!! +3V3 PWR\_FLAG M.2\_Key\_ CONFIG\_2 70 68 CONFIG\_1 SUSCLK SIM\_Detect COEX1 COEX2 COEX3 Reset 67 66 64 62 ANTCTL3 ANTCTL2 ANTCTL1 60 ×58 ×56 54 61 59 ANTCTLO 57 REFCLKP REFCLKN PEWake CLKREQ PERST 51 50 49 PETp0/SATA-A+ GP10\_4 48 PETn0/SATA-A-47 GPI0\_3 46 GPI0\_2 44 43 PERp0/SATA-B-GPIO\_1 42 PERn0/SATA-B+ 41 GPI0\_0 40 DEVSLP 38 37 PETp1/USB3.0-Tx+/SSIC-TxR 36 35 PETn1/USB3.0-Tx-/SSIC-TxN 34 ÙIM – DATA 32 30 UIM-CLK 31 PERp1/USB3.0-Rx+/SSIC-RxR JIM-RESET 29 PERn1/USB3.0-Rx-/SSIC-RxN GPI0\_8 28 GPI0\_10 26 GPI0\_12 GPI0\_7 24 GPI0\_11 GPIO\_6 GPIO\_5 CONFIG\_Q USB\_D-W\_DISABLE1 USB\_D+ Full\_Card\_Power\_Off PWR\_FLAG CONFIG\_3

Unfortunately, it seems most WWAN modules don't explicitly support SSIC This will need to be looked into:
"SSIC bridge 80% power swings wild a MIP!

"SSIC brings 80% power savings using a MIPI M-PHY and SSIC, as compared to a USB 3.0 PHY" "HSIC supported on WWAN configuration 3"

## 3.2.5. SSIC Interface

SuperSpeed USB Inter-Chip (SSIC) is a chip-to-chip interconnect interface defined as a supplement to the USB 3.0 Specification. SSIC augments USB 3.0 in that the physical layer of the interconnect is based on the MIPI® Alliance M-PHYSM rather than the external cable-capable PHY of traditional SuperSpeed USB. This method better optimizes power, cost, and EMI robustness appropriate for being used for embedded inter-chip interfaces. All higher-layer aspects (software, transaction protocol, etc.) of SSIC follow the USB 3.0 specification.

SSIC – Inter-Chip Supplement to the USB 3.0 Specification, Revision 1.0 as of May 3, 2012; available from <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a> and located within the USB 3.0 Specification download package.

Huawei MU736 is an example of 3G M.2 card which supports SSIC The i.MX 8M does not explicity state SSIC support