# **UVM Co-Emulation Utility Library**

The UVM Co-Emulation Utility Library is a collection of code utilities which perform common tasks needed when running a UVM testbench with a Veloce emulator. The utilities are freely available and modifiable and come as is with no warranty. The Utility Library this far includes:

- a Clock Utility
- two Reset Utilities
- a Memory Load Utility
- a UVM Register Backdoor Access File Utility

## **Utility Architecture**

The utilities follow the <u>BFM-Proxy Pair Pattern</u> at their heart and the <u>Utility Pattern</u> directly. These two patterns are part of the <u>Verification Academy Patterns Library</u> which is freely available and contributable. This implies that the utilities having code which is instantiated and used in an HVL top (simulator code) and code which is instantiated and used in a separate HDL top (emulator code). The HVL code is SystemVerilog class-based which inherits from uvm\_object. This is the Utility Proxy code that the rest of the testbench can use to interact with HDL code. The HDL code is a SystemVerilog interface that the HVL code will communicate with through a virtual interface handle. The HDL code may further contain a back-pointer to the Utility Proxy. This HDL code is called the Utility Interface and communication between the Utility Proxy and Utility Interface is done via function and task calls. Figure 1 shows a basic diagram of this architecture.



Figure 1 Utility Architecture

Digging deeper into the Utility Proxy side reveals more detailed information. As mentioned previously, the Utility Proxy inherits from  $uvm\_object$  which allows for seamless integration into a UVM environment because the proxy objects can be registered with the UVM Factory and passed through the UVM Configuration Database, etc. A hierarchy of classes are defined with a base class defined first which inherits from  $uvm\_object$ . The base class is a non-parameterized class which defines the API as a set of virtual functions and tasks. The concrete

proxy class inherits from the proxy base class and implements the API methods. The concrete proxy class also may have parameters to declare a correspondingly parameterized virtual interface handle of a parameterized Utility Interface. The Utility Interface is often parameterized due to emulation requirements. Additionally, there may be multiple concrete proxy classes defined which all implement the same API such as in the Reset Utility. Figure 2 shows this inheritance structure.



Figure 2 Utility Proxy Inheritance

This inheritance structure exists to ease usage of the utilities in a UVM testbench. Because concrete proxy classes are parameterized to enable connection to the parameterized Utility Interfaces, every time a concrete proxy class is used the parameters must also be present. To alleviate this parameter proliferation complication as much as possible, a  $proxy\_base$  class handle should be used throughout the testbench other than in the top level test where the concrete proxy class can be created with its parameters and then placed into the configuration database using a  $proxy\_base$  class handle. Because the API is defined in the  $proxy\_base$  class using virtual methods, polymorphism will handle calling the correct concrete proxy methods even when called through a  $proxy\_base$  class handle. This results in code as follows:

```
00 class base test extends uvm test;
01
     `uvm component utils(base test)
02
03
     proxy #(shared params pkg::PARAM1) proxyA;
04
05
     function void build phase (uvm phase phase);
06
       virtual proxy bfm #(shared params pkg::PARAM1) tmp proxy bfm;
07
08
       proxyA = proxy#(shared params pkg::PARAM1)::type id::create("proxyA");
09
10
       //Set the bfm handle in the clk ctrl
       if (!uvm_config_db#(virtual proxy_bfm #(shared_params_pkg::PARAM1))
11
12
                          ::get(this, "", "proxy if h", tmp proxy bfm)) begin
```

- Line 3 defines the concrete proxy handle including any parameters.
- Line 6 uses the same parameters to define a temporary virtual interface handle.
- Line 8 constructs the concrete proxy class using the UVM Factory. Notice again that the parameters are used.
- Lines 11 & 12 access the parameterized virtual interface handle which points to the Utility Interface BFM.
- Line 15 calls the set\_bfm() function to set the virtual interface handle in the proxy class. This also sets any back-pointer values in the Utility Interface BFM if required.
- Line 17 uses the proxy\_base class as the type to put the concrete proxy into the UVM Configuration Database to allow other parts of the testbench to access the proxy and utilize the utility's functionality.

# Clock Utility

The clock utility follows the architecture described above. The Utility Interface BFM code of the clock utility contains two parameters which define the starting phase offset for the clock and the initial half period of the clock. The initial clock half period is set to 2000 ps. The phase offset is set by default to be equal to the clock half period. The phase offset cannot be 0 per Veloce requirements. The BFM has a single output: the generated clock.

The proxy base class is called clock ctrl base and defines the following API:

```
function update_half_period_in_ps (int unsigned half_period);
function update_clock_enable ( bit enable );
task wait clocks ( int unsigned numClocks = 1 );
```

• The update\_half\_period\_in\_ps() function allows the user of the proxy to change the half period of the clock that is generated. This function can be called at any point in the simulation although it should be called only when no outstanding wait\_clocks() are pending. If called while one or more wait\_clocks() calls are pending, the exact return time of each of those calls is not predictable. When update\_half\_period\_in\_ps() is called, the period will be updated on the next rising edge of the generated clock. If the clock is static, then the UVM build\_phase() is a

- good place to call this function. If the clock changes period as time advances, then call this function when needed.
- The update\_clock\_enable() function allows for gating of the clock that is generated.
- The wait\_clocks() task allows for time to be advanced by the proxy by waiting for the specified number of clock edges in the BFM. A queuing structure is implemented as part of the proxy to enable multiple calls to the wait\_clocks() task to be made from anywhere within the testbench and from any number of threads in the testbench. Even with this capability, it is recommended to use this capability sparingly for performance considerations.

The proxy class is called  $clock\_ctrl$  and takes the same parameter values for the phase offset and initial clock half period. In addition to the API functions defined above, it also defines a  $set\_bfm()$  function used to pass the  $clock\_bfm$  virtual interface handle in to the  $clock\_ctrl$  object after it has been created.

Finally, all of the proxy side code is compiled into the  $clock\_pkg$ . Users should wildcard import  $clock\_pkg$  where needed.

#### Instantiation and Usage

The clock utility requires the <code>clock\_bfm</code> to be instantiated and if control is needed, the <code>clock\_ctrl</code> to be instantiated. If only a <code>clock\_bfm</code> is used, then it will output a fixed frequency clock for the duration of the simulation and doesn't require registration into the <code>uvm\_config\_db</code>. The <code>clock\_bfm</code> should be instantiated in the HDL top (the top level that will reside on the Veloce emulator).

Note: Both parameters are being set in this example. Only the half period is required.

```
module hdl top();
  // pragma attribute hdl top partition module xrtl
  // Wires
  logic
            clk;
  // Declare the pin interfaces
  clock bfm #(shared params pkg::CLK INIT HALF PERIOD IN PS,
              shared params pkg::CLK PHASE OFFSET IN PS) clk if h(clk);
  // DUT instantiate, etc.
  . . .
  initial begin //tbx vif binding block
    import uvm pkg::uvm config db;
      // Set the interface into the DB for retrieval by the TB
      //Clock & Reset
      uvm config db #(
           virtual clock bfm #(shared params pkg::CLK INIT HALF PERIOD IN PS,
                               shared params pkg::CLK PHASE OFFSET IN PS)
                      )::set(null, "", "clk_if_h", clk_if_h);
  end
endmodule : hdl top
```

The clock\_ctrl object should be created in the base\_test in the UVM test hierarchy where the BFM handle will be set and then placed into the uvm\_config\_db using the clock\_ctrl\_base as the type to allow for unparameterized access to clocks where needed in the rest of the testbench.

```
class base test extends uvm test;
  uvm component utils(base test)
  //variable: clk ctrl
  //Clock Proxy Object used to control the Clock
  // Must be extended clock ctrl object and not clock ctrl base because
  // bfm is set here. Usage elsewhere in testbench can just use a
  // clock ctrl base handle.
  clock ctrl #(shared params pkg::CLK INIT HALF PERIOD IN PS,
               shared params pkg::CLK PHASE OFFSET IN PS) clk ctrl;
  function void build phase (uvm phase phase);
    //Temp handle to clock bfm
    virtual clock bfm #(shared params pkg::CLK INIT HALF PERIOD IN PS,
                        shared params pkg::CLK PHASE OFFSET IN PS) clk bfm;
    // Create the clock ctrl
    clk_ctrl =
      clock_ctrl #(shared_params_pkg::CLK_INIT_HALF_PERIOD_IN_PS,
                   shared params pkg::CLK PHASE OFFSET IN PS)::
                                                 type id::create("clk ctrl");
```

Now with this one time setup done, any object in the UVM testbench can get access to the clock\_ctrl object and call wait\_clocks(), enable or disable the clock, etc. by simply doing a uvm\_config\_db::get() call.

First a handle will need to be created of type clock\_ctrl\_base.

```
clock ctrl base clk ctrl;
```

For uvm\_components such as drivers, scoreboards, etc. the call to the uvm\_config\_db would be placed in the build phase or connect phase and would look like this:

```
uvm config db #(clock ctrl base)::get(this, "", "clk ctrl", clk ctrl);
```

Sequences would place the call to uvm\_config\_db::get() in the beginning of the body() task or in the pre\_body() task and look like this:

```
uvm config db #(clock ctrl base)::get(m sequencer, "", "clk ctrl", clk ctrl);
```

Finally, remember that the rules of the uvm\_config\_db still apply. If a uvm\_config\_db::set() is performed with this as the first argument, then only object below this in the UVM hierarchy will be able to access the clock control handle placed in the uvm\_config\_db.

#### Reset Utilities

The reset utilities are a family of utilities which all utilize the same API. There are two types of reset utility: sync reset and async reset. Let's review their common API first, and then inspect the differences between the two.

The proxy base class is called reset ctrl base and defines the following API:

- The wait\_reset\_assertion() task waits until the next active reset edge. This means that if the reset is currently active, this task does not return until reset is asserted again.
- The wait\_reset\_asserted() task returns immediately if reset is currently active or else it waits until the next active reset edge.
- The wait\_reset\_deassertion() task waits until the next inactive reset edge. This means that if the reset is currently inactive, this task does not return until reset is de-asserted again.
- The wait\_reset\_deasserted() task returns immediately if reset is currently inactive or else it waits until the next inactive reset edge.
- The function toggle\_reset() causes a reset to be generated. If no arguments are supplied, the function uses the currently configured values for idle\_cycles before reset assertion and for num\_clks\_active to control how many clock cycles the reset is active. If arguments are supplied, then the configured values are overwritten and used.
- The configure () function changes the values for idle\_cycles and num clks active if supplied.
- The function set\_manual\_control() controls whether the reset generator will automatically generate a reset at time 0 or not. When configured for manual control, the reset is controlled via the assert\_reset() and deassert\_reset() functions.
- The assert reset () function manually asserts reset when in manual control mode.
- The deassert\_reset () function manually de-asserts reset when in manual control mode.

All of the proxy side code is compiled into the reset\_pkg. Users should wildcard import reset pkg where needed.

#### Synchronous Reset Utility

The sync reset utility utilizes the architecture and API described above. The Utility Interface BFM code of the sync reset utility requires three parameters. The first parameter called RESET\_POLARITY controls whether an active reset is high or low. The second parameter called INITIAL\_IDLE\_CYCLES sets the initial configuration for the number of idle cycles before a reset is asserted from time 0 and then from when the toggle reset () function is

called. The third parameter called RESET\_ACTIVE\_CYCLES sets the initial configuration for the number of active cycles before a reset is de-asserted from an assertion. This value is also stored as the initial configuration which is used when toggle\_reset() is called unless overridden.

The BFM has a single input and output, namely the clock which is used to synchronize reset and the generated reset value, respectively.

The proxy class is called <code>sync\_reset\_ctrl</code> and takes the same parameter values as the <code>sync\_reset\_bfm</code>. In addition to the API functions defined above, it also defines a <code>set\_bfm()</code> function used to pass the <code>sync\_reset\_bfm</code> virtual interface handle in to the <code>sync\_reset\_ctrl</code> object after it has been created.

#### Asynchronous Reset Utility

The async reset utility utilizes the architecture and API described above. The Utility Interface BFM code of the async reset utility requires three parameters. The first parameter called RESET\_POLARITY controls whether an active reset is high or low. The second parameter called INITIAL\_IDLE\_TIME\_IN\_PS sets the amount of time in picoseconds before reset is asserted asynchronously from time 0. The third parameter called RESET\_ACTIVE\_TIME\_IN\_PS and controls the amount of time in picoseconds that the reset is active after it has been asserted. The function toggle\_reset() does not use these values because it only generate synchronous resets. Even though this is an async reset utility, the async reset can only be generated once from time 0. Any additional resets initiated after time 0 are synchronous to the input clock. This is a limitation imposed by the current capabilities of Veloce.

The BFM has a single input and output, namely the clock which is used to synchronize any reset generated after the initial async reset and the generated reset value, respectively.

The proxy class is called <code>async\_reset\_ctrl</code> and takes the same parameter values as the <code>async\_reset\_bfm</code>. In addition to the API functions defined above, it also defines a <code>set\_bfm()</code> function used to pass the <code>async\_reset\_bfm</code> virtual interface handle in to the <code>async\_reset\_ctrl</code> object after it has been created.

#### Instantiation and Usage

The reset utilities follow the same pattern of instantiation and usage as the clock utility. Of course either a <code>sync\_reset\_bfm</code> or an <code>async\_reset\_bfm</code> would be instantiated instead of a <code>clock\_bfm</code>. Also, a <code>sync\_reset\_ctrl</code> or an <code>async\_reset\_ctrl</code> would be created in the <code>base\_test</code>. Finally, regardless of whether the reset is synchronous or asynchronous, a <code>reset\_ctrl\_base</code> type would be used when placing the proxy object into the <code>uvm\_config\_db</code> for other testbench object usage.

# Memory Load Utility

The memory load utility provides a single function used to load a memory from a file when called from testbench code. The single function is a DPI function which calls C code. The C code is customized whether the user is running on Questa or running on Veloce. A Makefile included in the *memload* directory shows the proper compilation procedure required. The API function provided is as follows:

The first argument called <code>fname\_in</code> is the file name of the file which contains the hex or binary formatted memory data to be loaded. The second argument called <code>path\_in</code> is the path to the file. The third argument called <code>startAddr</code> is the starting address where memory should be loaded from the file. The fourth argument called <code>endAddr</code> is the ending address where memory should be loaded from the file. The final argument called <code>format\_in</code> is either "hex" or "bin" to specify if the file is formatted with hexadecimal data or binary data. This function is contained in a package called <code>memload\_pkg</code> which should be imported where needed.

### **Access Statistics Collection**

The clock and reset utilities have an additional capability to capture statistics, disabled by default. When enabled, the number of calls to the API methods which instigate action are recorded. For the clock utility, calls to wait\_clocks() are recorded. For the reset utilities, calls to toggle\_reset(), assert\_reset() and deassert\_reset() are recorded. The following functions are used with this capability:

```
static function set_stat_collection ( input bit val );
static function print stats ();
```

• The set\_stat\_collection() function enables or disables statistics collection. This function should be called before any time consuming phases in UVM is started.

• The print\_stats() function displays the statistics results recorded so far. This function is usually called in the report\_phase() of the top level UVM test after all time consuming phases have run.

Notice that both functions are static functions. This allows for collection of statistics across all instances of a specific type of utility. This also means that invocation of the functions is typically done in this form:

```
clock_ctrl_base::set_stat_collection(1);
reset ctrl base::print stat();
```

# **UVM** Register Backdoor Access File Utility

The UVM register backdoor access file utility is a little different from the other utilities. It is meant to be run before a simulation run to create a file for Questa and/or a file for Veloce to ensure that registers with a backdoor access path specified are accessible. It can also create a TCL file which can be used to initialize the Visualizer register view.

For Questa, the utility creates a  $reg\_acc.f$  file which contains +acc=rn+<path/to/reg> lines. These lines instruct Questa's optimization engine to preserve the registers and the paths to the registers when performing optimization.

For Veloce, the utility creates a forcesetget\_nets.sigs file which contains <path.to.reg>lines. The file is then used by adding

```
rtlc -forceset_nets_file forcesetget_nets.sigs #Allows for forcing of regs
rtlc -get nets file forcesetget nets.sigs #Allows for getting of regs
```

to the veloce.config file. By adding these two lines, Veloce builds the infrastructure that is needed to allow for UVM backdoor register accesses to succeed.

For Visualizer, the utility creates a <code>vis\_regs\_tcl</code> file which can be used following these three steps:

- 1) Open Visualizer
- 2) Execute "do vis regs.tcl" at the Visualizer command prompt
- 3) Go to View -> Register Viewer -> UVM Registers to open the register window

To use the utility, a simple module should be created which has a function with instantiates the user's register model, builds it and then passes it to one or more calls of the create\_acc\_file() function which is defined in the print\_uvm\_reg\_acc\_pkg. The code below illustrates that process. Notice the code in blue. In many cases, this is the only code that will need to be changed to make this work.

```
module create access file ();
  function automatic bit auto gen();
    dut registers pkg::reg block user block = new();
    user block.build();
    print uvm reg acc pkg::create acc file(user block,
                                           print uvm reg acc pkg::QUESTA);
    print uvm reg acc pkg::create acc file(user block,
                                           print uvm reg acc pkg::VELOCE);
    print uvm reg acc pkg::create_acc_file(user_block,
                                          print uvm reg acc pkg::VISUALIZER);
    return 1;
  endfunction : auto gen
 bit auto generate = auto gen();
endmodule : create access file
The create acc file() function takes two arguments:
function automatic void create acc file(uvm reg block reg model,
                                        file mode e mode = VELOCE);
```

The first argument called reg\_model is used to pass in a handle to the constructed UVM register model that contains backdoor access paths. The second argument is called mode and is used to control whether the output file will be for Questa or Veloce. This is an enumerated type with either QUESTA, VELOCE, or VISUALIZER as acceptable values.

#### **Further Work**

We would like to continue to expand the UVM Co-Emulation Utility Library. If you have any suggestions for additions or improvements, please let your Mentor AE know.