

## eZ80 CPU

**User Manual** 

UM007701-1000



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

#### **ZiLOG Worldwide Headquarters**

910 E. Hamilton Avenue Campbell, CA 95008 USA Telephone: 1.408.558.8500 Fax: 1.408.558.8300

Fax: 1.408.558.830 www.ZiLOG.com

#### **Document Disclaimer**

© 2000 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses or other rights are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

## **Table of Contents**

| Introduction                                  | 1    |
|-----------------------------------------------|------|
| Architectural Overview                        | 1    |
| Processor Description                         | 1    |
| Processor Registers                           | 2    |
| eZ80 CPU Registers                            |      |
| Operating Modes                               |      |
| Native Z80 Mode                               |      |
| Virtual Z80 Mode                              | 4    |
| ADL Mode                                      | 4    |
| Mode Switching                                | 4    |
| Interrupts                                    |      |
| Interrupt Enable/Disable                      |      |
| CPU Response                                  |      |
| Non-Maskable Interrupt                        |      |
| Maskable Interrupts                           |      |
| Mode 0                                        |      |
| Mode 1                                        |      |
| Mode 2                                        |      |
| Vectored Interrupts                           |      |
| Illegal Instruction Traps                     |      |
| Interrupts and Traps                          |      |
| I/O Space                                     |      |
| Memory                                        |      |
| Native Z80 Mode                               |      |
| Virtual Z80 Mode                              |      |
| ADL Mode                                      |      |
| Addressing Modes                              |      |
| ADL and Mixed ADL                             |      |
| Interrupts, Traps, and RST Instructions       |      |
| Changing the ADL Mode: CALL, RST, JP, and RET |      |
| Mixed-ADL Applications                        |      |
| Prefix Bytes: Exceptions to ADL Mode          |      |
| Reset Conditions                              |      |
| Instruction Set                               |      |
| Assembly Language                             |      |
| eZ80 Status Indicators                        |      |
| Carry Flag                                    |      |
| Add/Subtract Flag                             |      |
| · · · · · · · · · · · · · · · · · · ·         |      |
| Parity/Overflow Flag                          |      |
| Half-Carry Flag                               | . 10 |



| Zero Flag    |      |      |      |    |
|--------------|------|------|------|----|
| Sign Flag    | <br> | <br> | <br> | 17 |
| Instructions | <br> | <br> | <br> | 17 |
| ADC A, s     | <br> | <br> | <br> | 18 |
| ADC HL, ss   | <br> | <br> | <br> | 19 |
| ADD A, s     |      |      |      |    |
| ADD rr, ss   |      |      |      |    |
| AND A, s     |      |      |      |    |
| BIT b, m     |      |      |      |    |
| CALL Mmn     |      |      |      |    |
| CALL cc, Mmn |      |      |      |    |
| CCF          |      |      |      |    |
| CP A, s      |      |      |      |    |
| CPD          |      |      |      |    |
|              |      |      |      |    |
| CPDR         |      |      |      |    |
| CPI          |      |      |      | _  |
| CPIR         |      |      |      |    |
| CPL          |      |      |      |    |
| DAA          |      |      |      |    |
| DEC qq       |      |      |      |    |
| DEC m        | <br> | <br> | <br> | 36 |
| DI           | <br> | <br> | <br> | 37 |
| DJNZ d       | <br> | <br> | <br> | 38 |
| El           | <br> | <br> | <br> | 39 |
| EX AF, AF'   | <br> | <br> | <br> | 40 |
| EX DE, HL    | <br> | <br> | <br> | 41 |
| EX (SP), rr  |      |      |      |    |
| EXX          |      |      |      |    |
| HALT         |      |      |      |    |
| IM n         |      |      |      |    |
| IN A (n)     |      |      |      |    |
| IN r, (C)    |      |      |      |    |
| INO r, (n)   |      |      |      |    |
| INC gg       |      |      |      |    |
|              |      |      |      |    |
| INC m        |      |      |      |    |
|              |      |      |      |    |
|              |      |      |      |    |
| IND2R        |      |      |      |    |
| INDM         |      |      |      | _  |
| INDMR        |      |      |      |    |
| INDR         |      |      |      |    |
| INI          | <br> | <br> | <br> | 57 |
| INI2         | <br> | <br> | <br> | 58 |
| INI2R        | <br> | <br> | <br> | 59 |
| INIM         | <br> | <br> | <br> | 60 |
| INIIMD       |      |      |      | 61 |



| INIR         |      |
|--------------|------|
| JP (rr)      | . 63 |
| JP Mmn       | . 64 |
| JP cc, Mmn   | . 65 |
| JR d         | . 66 |
| JR cc, d     | . 67 |
| LD A, I      |      |
| LD A, MB     |      |
| LD A, (Mmn)  |      |
| LD A, (pp)   |      |
| LD A, R      |      |
| LD (HL), tt  |      |
| LD I, A      |      |
| LD (ii), tt  |      |
| LD MB, A     |      |
| LD (Mmn), A  |      |
| LD (Mmn), qq |      |
| LD (pp), A   |      |
| LD qq, Mmn   |      |
| LD R, A      |      |
| LD r, n      |      |
| LD r, r'     |      |
| LD r, (uu)   |      |
| LD SP, rr    |      |
| LD tt,(HL)   |      |
| LD tt,(ii)   |      |
| LD (uu), n   |      |
| LD (uu), r   |      |
| LEA tt, IY+d |      |
| LEA tt, IX+d |      |
| MUL ss       |      |
| OR A.s       |      |
| ,            |      |
| OTD2R        |      |
| OTDM         |      |
| OTDMR        |      |
| OTDR         |      |
| OTI2R        |      |
| OTIM         |      |
| OTIMR        |      |
| OTIR         |      |
| OUT (C), r   |      |
| OUTD         |      |
| OUTD2        |      |
| OUT (n), A   |      |
| OUT0 (n), r  |      |
| OUTI         | 107  |



| OUTI2        | 80 |
|--------------|----|
| PEA IX+d     | 09 |
| PEA IY+d     | 10 |
| POP vv       | 11 |
| PUSH vv      | 12 |
| RES b, m     | 13 |
| RET          | 14 |
| RET cc1      | 15 |
| RETI         | 16 |
| RETN         | 17 |
| RLA          | 18 |
| RLCA1        | 19 |
| RLC m1       | 20 |
| RLD          | 21 |
| RL m1        | 22 |
| RRA1         | 23 |
| RRCA1        | 24 |
| RRC m1       | 25 |
| RRD1         | _  |
| RR m1        | 27 |
| RSMIX        | 28 |
| RST n1       | 29 |
| SBC A, s     | 30 |
| SBC HL, ss1  | 31 |
| SCF1         | 32 |
| SET b, m1    | 33 |
| SLA m1       | -  |
| SRA m1       |    |
| SRL m        | 36 |
| STMIX        | 37 |
| SUB A, s1    |    |
| TST A, p     | 39 |
| TSTIO n1     |    |
| XOR A, s1    |    |
| Op Code Maps | 42 |

## List of Tables

| Table 1.  | CALL Instruction                                     | 9 |
|-----------|------------------------------------------------------|---|
| Table 2.  | RST nn Instruction                                   | 0 |
| Table 3.  | JP nnnn Instruction                                  | 0 |
| Table 4.  | RET, RETI, RETN Instruction                          | 1 |
| Table 5.  | JP (rr) Instruction                                  | 1 |
| Table 6.  | Instruction Notations                                | 7 |
| Table 7.  | Op Code Map (First Op Code)                          | 2 |
| Table 8.  | Op Code Map (Second Op Code after 0CBH) 14           | 3 |
| Table 9.  | Op Code Map (Second Op Code After 0DDH) 14           | 4 |
| Table 10. | Op Code Map (Second Op Code After 0EDH)              | 5 |
| Table 11. | Op Code Map (Second Op Code After 0FDH)              | 6 |
| Table 12. | Op Code Map (Fourth Byte After 0DDH, 0CBH, and d) 14 | 7 |
| Table 13. | Op Code Map (Fourth Byte After 0FDH, 0CBH, and d) 14 | 8 |

VÌ

#### Introduction

The eZ80 is the fastest 8-bit CPU available today, executing code four times faster than a standard Z80 operating at the same clock speed. The increased processing efficiency can be used to improve available bandwidth or to decrease power consumption. Considering both the increased clock speed and processor efficiency, the eZ80's processing power rivals the performance of 16-bit microprocessors.

The eZ80 is also the first 8-bit microprocessor to support 16MB linear addressing. Each software module, or each task under a real-time executive or operating system, can operate in Z80-compatible (64KB) mode or full 24-bit (16MB) address mode.

#### **Architectural Overview**

The eZ80 is ZiLOG's next-generation Z80 processor core. It is the basis of a new family of integrated microprocessors and includes the following features:

- Upward-code-compatible from Z80 and Z180
- Several address-generation modes, including 24-bit linear addressing
- 24-bit registers and ALU
- Single-cycle fetch

## **Processor Description**

The eZ80 is an 8-bit microprocessor that performs certain 16- or 24-bit operations. The processor includes two accumulators. Register A is the accumulator for 8-bit operations and the multi-byte register HL is the accumulator for 16- and 24-bit operations.



### **Processor Registers**

In addition to register A, there are six more 8-bit registers (B, C, D, E, H, and L) that are part of the BC, DE, and HL multi-byte registers. Flag register F completes the basic register bank. There are two basic register banks, as described above. The Main register set and the Alternate register set. High-speed exchange between these banks can be used by a program internally or one bank can be allocated to the mainline program and the other to interrupt service routines.

- Program Counter (PC)—The Program Counter holds the address of the current instruction being fetched.
- Stack Pointer (SP)—The stack pointer holds the address for the current top
  of a stack located anywhere in memory. The external stack is organized as a
  last-in first-out (LIFO) file. Data can be pushed onto the stack or popped off
  of the stack using the PUSH and POP instructions. The CALL and RET
  instructions also use the stack for program address storage. The eZ80 has a
  24-bit Stack Pointer (SPL) and a 16-bit Stack Pointer (SPS).
- Two Index Registers (IX and IY)—These registers allow base and displacement addressing in memory. IX and IY are not included in the register banks on the eZ80. They are independent of the register banks.
- Interrupt Vector Register (I)—This register holds the upper eight bits of the interrupt vector table address for Mode 2 vectored interrupts.

### eZ80 CPU Registers

In non-ADL mode, the BC, DE and HL register pairs and IX and IY registers normally function as 16-bit registers for multi-byte operations and indirect addressing. The high-order BCU, DEU, HLU, IXU, and IYU bits are usually not used in non-ADL mode. The active Stack Pointer is SPS and the Program Counter (PC) is 16 bits long. Address (23-16) comes from the MBASE register, which can only be set to 1 while in ADL mode.

|     | Α | F |
|-----|---|---|
| BCU | В | С |
| DEU | D | Е |
| HLU | Н | L |

Main Register Set

|                        | A' | F' |
|------------------------|----|----|
| BCU'                   | B' | C' |
| DEU'                   | D' | E' |
| HLU'                   | H' | Ľ' |
| Alternate Register Set |    |    |

| I   | R   | MBASE |  |  |  |
|-----|-----|-------|--|--|--|
|     | -   |       |  |  |  |
| IXU | Ľ   | X     |  |  |  |
| IYU | ΙΥ  |       |  |  |  |
|     | SPS |       |  |  |  |
| SPL |     |       |  |  |  |
| PC  |     |       |  |  |  |
| ·   |     |       |  |  |  |

| IEF1 | IEF2 |
|------|------|
| ADL  | MADL |

In ADL mode, the BC, DE, and HL multi-byte registers are 24 bits long, as are the IX and IY registers. MBASE is not used for address generation in ADL mode, but can be written only in ADL mode. The Program Counter is 24 bits long, as is the Stack Pointer (SPL). IEF1, IEF2, ADL, and MADL are single bit flags.

|                   | Α | F |  |
|-------------------|---|---|--|
| BCU               | В | С |  |
| DEU               | D | Е |  |
| HLU               | Н | L |  |
| Main Dagistar Cat |   |   |  |

Main Register Set

MDACE

|      | A' | F' |
|------|----|----|
| BCU' | B' | C' |
| DEU' | D' | E' |
| HLU' | H' | Ľ' |
|      |    |    |

| I   | K  | MBASE |  |  |  |
|-----|----|-------|--|--|--|
|     |    |       |  |  |  |
|     | IX |       |  |  |  |
|     | ΙΥ |       |  |  |  |
|     | SI | PS    |  |  |  |
| SPL |    |       |  |  |  |
| PC  |    |       |  |  |  |

| IEF1 | IEF2 |
|------|------|
| ADL  | MADL |

## **Operating Modes**

The eZ80 has 16-and 24-bit addressing modes that are controlled by the Address and Data Long (ADL) bit.

When ADL is cleared to 0:

The PC, SP, BC, DE, HL, IX, and IY registers are effectively 16 bits wide, as in the Z80 and Z80180.

When ADL is set to 1:

The PC, SP, BC, DE, HL, IX, and IY registers are 24 bits wide.

The multiple operating modes of the processor allows Z80 code to be run without change in native Z80 or virtual Z80 with ADL cleared to zero. If ADL is set to one, the application can take advantage of the eZ80's 16MB linear addressing space and enhanced instruction set.

#### **Native Z80 Mode**

ADL and MBASE reset to 0. In this Native Z80 state, the programming model includes 16-bit registers and addresses and a 64KB memory space at the beginning of the eZ80's potential 16MB memory space. The upper eight bits of address (23-16) are held at zero, which is the value of MBASE. This is the mode the eZ80 starts in after reset.

#### **Virtual Z80 Mode**

If ADL is cleared to zero, but MBASE contains a non-zero value, the programming model still includes 16-bit registers and a 64KB memory space, but this space is relocated in the 16MB memory space by MBASE. The upper eight bits of address (23-16) are the value of the MBASE register. In this Virtual Z80 mode, several tasks can have their own Z80 partition. The MBASE register can only be changed while in ADL mode.

#### **ADL Mode**

If ADL is set to 1, MBASE has no effect on memory addressing. In this mode, the PC, BC, DE, HL, IX and IY registers are expanded from 16 to 24 bits and a 24-bit Stack Pointer Long (SPL) register replaces the 16-bit Stack Pointer Short (SPS) register that is used in the other modes. When the processor fetches an instruction that includes a 16-bit address or immediate data in the other modes, it automatically fetches a 24-bit address or data.

#### **Mode Switching**

The eZ80 only switches between ADL mode and the other modes as part of a specially-prefixed **CALL**, **JP**, **RET**, or **RST** instruction, or an interrupt or trap operation. The MBASE register can only be changed while in ADL mode.

## Interrupts

Interrupts allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start a peripheral service routine. Once the service routine is completed, the CPU returns to the operation in which it was interrupted.

## Interrupt Enable/Disable

The eZ80 has three interrupt inputs, two software maskable interrupts and a non-maskable interrupt. The non-maskable interrupt (NMI) cannot be disabled by the programmer, but is accepted when the peripheral device requests it. You can enable or disable the maskable interrupts (INT and INTV).

In the eZ80 CPU, there are two interrupt enable flags (called IEF1 and IEF2) that you can set or reset using the Enable Interrupt (**EI**) and Disable Interrupt (**DI**) instructions. When IEF1 is reset, a maskable interrupt cannot be accepted by the CPU.

The state of IEF1 is used to inhibit interrupts, while IEF2 is used as a temporary storage location for IEF1. At reset, the CPU forces the state of both IEF1 and IEF2 to the reset state to disable interrupts. They can be enabled using the **EI** instruction. No pending interrupt is accepted until the instruction that follows the **EI** instruction. The single instruction delay occurs because **EI** is followed by a return instruction and interrupts must not be allowed until the return is complete. The **EI** instruction sets both IEF1 and IEF2 to the enable state. The **DI** instruction resets both IEF1 and IEF2 to the disabled state. When a maskable interrupt is accepted by the CPU, both IEF1 and IEF2 are reset to the disabled state, thus inhibiting further interrupts until you issue a new **EI** instruction. For all of the previous cases, IEF1 and IEF2 are always equal.

The purpose of IEF2 is to save the status of IEF1 when a non-maskable interrupt occurs. When a non-maskable interrupt is accepted, IEF1 is reset to prevent further interrupts until you reenable them. The **LD A,I** or **LD A,R** instructions copy the state of IEF2 into the Parity Flag where it can be tested or stored. The status of IEF1 can also be restored by executing the Return From Non Maskable (**RETN**) instruction. The contents of IEF2 is copied back into IEF1.

## **CPU Response**

## Non-Maskable Interrupt

The CPU always accepts a non-maskable interrupt (NMI). When this occurs, the CPU ignores the next instruction that it fetches and instead does a restart to location 0066H.

## **Maskable Interrupts**

The eZ80 can be programmed to respond to a maskable interrupt in Mode 0, 1, or 2.

#### Mode 0

With this mode, the interrupting device places the next instruction onto the data bus during the interrupt acknowledge cycle. This instruction is typically a single byte restart (**RST**) instruction. After external reset, the CPU enters Mode 0.

#### Mode 1

When you select this mode, the CPU responds to an interrupt by executing a restart to location 0038H.

#### Mode 2

This is the most powerful interrupt response mode. With this mode, you can maintain a table of 16-bit starting addresses for every interrupt service routine. This table may be located anywhere within the first 64K of memory. When an interrupt is accepted, the interrupting device places the lower eight bits of the interrupt vector on the data bus during the interrupt acknowledge cycle (Bit 0 is assumed to be zero). The actual vector address consists of Bits 23-16 as zero, Bits 15-8 are the contents of the I register, and Bits 7-0 are supplied vector byte.

The 16-bit word at the above vector address is fetched and its value is the beginning of the interrupt service routine with Bits 23-16 provided by the eZ80 processor as zeros.

In ADL mode, the interrupt table must always be in the first 64KB, as must the start of interrupt service routines entered through the interrupt table.

#### **Vectored Interrupts**

Vectored interrupts operate the same as Mode 2 interrupts no matter which interrupt mode is selected. In the case of the vectored interrupt response, the CPU fetches the low-order interrupt vector address not from the data bus, but from the ivedct bus. The vectored interrupt source is used exclusively for on-chip peripherals.

## **Illegal Instruction Traps**

The eZ80 instruction set does not cover all possible sequences of binary values. Sequences for which no operation is defined, are illegal instructions. When an eZ80 processor fetches one of these sequences, it performs a Trap sequence. The byte of the multi-byte instruction that caused the trap is indicated by the Trap register. The Trap register is not part of the eZ80 CPU, so you must refer to the eZ80 Product Specification for its Trap register configuration. An instruction trap resets the Program Counter (PC) to zero.

## **Interrupts and Traps**

Applications that only operate in Native Z80 mode or ADL mode are relatively simple with respect to interrupts and traps. In these modes, memory always starts at the beginning of the eZ80's potential 16MB memory space and the interrupt and trap locations are never mapped. This means applications that switch between modes or operate in Virtual Z80 mode, can simplify interrupts and trap-handling by executing a **STMIX** instruction to set the mixed ADL bit. If the mixed ADL bit is set to 1, interrupts and instruction traps stack the ADL state, as well as the PC, and enter ADL mode in the first 64KB of the eZ80's potential 16MB memory space.

## I/O Space

A separate I/O space may include both on- and off-chip peripheral devices. The eZ80 features a 64K I/O space with 16-bit addresses.

## **Memory**

The eZ80 provides three address generation modes—Native Z80, Virtual Z80 and ADL mode.

#### **Native Z80 Mode**

The total memory address space is the first 64KB of the overall eZ80 memory space. The Memory Base (MBASE) register is zero.

#### Virtual Z80 Mode

The memory address space can be any 64KB in the overall 16MB eZ80 memory space under the control of the MBASE register.

#### **ADL Mode**

The eZ80 operates in a 16MB linear address space. In this mode, the 16-bit PC, BC, DE, HL, IX, and IY registers expand to 24 bits. The processor automatically fetches an additional byte of address or immediate data in those instructions that contain a 16-bit address or data in other modes. Prefix-override bytes allow any instruction to operate in ADL mode in one of the first two modes or to use MBASE addressing in ADL mode.

## **Addressing Modes**

Memory addresses can be formed in several ways. The eZ80 addressing modes include:

- Immediate—In this mode of addressing, the byte(s) following the Op Code
  in memory contains the actual operand. When the immediate operand is
  larger than eight bits, the low-order byte is next after the Op Code byte
  followed by the high-ordered bytes.
- Modified Page Zero—The eZ80 has a special single byte CALL instruction to any of the eight locations in page zero (the first 256 bytes) of memory. These restart (RST) instructions set the PC to an effective address in page zero.



- Relative Address—Relative addressing uses one byte of data following the
  Op Code to specify a displacement from the existing program to which a
  program jump can occur. The displacement is a signed two's complement
  number that is added to the address of the Op Code following the
  instruction. The signed displacement can range from +127 to -128. This
  specifies a range of addresses -126 to +129 from the start of the instruction
  to which program control can be transferred.
- Direct Address—Direct-addressing instructions include a 16-bit logical or 24-bit linear address, depending on a prefix byte or the ADL mode. This can be an address to which the program can jump to or the address where the operand is located.
- Indexed Addressing—In this mode of addressing, a byte of data following the Op Code contains a displacement to be added to one of the IX or IY index registers. The displacement is in two's complement form in the range of +127 to -128. Depending on a prefix byte or the ADL mode, the index register supplies a 24-bit linear address or a 16-bit logical address that is subject to MBASE.
- Register Indirect Addressing—The address is taken from one of the multibyte BC, DE or HL registers. Depending on a prefix byte or the ADL mode, the register supplies a 24-bit linear address or a 16-bit logical address that is subject to MBASE.
- Register Addressing—Many of the eZ80 instructions contain information that specifies the CPU register that is to be used for an operation.

#### **ADL and Mixed ADL**

#### Interrupts, Traps, and RST Instructions

All of these operations are affected by a global state called Mixed ADL, which should be set appropriately for each application. Mixed ADL should be o for applications in which all code runs in the same ADL state, but should be set to 1 for applications that include some code that runs in ADL mode and some that runs in other modes. If Mixed ADL is set to 1, and an interrupt, trap, or restart occurs, the eZ80 stacks a byte containing the ADL mode of the interrupted, trapped, or called process on SPL before setting ADL mode for the service routine.

## Changing the ADL Mode: CALL, RST, JP, and RET

There is no separate instruction to simply change ADL because after such an instruction the Program Counter would undergo an unmanageable change in interpretation. ADL can be changed only by prefixing a **CALL**, **JP NNNN**, **RST**, **RET** or **JP (RR)** instruction with an ADL modifying prefix. The following tables describe these instructions for various cases of prefix bytes and the ADL mode.

**Table 1. CALL Instruction** 

| ADL | Prefix | Operation                                                             |
|-----|--------|-----------------------------------------------------------------------|
| 0   | None   | Stack 2-byte logical return address using SPS mapped by MBASE.        |
|     |        | Keep ADL cleared to 0.                                                |
|     |        | Load a 2-byte logical address from the instruction into PC.           |
| 1   | None   | Stack the 3-byte return address using SPL.                            |
|     |        | Keep ADL set to 1.                                                    |
|     |        | Load a 3-byte address from the instruction into PC.                   |
| 0   | .IS    | Stack 2-byte logical return address using SPS mapped by MBASE.        |
|     |        | Stack a 00 byte using SPL.                                            |
|     |        | Keep ADL cleared to 0.                                                |
|     |        | Load a 2-byte logical address from the instruction into PC.           |
| 1   | .IS    | Stack the 2 LS bytes of the return address using SPS mapped by MBASE. |
|     |        | Stack the MS byte of the return address using SPL.                    |
|     |        | Stack a 01 byte using SPL.                                            |
|     |        | Clear ADL to 0.                                                       |
|     |        | Load a 2-byte logical address from the instruction into PC.           |
| 0   | .IL    | Stack the 2-byte logical return address using SPL.                    |
|     |        | Stack a 00 byte using SPL.                                            |
|     |        | Set ADL to 1.                                                         |
|     |        | Load a 3-byte address from the instruction into PC.                   |
| 1   | .IL    | Stack the 3-byte return address using SPL.                            |
|     |        | Stack a 01 byte using SPL.                                            |
|     |        | Keep ADL set to 1.                                                    |
|     |        | Load a 3-byte address from the instruction into PC.                   |



Table 2. RST nn Instruction

| ADL | Prefix | Operation                                                             |
|-----|--------|-----------------------------------------------------------------------|
| 0   | None   | Stack 2-byte logical return address using SPS mapped by MBASE.        |
|     |        | Keep ADL cleared to 0.                                                |
|     |        | Load the 16-bit logical address 00nn into PC.                         |
| 1   | None   | Stack the 3-byte return address using SPL.                            |
|     |        | Keep ADL set to 1.                                                    |
|     |        | Load the 24-bit address 0000nn into PC.                               |
| 0   | .IS    | Stack 2-byte logical return address using SPS mapped by MBASE.        |
|     |        | Stack a 00 byte using SPL.                                            |
|     |        | Keep ADL cleared to 0.                                                |
|     |        | Load the 16-bit logical address 00nn into PC.                         |
| 1   | .IS    | Stack the 2 LS bytes of the return address using SPS mapped by MBASE. |
|     |        | Stack the MS byte of the return address using SPL.                    |
|     |        | Stack a 01 byte using SPL.                                            |
|     |        | Clear ADL to 0.                                                       |
|     |        | Load the 16-bit logical address 00nn into PC                          |
| 0   | .IL    | Stack the 2-byte logical return address using SPL.                    |
|     |        | Stack a 00 byte using SPL.                                            |
|     |        | Set ADL to 1.                                                         |
|     |        | Load the 24-bit address 0000nn into PC.                               |
| 1   | .IL    | Stack the 3-byte return address using SPL.                            |
|     |        | Stack a 01 byte using SPL.                                            |
|     |        | Keep ADL set to 1.                                                    |
|     |        | Load the 24-bit address 0000nn into PC.                               |

Table 3. JP nnnn Instruction

| ADL | Prefix | Operation                                                   |
|-----|--------|-------------------------------------------------------------|
| 0   | None   | Load a 2-byte logical address from the instruction into PC. |
|     |        | Keep ADL cleared to 0.                                      |
| 1   | None   | Load a 3-byte address from the instruction into PC.         |
|     |        | Keep ADL set to 1.                                          |
| х   | .SIS   | Clear ADL to 0.                                             |
|     |        | Load a 2-byte logical address from the instruction into PC. |
| Х   | .LIL   | Set ADL to 1.                                               |
|     |        | Load a 3-byte address from the instruction into PC.         |

Table 4. RET, RETI, RETN Instruction

| ADL | Prefix   | Operation                                                                              |
|-----|----------|----------------------------------------------------------------------------------------|
| 0   | None     | Pop a 2-byte logical address from SPS mapped by MBASE into PC.  Keep ADL cleared to 0. |
|     |          | ,                                                                                      |
| 1   | None     | Pop a 3-byte logical address from SPL into PC.                                         |
|     |          | Keep ADL set to 1.                                                                     |
| 0   | .S or .L | Pop a byte from SPL.                                                                   |
|     |          | Load its units bit into ADL.                                                           |
|     |          | If ADL is still cleared to 0,                                                          |
|     |          | Pop 2-byte logical address from SPS mapped by MBASE into PC.                           |
|     |          | If ADL is now set to 1,                                                                |
|     |          | Pop a byte from SPL into PC23-16.                                                      |
|     |          | Then pop two bytes from SPS mapped by MBASE into PC15-0.                               |
| 1   | .S or .L | Pop a byte from SPL/                                                                   |
|     |          | Load its units bit into ADL/                                                           |
|     |          | If ADL is now cleared to 0, pop a 2-byte logical address from SPL into PC.             |
|     |          | If ADL is still set to 1, pop a 3-byte address from SPL into PC.                       |

Table 5. JP (rr) Instruction

| ADL | Prefix | Operation                                                                        |
|-----|--------|----------------------------------------------------------------------------------|
| 0   | None   | Load a 16-bit logical address from the register into PC.  Keep ADL cleared to 0. |
| 1   | None   | Load a 24-bit address from the register into PC. Keep ADL set to 1.              |
| Х   | .IS    | Clear ADL to 0. Load a 16-bit logical address from the register into PC.         |
| Х   | .IL    | Set ADL to 1. Load a 24-bit address from the register into PC.                   |



## **Mixed-ADL Applications**

Applications that include legacy routines/functions/tasks/modules that run in non-ADL mode and new routines/functions/tasks/modules that run in ADL mode, must follow certain rules to ensure proper operation:

- Include a **STMIX** instruction in device initialization to ensure that interrupt service routines begin in a consistent mode (ADL mode).
- End all interrupt service routines with a prefixed **RET** or **RETI** instruction, which pops the interrupted code's ADL state from the SPL stack.
- **CALL** or **JP** to each routine/function/task/module in the mode in which it was assembled or compiled.
- Any routine that may be called from either mode must be called with a prefix to save the caller's ADL mode on the SPL stack.
- Any routine that may be called from either mode must return with a prefixed RET instruction to restore the caller's ADL state from the SPL stack.
- If a calling code operating in one mode must pass stack-based operands/ arguments to a routine compiled or assembled for a different mode, it must use prefixed instructions to set up the operands/arguments. For PUSH, .S and .L prefixes control whether SPS or SPL is used and whether the operands/ arguments are stored as 2- or 3-byte values.

**Note:** In mixed-ADL applications, some of the rules above may represent exceptions to the eZ80's design goal that legacy code not have to be modified to be run on the eZ80. Assuming that legacy routines are not selectively converted to ADL mode and that legacy routines don't call newly written routines, the only rule that would lead to such modification would be the fifth rule above. If each legacy routine ends with a single **RET** at its end, this conversion is easy. Internal and conditional **RET**s require more careful review -- a program to highlight **RET**s may be helpful.

## **Prefix Bytes: Exceptions to ADL Mode**

In the ZiLOG ZMASM / ZDS assembler, code is assembled for a given state of the ADL mode bit by preceding it with a pseudo-op:

.assume adl=1; or adl=0

You are, of course, responsible for ensuring that this source file setting matches the state of the hardware ADL mode bit when the code is executed.

The ADL mode and assumed setting govern several different aspects of instruction and eZ80 operation, as described in preceding sections. Two different kinds of exceptions to normal operation can be selected for a particular instruction by adding a suffix to the instruction's Op Code.

Suffixes .IS and .IL control whether a memory address or multi-byte immediate data in the instruction should be two or three bytes long. .S and .L control whether the overall operation of the instruction should involve 16 or 24 bits.

A few instructions that involve both a multi-byte register and a direct memory address or immediate data are affected by both exceptions. The proper suffix for exceptions on these instructions is .SIS, .SIL, .LIS, or .LIL.

Special care must be taken when using the .SIL suffix. This case assembles a long direct memory address or immediate data in the instruction stream and the CPU reads in the 24-bit value. But as the .S is active, the internal registers are treated as 16-bit registers and the upper bits (23-16) that were read from the instruction are discarded.

**Note:** The assembler generates the .SIL prefix byte when in non-ADL mode and the .IL suffix is used. For example, in non-ADL mode, the instruction **JP.IL** 123456h results in the PC(15-0) loaded with 3456H, PC(23-16) are zero, and the jump is to 3456H offset by MBASE.

For the sake of those instructions, the prefix bytes always express both kinds of exceptions. The prefix bytes replace several Z80 and Z80180 instructions that have no function. If an eZ80 assembler encounters one of these replaced instructions, it issues a warning message and assemble it as a standard NOP (00H). The eZ80 prefix bytes are shown in the following table.

| Op Code<br>Prefix | Z80<br>Instruction | eZ80<br>Suffix |
|-------------------|--------------------|----------------|
| 40H               | LD B,B             | .SIS           |
| 49H               | LD C,C             | .LIS           |
| 52H               | LD D,D             | .SIL           |
| 5BH               | LD E,E             | .LIL           |

As for the traditional Z80 prefix bytes, the eZ80 does not allow an interrupt to occur in the time between fetching one of these prefix bytes and fetching the following instruction. These prefix bytes must precede traditional Z80 prefix bytes.

## **Reset Conditions**

The effects of reset on ADL, Mixed ADL, MBASE, PC, SP, I, IEF1, IEF2, R, and F are cleared to zero. A, B, C, D, E, H, L, IX, and IY are not changed by reset.



#### Instruction Set

### **Assembly Language**

The eZ80 assembly language is designed to minimize the number of different Op Codes corresponding to the set of basic machine operations, as well as to provide a consistent description of instruction operands. The nomenclature has been defined with special emphasis on mnemonic values and readability.

The movement of data is indicated by a single Op Code, regardless of whether the movement is between different registers or between registers and memory locations.

For example, the first operand of an **LD** instruction is the destination of the operation and the second operand is the source of the operation. For example, **LD A, B** indicates that the contents of the second operand, register B, are to be transferred to the first operand, register A. Similarly, **LD C**, 3FH indicates that the constant 3FH is to be loaded into Register C. In addition, enclosing an operand in parentheses indicates a memory location addressed by the contents of the parentheses. For example, **LD HL**, (1200) indicates the contents of memory locations 1200 and 1201 that are to be loaded into the 16-bit register pair HL. Similarly, **LD (IX+6),C** indicates that the contents of register C are to be stored in the memory location addressed by the current value in the 16-bit IX register plus 6.

#### eZ80 Status Indicators

The Flag register (F and F') contains the status of the eZ80. The bit position for each flag is as follows:.

| 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0 |
|---|---|---|---|---|-----|---|---|
| S | Z | Χ | Н | Χ | P/V | N | С |

#### where:

**C** = Carry Flag

N = Add/Subtract Flag

**P/V** = Parity/Overflow Flag

**H** = Half-Carry Flag

Z = Zero Flag

**S** = Sign Flag

**X** = Not used

Each of the two eZ80 Flag registers contain six bits of status information that are set or reset by CPU operations. Bits 3 and 5 are not used. Four of these bits are testable (C, P/V, Z and S) for use with conditional **JUMP**, **CALL** or **RETURN** instructions. Two flags are not testable (H, N) and are used for BCD arithmetic.

#### **Carry Flag**

The Carry bit is set or reset, depending on the operation that is performed. For **ADD** instructions that generate a carry and **SUBTRACT** instructions that generate a borrow, the Carry Flag is set to 1. The Carry Flag is reset by an **ADD** that does not generate a carry and a subtract that does not generate a borrow. This saved carry facilitates software routines for extended precision arithmetic. Also, the **DAA** instruction sets the Carry Flag to 1 if the conditions for making the decimal adjustment are met.

For the RLA, RRA, RLS and RRS instructions, the Carry bit is used as a link between the least-significant bit (LSB) and most-significant bit (MSB) for any register or memory location. During the RLCA, RLC m and SLA m instructions, the carry contains the last value shifted out of Bit 7 of any register or memory location. During the RRCA, RRC m, SRA mand SRL m instructions, the carry contains the last value shifted out of Bit 0 of any register or memory location. For the logical instructions AND A s, OR A s, and XOR A s, the carry is reset. The Carry Flag can also be set (SCF) and complemented (CCF).

#### Add/Subtract Flag

The Add/Subtract (N) Flag is used by the decimal adjust accumulator instructions (**DAA**) to distinguish between **ADD** and **SUBTRACT** instructions. For all **ADD** instructions, N is set to zero. For all **SUBTRACT** instructions, N is set to 1.

#### Parity/Overflow Flag

The Parity/Overflow (P/V) Flag is set or reset, depending on the operation that is performed. For arithmetic operations, this flag indicates an overflow condition when the result in the Accumulator is greater than the maximum possible number (+127) or is less than the minimum possible number (-128). This overflow condition can be determined by examining the sign bits of the operands.

For addition, operands with different signs never causes overflow. When adding operands with like signs and the result has a different sign, the overflow flag is set to 1, as shown in the following example.

| +120 | = | 0111 | 1000 | ADDEND    |
|------|---|------|------|-----------|
| +105 | = | 0110 | 1001 | AUGEND    |
| +225 |   | 1110 | 0001 | (-95) SUM |

The two numbers added together result in a number that exceeds +127 and the two positive operands result in a negative number (-95), which is incorrect. Thus, the Overflow Flag is set to 1.



For subtraction, overflow can occur for operands of unlike signs. Operands of like signs never causes overflow, as shown in the following example.

| MINUEND    | 1111 | 0111 | +127 |     |
|------------|------|------|------|-----|
| SUBTRAHEND | 0000 | 1100 | -64  | (-) |
| DIFFERENCE | 1111 | 1011 | +191 |     |

The minuend sign has changed from positive to negative, giving an incorrect difference. Thus, overflow is set to 1. Another method for predicting an overflow is to observe the carry into and out of the sign bit. If there is a carry in and no carry out, then overflow has occurred. This flag is also used with logical operation and rotate instructions to indicate the parity of the result. The number of 1 bits in a byte are counted. If the total is odd, then odd parity (P=0) is flagged. If the total is even, then even parity (P=1) is flagged.

During search instructions (**CPI**, **CPIR**, **CPD**, **CPDR**) and block transfer instructions (**LDI**, **LDIR**, **LDD**, **LDDR**), the P/V Flag monitors the state of the byte count register (BC). When decrementing, the byte counter results in a zero value and the flag is reset to 0; otherwise the flag is logic 1.

During **LD A, I** and **LD A, R** instructions, the P/V Flag is set to 1 with the contents of the interrupt enable flip-flop (IEF2) for storage or testing. When inputting a byte from an I/O device, **IN r,(C)**, the flag is adjusted to indicate the parity of the data.

#### Half-Carry Flag

The Half-Carry (H) Flag is set or reset, depending on the carry and borrow status between Bits 3 and 4 of an 8-bit arithmetic operation. This flag is used by the decimal adjust accumulator instruction (**DAA**) to correct the result of a packed BCD addition or subtraction. The H flag is set to 1 or reset to 0, according to the following table.

| Н | ADD                                      | SUBTRACT                       |
|---|------------------------------------------|--------------------------------|
| 1 | There is a carry from<br>Bit 3 to Bit 4  | There is a borrow from Bit 4.  |
| 0 | There is no carry from<br>Bit 3 to Bit 4 | There is no borrow from Bit 4. |

#### **Zero Flag**

The Zero (Z) Flag is set to 1 or reset to 0 if the result generated by the execution of certain instructions is zero. For 8-bit arithmetic and logical operations, the Z Flag is set to 1 if the resulting byte in the Accumulator is 0. If the byte is not 0, the Z Flag is reset to 0.

For compare (search) instructions, the Z Flag is set to 1 if a comparison is found between the value in the Accumulator and the memory located pointed to by the contents of the register pair HL. When testing a bit in a register or memory location, the Z Flag contains the complemented state of the indicated bit (see the **BIT b, m** instruction).

When inputting or outputting a byte between a memory location and an I/O device (INI, IND, OUTI and OUTD), if the result of B-1 is zero, the Z Flag is set to 1. Otherwise, the Z Flag is reset. Also, for byte inputs from I/O devices using IN r,(C), the Z Flag is set to 1 to indicate a zero byte input.

#### Sign Flag

The Sign (S) Flag stores the state of the most-significant bit of the Accumulator (Bit 7). When the eZ80 performs arithmetic operations on signed numbers, binary two's complement notation is used to represent and process numerical information. A positive number is identified by a 0 in Bit 7. A negative number is identified by a 1. The binary equivalent of the magnitude of a positive number is stored in Bits 0-6 for a total range of 0-127. A negative number is represented by the two's complement of the equivalent positive number. The total range for negative numbers is -1 to -128.

When inputting a byte from an I/O device to a register, IN r,(C), the S Flag indicates either positive (S=0) or negative (S=1) data.

#### Instructions

VV

The notations in the eZ80 instructions are defined in the following table.

Mnemonic Definition CC A condition code C, NC, Z, NZ, P, M, PO, PE, V, or NV. cc' A condition code C, NC, Z, or NZ. d An 8-bit signed displacement -128 to 127. A 16- or 24-bit immediate value or direct address. Mmn m A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). An 8-bit immediate value or port number in the range of 0-255 or 0-FFH. n A, B, C, D, E, H, L, n, or (HL) р BC, DE, HL, IX+d, or IY+d. pp BC, DE, HL, SP, IX, or IY. qq A, B, C, D, E, H, L. r, r' IX+d or IY+d. ii HL, IX, or IY. rr A, B, C, D, E, H, L, n, (HL), (IX+d), or (IY+d). s BC, DE, HL, or SP. SS BC, DE, HL, IX, or IY. tt HL. IX+d. or IY+d. uu

AF, BC, DE, HL, IX, or IY.

**Table 6. Instruction Notations** 



# ADC A, s ADD with Carry

#### **Operation**

$$A \leftarrow A + s + CY$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand, along with the Carry Flag (c in the F register), is added to the contents of the Accumulator, which contain the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set if carry from Bit 3; reset otherwise.

P/V Set if overflow; reset otherwise.

N Reset.

C Set if carry from Bit 7; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| ADC      | A,r      | X        | 1      | jj             |
| ADC      | A,n      | Х        | 2      | CE, nn         |
| ADC      | A,(HL)   | Х        | 2      | 8E             |
| ADC.S    | A,(HL)   | 1        | 3      | 52, 8E         |
| ADC.L    | A,(HL)   | 0        | 3      | 49, 8E         |
| ADC      | A,(IX+d) | Х        | 4      | DD, 8E, dd     |
| ADC.S    | A,(IX+d) | 1        | 5      | 52, DD, 8E, dd |
| ADC.L    | A,(IX+d) | 0        | 5      | 49, DD, 8E, dd |
| ADC      | A,(IY+d) | Х        | 4      | FD, 8E, dd     |
| ADC.S    | A,(IY+d) | 1        | 5      | 52, FD, 8E, dd |
| ADC.L    | A,(IY+d) | 0        | 5      | 49, FD, 8E, dd |

jj = binary code 10 001 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

ADC HL, ss ADD with Carry

#### Operation

$$HL \leftarrow HL + ss + CY$$

#### **Description**

The ss operand is any of the BC, DE, HL, or SP registers. The ss operand, along with the Carry Flag (C in the F register) is added to the contents of the HL register, which contains the result. ADL mode affects operations with the HL, BC, DE, and SP registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set if carry from Bit 11; reset otherwise.

**P/V** Set if overflow; reset otherwise.

N Reset.

C Set if carry from MSB; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| ADC      | HL,ss    | X        | 2      | ED, kk     |
| ADC.S    | HL,ss    | 1        | 3      | 52, ED, kk |
| ADC.L    | HL,ss    | 0        | 3      | 49, ED, kk |

kk = binary code 01 ss1 010 where ss identifies the BC, DE, HL, or SP register assembled as follows into the object code.

| Register | SS |
|----------|----|
| ВС       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



# ADD A, s ADD without Carry

#### **Operation**

$$A \leftarrow A + s$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is added to the contents of the Accumulator, which contains the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

**H** Set if carry from Bit 3; reset otherwise.

**P/V** Set if overflow; reset otherwise.

N Reset.

C Set if carry from Bit 7; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| ADD      | A,r      | X        | 1      | jj             |
| ADD      | A,n      | Х        | 2      | C6, nn         |
| ADD      | A,(HL)   | Х        | 2      | 86             |
| ADD.S    | A,(HL)   | 1        | 3      | 52, 86         |
| ADD.L    | A,(HL)   | 0        | 3      | 49, 86         |
| ADD      | A,(IX+d) | Х        | 4      | DD, 86, dd     |
| ADD.S    | A,(IX+d) | 1        | 5      | 52, DD, 86, dd |
| ADD.L    | A,(IX+d) | 0        | 5      | 49, DD, 86, dd |
| ADD      | A,(IY+d) | Х        | 4      | FD, 86, dd     |
| ADD.S    | A,(IY+d) | 1        | 5      | 52, FD, 86, dd |
| ADD.L    | A,(IY+d) | 0        | 5      | 49, FD, 86, dd |

jj = binary code 10 000 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

ADD rr, ss ADD without Carry

#### Operation

$$rr \leftarrow rr + ss$$

#### **Description**

The ss operand is any of the BC, DE, HL, or SP registers. The destination rr register is any of the HL, IX, or IY registers. The ss operand is added to the contents of the rr register, which contain the result. ADL mode affects operations with the HL, IX, IY, BC, DE, and SP registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Set if carry from Bit 11; reset otherwise.

P/V Not affected.

N Reset.

C Set if carry from MSB; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| ADD      | HL,ss    | X        | 1      | kk         |
| ADD.S    | HL,ss    | 1        | 2      | 52, kk     |
| ADD.L    | HL,ss    | 0        | 2      | 49, kk     |
| ADD      | IX,ss    | Х        | 2      | DD, kk     |
| ADD.S    | IX,ss    | 1        | 3      | 52, DD, kk |
| ADD.L    | IX,ss    | 0        | 3      | 49, DD, kk |
| ADD      | IY,ss    | Х        | 2      | FD, kk     |
| ADD.S    | IY,ss    | 1        | 3      | 52, FD, kk |
| ADD.L    | IY,ss    | 0        | 3      | 49, FD, kk |

kk = binary code 00 ss1 001 where ss identifies the BC, DE, HL, or SP register assembled as follows into the object code.

| Register | SS |
|----------|----|
| ВС       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



# AND A, s Logical AND

#### **Operation**

$$A \leftarrow A \bullet s$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is bitwise AND'ed with the contents of the Accumulator, which contain the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set.

P/V Set if parity is even; reset otherwise.

N Reset.

C Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| AND      | A,r      | X        | 1      | jj             |
| AND      | A,n      | Х        | 2      | E6, nn         |
| AND      | A,(HL)   | Х        | 2      | A6             |
| AND.S    | A,(HL)   | 1        | 3      | 52, A6         |
| AND.L    | A,(HL)   | 0        | 3      | 49, A6         |
| AND      | A,(IX+d) | Х        | 4      | DD, A6, dd     |
| AND.S    | A,(IX+d) | 1        | 5      | 52, DD, A6, dd |
| AND.L    | A,(IX+d) | 0        | 5      | 49, DD, A6, dd |
| AND      | A,(IY+d) | Х        | 4      | FD, A6, dd     |
| AND.S    | A,(IY+d) | 1        | 5      | 52, FD, A6, dd |
| AND.L    | A,(IY+d) | 0        | 5      | 49, FD, A6, dd |

jj = binary code 10 100 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

BIT b, m
Test Bit

#### **Operation**

 $Z \leftarrow \sim mb$ 

#### **Description**

The m operand is any of r, (HL), (IX+d), or (IY+d). This instruction tests Bit b in the specified register or memory location and sets the Z Flag if the bit is zero. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if Bit b is zero; reset otherwise.

H Set.

P/V Not affected.

N Reset.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| BIT      | b,r      | X        | 2      | CB, jj             |
| BIT      | b,(HL)   | Х        | 3      | CB, kk             |
| BIT.S    | b,(HL)   | 1        | 4      | 52, CB, kk         |
| BIT.L    | b,(HL)   | 0        | 4      | 49, CB, kk         |
| BIT      | b,(IX+d) | Х        | 5      | DD, CB, dd, kk     |
| BIT.S    | b,(IX+d) | 1        | 6      | 52, DD, CB, dd, kk |
| BIT.L    | b,(IX+d) | 0        | 6      | 49, DD, CB, dd, kk |
| BIT      | b,(IY+d) | Х        | 5      | FD, CB, dd, kk     |
| BIT.S    | b,(IY+d) | 1        | 6      | 52, FD, CB, dd, kk |
| BIT.L    | b,(IY+d) | 0        | 6      | 49, FD, CB, dd, kk |

jj = binary code 01 bbb rrr, and kk = binary code 01 bbb 110; where rrr identifies the A, B, C, D, E, H, or L register and bbb identifies the bit tested assembled as follows into the object code.

| Bit Tested | bbb | Register | rrr |
|------------|-----|----------|-----|
| 0          | 000 | Α        | 111 |
| 1          | 001 | В        | 000 |
| 2          | 010 | С        | 001 |
| 3          | 011 | D        | 010 |
| 4          | 100 | Е        | 011 |
| 5          | 101 | Н        | 100 |
| 6          | 110 | L        | 101 |
| 7          | 111 |          |     |



# CALL Mmn CALL Subroutine

#### Operation

 $\begin{array}{l} (SP) \leftarrow PC \\ PC \leftarrow Mmn \end{array}$ 

#### **Description**

The return address, which follows this instruction, is pushed onto the stack and then the program counter is loaded with the Mmn operand and execution continues at that address. The Mmn operand is a 16- or 24-bit address, depending on the instruction and/or the ADL mode. The low-order byte of the mn operand is the first byte after the Op Code.

| ADL | Prefix | Operation                                                                          |
|-----|--------|------------------------------------------------------------------------------------|
| 0   | None   | Stack 2-byte logical return address using SPS mapped by MBASE.                     |
|     |        | Keep ADL cleared to 0. Load a 2-byte logical address from the instruction into PC. |
| 1   | None   | Stack 3-byte return address using SPL.                                             |
|     |        | Keep ADL set to 1. Load a 3-byte logical address from the instruction into PC.     |
| 0   | .IS    | Stack 2-byte logical return address using SPS mapped by MBASE.                     |
|     |        | Stack a 00 byte using SPL.                                                         |
|     |        | Keep ADL cleared to 0. Load a 2-byte logical address from the instruction into PC. |
| 1   | .IS    | Stack 2 LS bytes of the return address using SPS mapped by MBASE.                  |
|     |        | Stack the MS byte of the return address using SPL.                                 |
|     |        | Stack a 01 byte using SPL.                                                         |
|     |        | Clear ADL to 0. Load a 2-byte logical address from the instruction into PC.        |
| 0   | .IL    | Stack 2-byte logical return address using SPL.                                     |
|     |        | Stack a 00 byte using SPL.                                                         |
|     |        | Set ADL to 1. Load a 3-byte address from the instruction into PC.                  |
| 1   | .IL    | Stack 3-byte return address using SPL.                                             |
|     |        | Stack a 01 byte using SPL.                                                         |
|     |        | Keep ADL set to 1. Load a 3-byte address from the instruction into PC.             |

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| CALL     | mn       | 0        | 5      | CD, mn, mn         |
| CALL     | Mmn      | 1        | 7      | CD, mn, mn, MM     |
| CALL.IS  | mn       | 0        | 7      | 40, CD, mn, mn     |
| CALL.IS  | mn       | 1        | 8      | 49, CD, mn, mn     |
| CALL.IL  | Mmn      | 0        | 8      | 52, CD, mn, mn, MM |
| CALL.IL  | Mmn      | 1        | 9      | 5B, CD, mn, mn, MM |

CALL cc, Mmn
Conditional CALL Subroutine

#### Operation

If cc True:  $(SP) \leftarrow PC$   $PC \leftarrow Mmn$ 

#### **Description**

If condition cc is true, the return address, which follows this instruction, is pushed onto the stack and then the program counter is loaded with the Mmn operand and execution continues at the new PC address. The Mmn operand is a 16- or 24-bit address, depending on the instruction and/or the ADL mode. The low-order byte of the mn operand is the first byte after the Op Code.

| ADL | Prefix | Operation                                                                                                                                                                                                                     |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | None   | Stack 2-byte logical return address using SPS mapped by MBASE.  Keep ADL cleared to 0. Load a 2-byte logical address from the instruction into PC.                                                                            |
| 1   | None   | Stack 3-byte return address using SPL. Keep ADL set to 1. Load a 3-byte logical address from the instruction into PC.                                                                                                         |
| 0   | .IS    | Stack 2-byte logical return address using SPS mapped by MBASE. Stack a 00 byte using SPL. Keep ADL cleared to 0. Load a 2-byte logical address from the instruction into PC.                                                  |
| 1   | .IS    | Stack two LS bytes of the return address using SPS mapped by MBASE. Stack the MS byte of the return address using SPL. Stack a 01 byte using SPL. Clear ADL to 0. Load a 2-byte logical address from the instruction into PC. |
| 0   | .IL    | Stack 2-byte logical return address using SPL. Stack a 00 byte using SPL. Set ADL to 1. Load a 3-byte address from the instruction into PC.                                                                                   |
| 1   | .IL    | Stack 3-byte return address using SPL. Stack a 01 byte using SPL. Keep ADL set to 1. Load a 3-byte address from the instruction into PC.                                                                                      |



#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| CALL     | cc,mn    | 0        | 5      | kk, mn, mn         |
| CALL     | cc,Mmn   | 1        | 7      | kk, mn, mn, MM     |
| CALL.IS  | cc,mn    | 0        | 7      | 40, kk, mn, mn     |
| CALL.IS  | cc,mn    | 1        | 8      | 49, kk, mn, mn     |
| CALL.IL  | cc,Mmn   | 0        | 8      | 52, kk, mn, mn, MM |
| CALL.IL  | cc,Mmn   | 1        | 9      | 5B, kk, mn, mn, MM |

kk = binary code 11 ccc 100 where ccc identifies one of status conditions assembled as follows into the object code.

| CCC | Condition         | Relevant Flag |
|-----|-------------------|---------------|
| 000 | NZ (non zero)     | Z             |
| 001 | Z (zero)          | Z             |
| 010 | NC (non carry)    | С             |
| 011 | C (carry)         | С             |
| 100 | PO (parity odd)   | P/V           |
| 101 | PE (parity even)  | P/V           |
| 110 | P (sign positive) | S             |
| 111 | M (sign negative) | S             |

CCF
Complement Carry Flag

## Operation

$$\textbf{CY} \leftarrow \textbf{\sim} \textbf{CY}$$

#### **Description**

The Carry Flag bit in the F register is inverted.

#### **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Previous carry is copied.

P/V Not affected.

N Reset.

C Set if carry was cleared to 0 before operation; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| CCF      | _        | X        | 1      | 3F       |



## CP A, s

Compare with Accumulator

#### **Operation**

#### A - s

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is compared with (subtracted from) the contents of the Accumulator. The execution of this instruction does not affect the contents of the Accumulator or the s operand. ADL mode affects operation with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set if borrow from Bit 4; reset otherwise.

P/V Set if overflow: reset otherwise.

N Set.

C Set if borrow; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| СР       | A,r      | X        | 1      | jj             |
| СР       | A,n      | Х        | 2      | FE, nn         |
| СР       | A,(HL)   | Х        | 2      | BE             |
| CP.S     | A,(HL)   | 1        | 3      | 52, BE         |
| CP.L     | A,(HL)   | 0        | 3      | 49, BE         |
| СР       | A,(IX+d) | Х        | 4      | DD, BE, dd     |
| CP.S     | A,(IX+d) | 1        | 5      | 52, DD, BE, dd |
| CP.L     | A,(IX+d) | 0        | 5      | 49, DD, BE, dd |
| СР       | A,(IY+d) | Х        | 4      | FD, BE, dd     |
| CP.S     | A,(IY+d) | 1        | 5      | 52, FD, BE, dd |
| CP.L     | A,(IY+d) | 0        | 5      | 49, FD, BE, dd |

jj = binary code 10 111 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

CPD Compare Decrement

## Operation

## **Description**

The contents of the memory location that the HL register points to are compared to the contents of the Accumulator, which are not affected by this instruction. The HL and BC registers are decremented.

ADL mode affects operation with the HL and BC registers. ADL mode may be overridden with the .S or .L suffix.

## **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if A = (HL); reset otherwise.

H Set if borrow from Bit 4; reset otherwise.

P/V Set if BC  $-1 \neq 0$ ; reset otherwise.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| CPD      | _        | X        | 3      | ED, A9     |
| CPD.S    | _        | 1        | 4      | 52, ED, A9 |
| CPD.L    | _        | 0        | 4      | 49, ED, A9 |



# **CPDR**

Compare Decrement Repeat

# Operation

## **Description**

The contents of the memory location that the HL register points to are compared to the contents of the Accumulator, which are not affected by this instruction. The HL and BC registers are decremented. The above operation is repeated, unless

A = (HL) or BC are decremented to zero.

ADL mode affects operation with the HL and BC registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if A = (HL); reset otherwise.

H Set if borrow from Bit 4; reset otherwise.

P/V Set if BC  $-1 \neq 0$ ; reset otherwise.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| CPDR     | _        | X        | 4/3    | ED, B9     |
| CPDR.S   | _        | 1        | 5/3    | 52, ED, B9 |
| CPDR.L   | _        | 0        | 5/3    | 49, ED, B9 |

**CPI**Compare Increment

## Operation

A – (HL) HL ← HL + 1 BC ← BC – 1

# **Description**

The contents of the memory location that the HL register points to are compared to the contents of the Accumulator, which are not affected by this instruction. The HL register increments and the BC register decrements.

ADL mode affects operation with the HL and BC registers. ADL mode may be overridden with the .S or .L suffix.

## **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if A = (HL); reset otherwise.

H Set if borrow from Bit 4; reset otherwise.

**P/V** Set if BC -1 ≠ 0; reset otherwise.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| CPI      | _        | X        | 3      | ED, A1     |
| CPI.S    | _        | 1        | 4      | 52, ED, A1 |
| CPI.L    | _        | 0        | 4      | 49, ED, A1 |



# **CPIR**

Compare Increment Repeat

# Operation

## **Description**

The contents of the memory location that the HL register points to are compared to the contents of the Accumulator, which are not affected by this instruction. The HL register increments and the BC register decrements. The above operation is repeated, unless A = (HL) or BC decrements to zero.

ADL mode affects operation with the HL and BC registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if A = (HL); reset otherwise.

H Set if borrow from Bit 4; reset otherwise.

P/V Set if BC  $-1 \neq 0$ ; reset otherwise.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| CPIR     | _        | X        | 4/3    | ED, B1     |
| CPIR.S   | _        | 1        | 5/3    | 52, ED, B1 |
| CPIR.L   | _        | 0        | 5/3    | 49, ED, B1 |

CPL Complement Accumulator

# Operation

$$A \leftarrow \sim A$$

# **Description**

All bits in the Accumulator (register A) are inverted (1's complement).

## **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Set.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| CPL      | _        | X        | 1      | 2F       |



# DAA

Decimal Adjust Accumulator

# **Operation**

\_\_

## **Description**

This instruction conditionally adjusts the Accumulator for BCD addition and subtraction operations. For addition (ADD, ADC, INC) or subtraction (SUB, SBC, DEC, NEG), the following table indicates the operation performed.

| Operation | C Before<br>DAA | Hex Value<br>in Upper<br>Digit<br>(Bits 7-4) | H Before<br>DAA | Hex Value<br>in Lower<br>Digit<br>(Bits 3-0) | Number<br>Added to<br>Byte | C After<br>DAA |
|-----------|-----------------|----------------------------------------------|-----------------|----------------------------------------------|----------------------------|----------------|
|           | 0               | 0-9                                          | 0               | 0-9                                          | 00                         | 0              |
|           | 0               | 0-8                                          | 0               | A-F                                          | 06                         | 0              |
|           | 0               | 0-9                                          | 1               | 0-3                                          | 06                         | 0              |
| ADD       | 0               | A-F                                          | 0               | 0-9                                          | 60                         | 1              |
| ADC       | 0               | 9-F                                          | 0               | A-F                                          | 66                         | 1              |
| INC       | 0               | A-F                                          | 1               | 0-3                                          | 66                         | 1              |
|           | 1               | 0-2                                          | 0               | 0-9                                          | 60                         | 1              |
|           | 1               | 0-2                                          | 0               | A-F                                          | 66                         | 1              |
|           | 1               | 0-3                                          | 1               | 0-3                                          | 66                         | 1              |
| SUB       | 0               | 0-9                                          | 0               | 0-9                                          | 00                         | 0              |
| SBC       | 0               | 0-8                                          | 1               | 6-F                                          | FA                         | 0              |
| DEC       | 1               | 7-F                                          | 0               | 0-9                                          | A0                         | 1              |
| NEG       | 1               | 6-F                                          | 1               | 6-F                                          | 9A                         | 1              |

## **Condition Bits Affected**

- ${f S}$  Set if the MSB of the Accumulator is 1 after the operation; reset otherwise.
- **Z** Set if result is zero; reset otherwise.
- H See instruction.
- P/V Set if the Accumulator is even parity after the operation; reset otherwise.
- N Not affected.
- C See instruction.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| DAA      | _        | X        | 1      | 27       |

DEC qq

## Operation

If .L or (ADL and not .S) 
$$qq[23:0] \leftarrow qq[23:0] - 1$$
 else  $qq[15:0] \leftarrow qq[15:0] - 1$   $qq[23:16] \leftarrow 0$ 

# **Description**

The qq operand is any of the BC, DE, HL, IX, IY, or SP registers. The contents of the specified register decrement by 1. ADL mode affects operation with the BC, DE, HL, SP, IX and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| DEC      | SS       | X        | 1      | kk         |
| DEC.S    | SS       | 1        | 2      | 52, kk     |
| DEC.L    | SS       | 0        | 2      | 49, kk     |
| DEC      | IX       | X        | 1      | DD, 2B     |
| DEC.S    | IX       | 1        | 2      | 52, DD, 2B |
| DEC.L    | IX       | 0        | 2      | 49, DD, 2B |
| DEC      | IY       | X        | 1      | FD, 2B     |
| DEC.S    | IY       | 1        | 2      | 52, FD, 2B |
| DEC.L    | IY       | 0        | 2      | 49, FD, 2B |

kk = binary code 00 ss1 011 where ss identifies the BC, DE, HL, or SP register assembled as follows into the object code.

| Register | SS |
|----------|----|
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



# DEC m

# Operation

$$m \leftarrow m - 1$$

## **Description:**

The m operand is any of r, (HL), (IX+d), or (IY+d). The m operand decrements by 1. ADL mode affects operation with registers HL, IX, and IY. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set is borrowed from Bit 4; reset otherwise.

**P/V** Set if operand was 80H before operation; reset otherwise.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| DEC      | r        | X        | 1      | jj             |
| DEC      | (HL)     | X        | 4      | 35             |
| DEC.S    | (HL)     | 1        | 5      | 52, 35         |
| DEC.L    | (HL)     | 0        | 5      | 49, 35         |
| DEC      | (IX+d)   | X        | 6      | DD, 35, dd     |
| DEC.S    | (IX+d)   | 1        | 7      | 52, DD, 35, dd |
| DEC.L    | (IX+d)   | 0        | 7      | 49, DD, 35, dd |
| DEC      | (IY+d)   | X        | 6      | FD, 35, dd     |
| DEC.S    | (IY+d)   | 1        | 7      | 52, FD, 35, dd |
| DEC.L    | (IY+d)   | 0        | 7      | 49, FD, 35, dd |

jj = binary code 00 rrr 101 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

DI Disable Interrupt

# Operation

 $\mathsf{IEF} \leftarrow \mathbf{0}$ 

# **Description:**

This instruction disables the maskable interrupts by resetting the interrupt enable flags (IEF1 and IEF2).

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| DI       | _        | X        | 1      | F3       |



# DJNZ d

Decrement B Jump not Zero

# Operation

$$B \leftarrow B - 1$$
If B \neq 0
PC \leftler PC + d

# **Description**

The B register decrements by 1. If the resultant value in register B is not zero, the two's complement displacement d is added to the value of the program counter. The jump is measured from the address of the instruction Op Code following this instruction.

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| DJNZ     | d        | X        | 2/4    | 10, dd   |

Enable Interrupt

# Operation

IEF ← 1

# **Description**

This instruction sets the interrupt enable flags (IEF1 and IEF2) to a logic 1, which allows any maskable interrupt to be recognized.

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| EI       | _        | X        | 1      | FB       |



EX AF, AF'
Exchange AF and AF'

# Operation

 $A \leftrightarrow A'$  $F \leftrightarrow F'$ 

# **Description**

The contents of the Accumulator and Flag registers (AF) are exchanged with the contents of the alternate Accumulator and alternate Flag registers (AF').

## **Condition Bits Affected**

| Ī | Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|---|----------|----------|----------|--------|----------|
| F | EX       | AF,AF'   | X        | 1      | 08       |

EX DE, HL Exchange DE with HL

# Operation

 $\text{DE} \leftrightarrow \text{HL}$ 

# **Description**

The contents of the DE register are exchanged with the contents of the HL register.

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| EX       | DE,HL    | X        | 1      | EB       |

42



EX (SP), rr Exchange Stack and Register

# Operation

```
If .L or (ADL and not .S)  (\mathsf{SPL+2}) \leftrightarrow \mathsf{rr}[23:16] \\ (\mathsf{SPL+1}) \leftrightarrow \mathsf{rr}[15:8] \\ (\mathsf{SPL+0}) \leftrightarrow \mathsf{rr}[7:0] \\ \mathsf{else} \\ (\mathsf{SPS+1}) \leftrightarrow \mathsf{rr}[15:8] \\ (\mathsf{SPS+0}) \leftrightarrow \mathsf{rr}[7:0] \\ \mathsf{rr}[23:16] \leftarrow 0
```

## **Description**

The contents of the specified register are exchanged with the memory location specified by the contents of the stack pointer.

ADL mode affects operation with the SP, HL, IX, and IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| EX       | (SP),HL  | X        | 5,7    | E3         |
| EX.S     | (SP),HL  | 1        | 6      | 52, E3     |
| EX.L     | (SP),HL  | 0        | 8      | 49, E3     |
| EX       | (SP),IX  | X        | 6,8    | DD, E3     |
| EX.S     | (SP),IX  | 1        | 7      | 52, DD, E3 |
| EX.L     | (SP),IX  | 0        | 9      | 49, DD, E3 |
| EX       | (SP),IY  | X        | 6,8    | FD, E3     |
| EX.S     | (SP),IY  | 1        | 7      | 52, FD, E3 |
| EX.L     | (SP),IY  | 0        | 9      | 49, FD, E3 |

EXX

Exchange with Alternate Register Set

# Operation

 $\begin{array}{c} BC \leftrightarrow BC' \\ DE \leftrightarrow DE' \\ HL \leftrightarrow HL' \end{array}$ 

# **Description**

The contents of the BC, DE, and HL registers are exchanged with the alternate BC, DE, and HL registers.

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| EXX      | _        | X        | 1      | D9       |





# Operation

\_\_\_

# **Description**

The **HALT** instruction suspends CPU operation until a subsequent interrupt or reset is received. While in the halt state, the CPU executes NOPs.

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| HALT     | _        | X        | 1      | 76       |

IM n
Set Interrupt Mode

## Operation

\_\_\_

#### **Description**

The n operand is any of the following interrupt modes:

- Interrupt mode 0—In this mode, the interrupting device inserts an instruction on the data bus during an interrupt acknowledge cycle.
- Interrupt mode 1—In this mode, the CPU responds to an interrupt by executing a restart to location 000038H.
- Interrupt mode 2—In this mode, the interrupting device places the low-order address of the interrupt vector on the data bus during an interrupt acknowledge cycle. The I register provides the high-order byte of the interrupt vector table address. The 16-bit value at this address is the starting address of the interrupt service routine.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| IM       | 0        | X        | 2      | ED, 46   |
| IM       | 1        | Х        | 2      | ED, 56   |
| IM       | 2        | Х        | 2      | ED, 5e   |



# IN A (n)

Input I/O Port to Accumulator

# Operation

# **Description**

The n operand is placed on address bus (7:0), the contents of the Accumulator on address bus (15:8), and zero on address bus (23:16). The byte at this I/O address is loaded into the Accumulator.

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| IN       | (n)      | X        | 3      | DB, nn   |

## **Operation**

$$r \leftarrow (C)$$

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is loaded into the specified register.

#### **Condition Bits Affected**

S Set if Bit 7 is 1; reset otherwise.

Z Set if byte is 0; reset otherwise.

H Reset.

P/V Set if parity is even; reset otherwise.

N Reset.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| IN       | (C)      | ind      | 3      | ED, jj   |

jj = binary code 01 rrr 000 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |



INO r, (n)
Input I/O Port to Register

# Operation

$$\begin{array}{l} adr[23:8] \leftarrow 0 \\ adr[7:0] \leftarrow n \\ r \leftarrow (adr) \end{array}$$

## **Description**

The n operand is placed on address bus (7:0) and address bus (23:8) are zero. The byte at this I/O address is loaded into the specified register.

#### **Condition Bits Affected**

S Set if Bit 7 is 1; reset otherwise.

Z Set if byte is 0; reset otherwise.

H Reset.

P/V Set if parity is even; reset otherwise.

N Reset.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| IN0      | r,(n)    | X        | 4      | ED, jj, nn |

jj = binary code 00 rrr 000 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

INC qq Increment Register

## Operation

If .L or (ADL and not .S) 
$$qq[23:0] \leftarrow qq[23:0] + 1$$
 else  $qq[15:0] \leftarrow qq[15:0] + 1$   $qq[23:16] \leftarrow 0$ 

# **Description**

The qq operand is any of the BC, DE, HL, SP, IX, or IY registers. The contents of the specified register increment by 1. ADL mode affects operation with the BC, DE, HL, SP, IX and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INC      | SS       | X        | 1      | kk         |
| INC.S    | SS       | 1        | 2      | 52, kk     |
| INC.L    | SS       | 0        | 2      | 49, kk     |
| INC      | IX       | X        | 1      | DD, 23     |
| INC.S    | IX       | 1        | 2      | 52, DD, 23 |
| INC.L    | IX       | 0        | 2      | 49, DD, 23 |
| INC      | IY       | X        | 1      | FD, 23     |
| INC.S    | IY       | 1        | 2      | 52, FD, 23 |
| INC.L    | IY       | 0        | 2      | 49, FD, 23 |

kk = binary code 00 ss0 011 where ss identifies the BC, DE, HL, or SP register assembled as follows into the object code.

| Register | SS |
|----------|----|
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



# INC m

## **Operation**

$$m \leftarrow m + 1$$

## **Description**

The m operand is any of r, (HL), (IX+d), or (IY+d). The m operand increments by 1. ADL mode affects operation with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

**H** Set if carry from Bit 3.

P/V Set if operand was 7FH before operation.

N Reset.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| INC      | r        | X        | 1      | jj             |
| INC      | (HL)     | X        | 4      | 34             |
| INC.S    | (HL)     | 1        | 5      | 52, 34         |
| INC.L    | (HL)     | 0        | 5      | 49, 34         |
| INC      | (IX+d)   | X        | 6      | DD, 34, dd     |
| INC.S    | (IX+d)   | 1        | 7      | 52, DD, 34, dd |
| INC.L    | (IX+d)   | 0        | 7      | 49, DD, 34, dd |
| INC      | (IY+d)   | X        | 6      | FD, 34, dd     |
| INC.S    | (IY+d)   | 1        | 7      | 52, FD, 34, dd |
| INC.L    | (IY+d)   | 0        | 7      | 49, FD, 34, dd |

jj = binary code 00 rrr 100 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code.

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

IND
Input and Decrement HL

# Operation

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and HL registers are decremented. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| IND      | _        | X        | 5      | ED, AA     |
| IND.S    | _        | 1        | 6      | 52, ED, AA |
| IND.L    | _        | 0        | 6      | 49, ED, AA |



# IND2

Input and Decrement HL

# Operation

$$(HL) \leftarrow (C)$$
  
 $B \leftarrow B - 1$   
 $C \leftarrow C - 1$   
 $HL \leftarrow HL - 1$ 

# **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B, C, and HL registers are decremented. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

# **Condition Bits Affected**

S Not affected.

Z Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| IND2     | _        | Х        | 5      | ED, 8C     |
| IND2.S   | _        | 1        | 6      | 52, ED, 8C |
| IND2.L   | _        | 0        | 6      | 49, ED, 8C |

IND2R

Input and Decrement HL - Repeat

## Operation

```
repeat:  \{ \quad (HL) \leftarrow (C) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B, C, and HL registers are decremented. The instruction repeats until the B register equals zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| IND2R    | _        | X        | 5/3    | ED, 9C     |
| IND2R.S  | _        | 1        | 6/3    | 52, ED, 9C |
| IND2R.L  | _        | 0        | 6/3    | 49, ED, 9C |



# **INDM**

Input and Decrement HL

# Operation

$$(HL) \leftarrow (C)$$
  
 $B \leftarrow B - 1$   
 $C \leftarrow C - 1$   
 $HL \leftarrow HL - 1$ 

# **Description**

The contents of the C register are placed on address bus (7:0) and zero on address bus (23:8). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B, C, and HL registers are decremented. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

# **Condition Bits Affected**

S Not affected.

**Z** Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INDM     | _        | X        | 5      | ED, 8A     |
| INDM.S   | _        | 1        | 6      | 52, ED, 8A |
| INDM.L   | _        | 0        | 6      | 49, ED, 8A |

## **INDMR**

Input and Decrement HL - Repeat

## Operation

```
repeat:  \{ \quad (HL) \leftarrow (0C) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of the C register are placed on address bus (7:0) and zero on address bus (23:8). The byte at this I/O address is read into the CPU. The contents of HL are placed on the address bus and the byte is written to the memory address specified by the HL register. The B, C, and HL registers are decremented. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INDMR    | _        | X        | 5/3    | ED, 9A     |
| INDMR.S  | _        | 1        | 6/3    | 52, ED, 9A |
| INDMR.L  | _        | 0        | 6/3    | 49, ED, 9A |



# **INDR**

Input and Decrement HL - Repeat

## **Operation**

```
repeat:  \{ \quad (HL) \leftarrow (C) \\ B \leftarrow B - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while } B \neq 0
```

# **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and HL registers are decremented. The instruction repeats until the B register equals zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INDR     | _        | X        | 5/3    | ED, BA     |
| INDR.S   | _        | 1        | 6/3    | 52, ED, BA |
| INDR.L   | _        | 0        | 6/3    | 49, ED, BA |

INI
Input and Increment HL

# Operation

$$(HL) \leftarrow (C)$$

$$B \leftarrow B - 1$$

$$HL \leftarrow HL + 1$$

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B register decrements and the HL register increments. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INI      | _        | X        | 5      | ED, A2     |
| INI.S    | _        | 1        | 6      | 52, ED, A2 |
| INI.L    |          | 0        | 6      | 49, ED, A2 |



# INI2

Input and Increment HL

# Operation

$$(HL) \leftarrow (C)$$
  
 $B \leftarrow B - 1$   
 $C \leftarrow C - 1$   
 $HL \leftarrow HL + 1$ 

# **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and C registers are decremented and the HL register increments. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INI2     | _        | _        | 5      | ED, 84     |
| INI2.S   | _        | _        | 6      | 52, ED, 84 |
| INI2.L   | _        | _        | 6      | 49, ED, 84 |

INI2R

Input and Increment HL - Repeat

# Operation

```
repeat:  \{ \quad (HL) \leftarrow (C) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and C registers are decremented and the HL register increments. The instruction repeats until the B register equals zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INI2R    | _        | X        | 5/3    | ED, 94     |
| INI2R.S  | _        | 1        | 6/3    | 52, ED, 94 |
| INI2R.L  | _        | 0        | 6/3    | 49, ED, 94 |



# **INIM**

Input and Increment HL

# Operation

$$(HL) \leftarrow (0C)$$

$$B \leftarrow B - 1$$

$$C \leftarrow C - 1$$

$$HL \leftarrow HL + 1$$

# **Description**

The contents of the C register are placed on address bus (7:0) and zero on address bus (23:8). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and C registers are decremented and the HL register increments. The Z Flag is set to 1 if the B register decrements to zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B-1 = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INIM     | _        | X        | 5      | ED, 82     |
| INIM.S   | _        | 1        | 6      | 52, ED, 82 |
| INIM.L   | _        | 0        | 6      | 49, ED, 82 |

## **INIMR**

Input and Increment HL - Repeat

# Operation

```
repeat:  \{ \quad (HL) \leftarrow (0C) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of the C register are placed on address bus (7:0) and zero on address bus (23:8). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B and C registers are decremented and the HL register increments. The instruction repeats until the B register equals zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INIMR    | _        | X        | 6/3    | ED, 92     |
| INIMR.S  | _        | 1        | 6/3    | 52, ED, 92 |
| INIMR.L  | _        | 0        | 6/3    | 49, ED, 92 |



# **INIR**

Input and Increment HL - Repeat

## **Operation**

```
repeat:  \{ (HL) \leftarrow (C) \\ B \leftarrow B - 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of BC (15:0) are placed on address bus (15:0) and zero on address bus (23:16). The byte at this I/O address is read into the CPU. The contents of HL are then placed on the address bus and the byte is written to the memory address specified by the HL register. The B register decrements and the HL register increments. The instruction repeats until the B register equals zero.

ADL mode affects operation with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| INIR     | _        | X        | 5/3    | ED, B2     |
| INIR.S   | _        | 1        | 6/3    | 52, ED, B2 |
| INIR.L   | _        | 0        | 6/3    | 49, ED, B2 |

JP (rr)
Jump Indirect

# Operation

If .S 
$$ADL \leftarrow 0$$
 else if .L 
$$ADL \leftarrow 1$$
 If ADL=1 
$$PC[23:0] \leftarrow rr[23:0]$$
 else 
$$PC[15:0] \leftarrow rr[15:0]$$
 
$$PC[23:16] \leftarrow 0$$

# **Description**

The program counter is loaded with the contents of the specified register.

| ADL | Prefix | Operation                                                |
|-----|--------|----------------------------------------------------------|
| 0   | None   | Load a 2-byte logical address from the register into PC. |
|     |        | Keep ADL cleared to 0.                                   |
| 1   | None   | Load a 3-byte logical address from the register into PC. |
|     |        | Keep ADL set to 1.                                       |
| Х   | .L16   | Clear ADL.                                               |
|     |        | Load a 3-byte logical address from the register into PC. |
| X   | .S15   | Set ADL to 1.                                            |
|     |        | Load a 2-byte logical address from the register into PC. |

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
|          |          | 0        |        |            |
| JP       | (HL)     | 1        | 3      | E9         |
| JP.S15   | (HL)     | Х        | 4      | 40, E9     |
| JP.L16   | (HL)     | Х        | 4      | 5B, E9     |
|          |          | 0        |        |            |
| JP       | (IX)     | 1        | 4      | DD, E9     |
| JP.S15   | (IX)     | X        | 5      | 40, DD, E9 |
| JP.L16   | (IX)     | X        | 5      | 5B, DD, E9 |
|          |          | 0        |        |            |
| JP       | (IY)     | 1        | 4      | FD, E9     |
| JP.S15   | (IY)     | X        | 5      | 40, FD, E9 |
| JP.L16   | (IY)     | Х        | 5      | 5B, FD, E9 |

64



# JP Mmn

# **Operation**

```
If .IS  ADL \leftarrow 0  else if .IL  ADL \leftarrow 1  If ADL=1  PC[23:0] \leftarrow Mmn[23:0]  else  PC[15:0] \leftarrow mn[15:0]   PC[23:16] \leftarrow 0
```

# **Description**

The program counter is loaded with the instruction operand. The first byte after the Op Code is the low-order byte of the operand.

| ADL | Prefix | Operation                                                   |
|-----|--------|-------------------------------------------------------------|
| 0   | None   | Load a 2-byte logical address from the instruction into PC. |
|     |        | Keep ADL cleared to 0.                                      |
| 1   | None   | Load a 3-byte logical address from the instruction into PC. |
|     |        | Keep ADL set to 1.                                          |
| X   | .L15   | Clear ADL to 0.                                             |
|     |        | Load a 3-byte logical address from the instruction into PC. |
| X   | .S16   | Set ADL to 1.                                               |
|     |        | Load a 2-byte logical address from the instruction into PC. |

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| JP       | mn       | 0        | 4      | C3, mn, mn         |
| JP       | Mmn      | 1        | 5      | C3, mn, mn, MM     |
| JP.S15   | mn       | Х        | 5      | 40, C3, mn, mn     |
| JP.L16   | Mmn      | Х        | 6      | 5B, C3, mn, mn, MM |

JP cc, Mmn Conditional Jump

## **Operation**

```
If cc TRUE: If .IS ADL \leftarrow 0 else if .IL ADL \leftarrow 1 If ADL=1 PC[23:0] \leftarrow Mmn[23:0] else PC[15:0] \leftarrow mn[15:0] PC[23:16] \leftarrow 0
```

## **Description**

If the condition is true, then the program counter is loaded with the instruction operand. The first byte after the Op Code is the low-order byte of the operand.

| ADL | Prefix | Operation                                                                          |
|-----|--------|------------------------------------------------------------------------------------|
| 0   | None   | Load a 2-byte logical address from the instruction into PC. Keep ADL cleared to 0. |
| 1   | None   | Load a 3-byte logical address from the instruction into PC. Keep ADL set to 1.     |
| X   | .LIL   | Clear ADL to 0. Load a 3-byte logical address from the instruction into PC.        |
| X   | .SIS   | Set ADL to 1. Load a 2-byte logical address from the instruction into PC.          |

#### **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| JP       | cc,mn    | 0        | 4      | kk, mn, mn         |
| JP       | cc,Mmn   | 1        | 5      | kk, mn, mn, MM     |
| JP.SS    | cc,mn    | Х        | 5      | 40, kk, mn, mn     |
| JP.LIL   | cc,Mmn   | X        | 6      | 5B, kk, mn, mn, MM |

kk = binary code 11 ccc 010 where ccc identifies one of status conditions assembled as follows into the object code.

| CCC | Condition         | Relevant Flag |
|-----|-------------------|---------------|
| 000 | NZ (non-zero)     | Z             |
| 001 | Z (zero)          | Z             |
| 010 | NC (non-carry)    | С             |
| 011 | C (carry)         | С             |
| 100 | PO (parity odd)   | P/V           |
| 101 | PE (parity even)  | P/V           |
| 110 | P (sign positive) | S             |
| 111 | M (sign negative) | S             |



# JR d Jump Relative

# Operation

$$PC \leftarrow PC + d$$

# **Description**

The two's-complement displacement d is added to the program counter. The jump is measured from the address of the byte following the instruction (JR Op Code +2).

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| JR       | d        | X        | 3      | 18, dd   |

JR cc, d
Conditional Jump Relative

## Operation

# **Description**

If the condition is true, then the two's-complement displacement d is added to the program counter. The jump is measured from the address of the byte following the instruction (JR Op Code +2).

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| JR       | cc,d     | X        | 2/3    | kk, dd   |

kk = binary code 00 ccc 000 where ccc identifies one of status conditions assembled as follows into the object code.

| CCC | Condition      | Relevant Flag |
|-----|----------------|---------------|
| 100 | NZ (non-zero)  | Z             |
| 101 | Z (zero)       | Z             |
| 110 | NC (non-carry) | С             |
| 111 | C (carry)      | С             |



LD A, I

# Operation

 $A \leftarrow I$ 

# **Description**

The contents of the Interrupt Vector register are loaded into the Accumulator.

#### **Condition Bits Affected**

S Set if the I register is negative; reset otherwise.

Z Set if the I register is zero; reset otherwise.

H Reset.

P/V Contains contents of IEF2.

N Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | A, I     | X        | 2      | ED, 57   |



LD A, MB

# Operation

 $\textbf{A} \leftarrow \textbf{MBASE}$ 

# **Description**

The contents of the Memory Base register are loaded into the Accumulator. In non-ADL mode, no operation occurs (two cycle NOP).

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | A,MB     | 1        | 2      | ED, 6E   |

**70** 

## **Operation**

$$A \leftarrow (Mmn)$$

# **Description**

The contents of the specified memory location are loaded into the Accumulator.

The Mmn operand is 16-bit if non-ADL or the .SIS suffix is used. The Mmn operand is 24-bit if ADL mode or the .LIL suffix is used.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| LD       | A,(mn)   | 0        | 4      | 3A, nn, mm         |
| LD       | A,(Mmn)  | 1        | 5      | 3A, nn, mm, MM     |
| LD.SIS   | A,(mn)   | 1        | 5      | 40, 3A, nn, mm     |
| LD.LIL   | A,(Mmn)  | 0        | 6      | 5B, 3A, nn, mm, MM |

#### **Description**

The pp operand is any of BC, DE, HL, IX+d, or IY+d. The contents of the memory location specified by the contents of the specified register are loaded into the Accumulator.

ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| LD       | A,(BC)   | X        | 2      | 0A             |
| LD.S     | A,(BC)   | 1        | 3      | 52, 0A         |
| LD.L     | A,(BC)   | 0        | 3      | 49, 0A         |
| LD       | A,(DE)   | Х        | 2      | 1A             |
| LD.S     | A,(DE)   | 1        | 3      | 52, 1A         |
| LD.L     | A,(DE)   | 0        | 3      | 49, 1A         |
| LD       | A,(HL)   | Х        | _      | 7E             |
| LD.S     | A,(HL)   | 1        | _      | 52, 7E         |
| LD.L     | A,(HL)   | 0        | _      | 40, 7E         |
| LD       | A,(IX+d) | X        | _      | DD, 7E, dd     |
| LD.S     | A,(IX+d) | 1        | _      | 52, DD, 7E, dd |
| LD.L     | A,(IX+d) | 0        | _      | 49, DD, 7E, dd |
| LD       | A,(IX+d) | X        | 2      | FD, 7E, dd     |
| LD.S     | A,(IX+d) | 1        | 3      | 52, FD, 7E, dd |
| LD.L     | A,(IX+d) | 0        | 3      | 49, FD, 7E, dd |



# LD A, R Load

## Operation

 $A \leftarrow R$ 

# **Description**

The contents of the Refresh register are loaded into the Accumulator.

#### **Condition Bits Affected**

Set if the R register is negative; reset otherwise. Set if the R register is zero; reset otherwise.  $\mathbf{S}$ 

 $\mathbf{Z}$ 

H Reset.

Contains contents of IEF2. P/V

N Reset.

Not affected.  $\mathbf{C}$ 

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | A,I      | X        | 2      | ED, 5F   |

$$(HL) \leftarrow tt$$

#### **Description**

The tt operand is any of BC, DE, HL, IX, or IY. The contents of the multi-byte tt register, which remains unchanged, are stored into the memory location specified by the contents of the multi-byte HL register.

The length of the multi-byte HL and qq registers may be a 16- or 24-bit value, depending on the ADL mode. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| LD       | (HL),BC  | 0/1      | 4/5    | ED, 0F     |
| LD.S     | (HL),BC  | 1        | 5      | 52, ED, 0F |
| LD.L     | (HL),BC  | 0        | 6      | 49, ED, 0F |
| LD       | (HL),DE  | 0/1      | 4/5    | ED, 1F,    |
| LD.S     | (HL),DE  | 1        | 5      | 52, ED, 1F |
| LD.L     | (HL),DE  | 0        | 6      | 49, ED, 1F |
| LD       | (HL),HL  | 0/1      | 4/5    | ED, 2F     |
| LD.S     | (HL),HL  | 1        | 5      | 52, ED, 2F |
| LD.L     | (HL),HL  | 0        | 6      | 49, ED, 2F |
| LD       | (HL),IX  | 0/1      | 4/5    | ED, 3F     |
| LD.S     | (HL),IX  | 1        | 5      | 52, ED, 3F |
| LD.L     | (HL),IX  | 0        | 6      | 49, ED, 3F |
| LD       | (HL),IY  | 0/1      | 4/5    | ED, 3E     |
| LD.S     | (HL),IY  | 1        | 5      | 52, ED, 3E |
| LD.L     | (HL),IY  | 0        | 6      | 49, ED, 3E |



LD I, A

Operation

 $\textbf{I} \leftarrow \textbf{A}$ 

# Description

The contents of the Accumulator are loaded into the Interrupt Vector register.

# **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | I,A      | X        | 2      | ED, 47   |

## **Description**

The tt operand is any of BC, DE, HL, IX, or IY. The ii operand is any of IX+d or IY+d. The contents of the multi-byte tt register, which remain unchanged, are stored into the memory location specified by the contents of the multi-byte ii register. The length of the multi-byte ii and tt registers may be a 16- or 24-bit value, depending on the ADL mode. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands  | ADL Mode | Cycles | Op Codes       |
|----------|-----------|----------|--------|----------------|
| LD       | (IX+d),BC | 0/1      | 5/6    | DD, 0F, dd     |
| LD.S     | (IX+d),BC | 1        | 6      | 52, DD, 0F, dd |
| LD.L     | (IX+d),BC | 0        | 7      | 49, DD, 0F, dd |
| LD       | (IX+d),DE | 0/1      | 5/6    | DD, 1F, dd     |
| LD.S     | (IX+d),DE | 1        | 6      | 52, DD, 1F, dd |
| LD.L     | (IX+d),DE | 0        | 7      | 49, DD, 1F, dd |
| LD       | (IX+d),HL | 0/1      | 5/6    | DD, 2F, dd     |
| LD.S     | (IX+d),HL | 1        | 6      | 52, DD, 2F, dd |
| LD.L     | (IX+d),HL | 0        | 7      | 49, DD, 2F, dd |
| LD       | (IX+d),IX | 0/1      | 5/6    | DD, 3F, dd     |
| LD.S     | (IX+d),IX | 1        | 6      | 52, DD, 3F, dd |
| LD.L     | (IX+d),IX | 0        | 7      | 49, DD, 3F, dd |
| LD       | (IX+d),IY | 0/1      | 5/6    | DD, 3E, dd     |
| LD.S     | (IX+d),IY | 1        | 6      | 52, DD, 3E, dd |
| LD.L     | (IX+d),IY | 0        | 7      | 49, DD, 3E, dd |
| LD       | (IY+d),BC | 0/1      | 5/6    | FD, 0F, dd     |
| LD.S     | (IY+d),BC | 1        | 6      | 52, FD, 0F, dd |
| LD.L     | (IY+d),BC | 0        | 7      | 49, FD, 0F, dd |
| LD       | (IY+d),DE | 0/1      | 5/6    | FD, 1F, dd     |
| LD.S     | (IY+d),DE | 1        | 6      | 52, FD, 1F, dd |
| LD.L     | (IY+d),DE | 0        | 7      | 49, FD, 1F, dd |
| LD       | (IY+d),HL | 0/1      | 5/6    | FD, 2F, dd     |
| LD.S     | (IY+d),HL | 1        | 6      | 52, FD, 2F, dd |
| LD.L     | (IY+d),HL | 0        | 7      | 49, FD, 2F, dd |
| LD       | (IY+d),IX | 0/1      | 5/6    | FD, 3E, dd     |
| LD.S     | (IY+d),IX | 1        | 6      | 52, FD, 3E, dd |
| LD.L     | (IY+d),IX | 0        | 7      | 49, FD, 3E, dd |
| LD       | (IY+d),IY | 0/1      | 5/6    | FD, 3F, dd     |
| LD.S     | (IY+d),IY | 1        | 6      | 52, FD, 3F, dd |
| LD.L     | (IY+d),IY | 0        | 7      | 49, FD, 3F, dd |



LD MB, A

# Operation

 $\textbf{MBASE} \leftarrow \textbf{A}$ 

# **Description**

In ADL mode, the contents of the Accumulator are loaded into the MBASE register. Otherwise, no operation occurs.

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | A,I      | X        | 2      | ED, 6E   |

LD (Mmn), A

## Operation

$$(Mmn) \leftarrow A$$

## **Description**

The contents of the Accumulator are stored into the specified memory location, but remain unchanged.

The Mmn operand is 16-bit if non-ADL or the .SIS suffix is used. The Mmn operand is 24-bit if ADL mode or the .LIL suffix is used.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| LD       | (mn),A   | 0        | 3      | 32, nn, mm         |
| LD       | (Mmn),A  | 1        | 4      | 32, nn, mm, MM     |
| LD.SIS   | (mn),A   | 1        | 4      | 40, 32, nn, mm     |
| LD.LIL   | (Mmn),A  | 0        | 5      | 5B, 32, nn, mm, MM |



LD (Mmn), qq

## **Operation**

 $(Mmn) \leftarrow qq$ 

#### **Description**

The qq operand is any of BC, DE, HL, SP, IX, or IY. The contents of the multi-byte qq register are stored in the specified memory location, but remain unchanged. If ADL mode is set to 1, the entire 24-bit address is specified in the direct address operand and the 24-bit register is loaded into the specified address locations (the direct address and the next two locations). If ADL is reset, the address is generated with MBASE and the 16-bit direct address operand and the 16-bit register is loaded into the specified address locations (the direct address and the next location). SPL is used in ADL mode and SPS is used in non-ADL mode. The Mmn operand and the length of the multi-byte qq register may be a 16- or 24-bit operand, depending on the ADL mode. ADL mode may be overridden with the .SIS or .LIL suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes               |
|----------|----------|----------|--------|------------------------|
| LD       | (mn),BC  | 0        | 6      | ED, 43, nn, mm         |
| LD       | (Mmn),BC | 1        | 8      | ED, 43 ,nn, mm, MM     |
| LD.SIS   | (mn),BC  | 1        | 7      | 40, ED, 43, nn, mm     |
| LD.LIL   | (Mmn),BC | 0        | 9      | 5B, ED, 43, nn, mm, MM |
| LD       | (mn),DE  | 0        | 6      | ED, 53, nn, mm         |
| LD       | (Mmn),DE | 1        | 8      | ED, 53 ,nn, mm, MM     |
| LD.SIS   | (mn),DE  | 1        | 7      | 40, ED, 53, nn, mm     |
| LD.LIL   | (Mmn),DE | 0        | 9      | 5B, ED, 53, nn, mm, MM |
| LD       | (mn),HL  | 0        | 5      | 22, nn, mm             |
| LD       | (Mmn),HL | 1        | 7      | 22 ,nn, mm, MM         |
| LD.SIS   | (mn),HL  | 1        | 6      | 40, 22, nn, mm         |
| LD.LIL   | (Mmn),HL | 0        | 8      | 5B, 22, nn, mm, MM     |
| LD       | (mn),SP  | 0        | 6      | ED, 73, nn, mm         |
| LD       | (Mmn),SP | 1        | 8      | ED, 73 ,nn, mm, MM     |
| LD.SIS   | (mn),SP  | 1        | 7      | 40, ED, 73, nn, mm     |
| LD.LIL   | (Mmn),SP | 0        | 9      | 5B, ED, 73, nn, mm, MM |
| LD       | (mn),IX  | 0        | 6      | DD, 22, nn, mm         |
| LD       | (Mmn),IX | 1        | 8      | DD, 22 ,nn, mm, MM     |
| LD.SIS   | (mn),IX  | 1        | 7      | 40, DD, 22, nn, mm     |
| LD.LIL   | (Mmn),IX | 0        | 9      | 5B, DD, 22, nn, mm, MM |
| LD       | (mn),IY  | 0        | 6      | FD, 22, nn, mm         |
| LD       | (Mmn),IY | 1        | 8      | FD, 22 ,nn, mm, MM     |
| LD.SIS   | (mn),IY  | 1        | 7      | 40, FD, 22, nn, mm     |
| LD.LIL   | (Mmn),IY | 0        | 9      | 5B, FD, 22, nn, mm, MM |

#### **Description**

The pp operand is any of BC, DE, HL, IX+d, or IY+d. The contents of the Accumulator are stored in the specified memory location, but remain unchanged. ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| LD       | (BC),A   | X        | 2      | 02             |
| LD.S     | (BC),A   | 1        | 3      | 52, 02         |
| LD.L     | (BC),A   | 0        | 3      | 49, 02         |
| LD       | (DE),A   | Х        | 2      | 12             |
| LD.S     | (DE),A   | 1        | 3      | 52, 12         |
| LD.L     | (DE),A   | 0        | 3      | 49, 12         |
| LD       | (HL),A   | Х        | 2      | 77             |
| LD.S     | (HL),A   | 1        | 3      | 52, 77         |
| LD.L     | (HL),A   | 0        | 3      | 40, 77         |
| LD       | (IX+d),A | Х        | 4      | DD, 77, dd     |
| LD.S     | (IX+d),A | 1        | 5      | 52, DD, 77, dd |
| LD.L     | (IX+d),A | 0        | 5      | 49, DD, 77, dd |
| LD       | (IX+d),A | Х        | 4      | FD, 77, dd     |
| LD.S     | (IX+d),A | 1        | 5      | 52, FD, 77, dd |
| LD.L     | (IX+d),A | 0        | 5      | 49, FD, 77, dd |



# LD qq, Mmn

## **Operation**

 $qq \leftarrow Mmn$ 

#### **Description**

The qq operand is any of BC, DE, HL, SP, IX, or IY. The immediate Mmn operand is loaded into the multi-byte qq register. The SP register is special in that SPL is used in ADL mode and SPS is used in non-ADL mode.

ADL mode affects operations with the BC, DE, HL, SP, IX, or IY register . ADL mode may be overridden with the .SIS or .LIL suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes               |
|----------|----------|----------|--------|------------------------|
| LD       | ss,mn    | 0        | 3      | kk, nn, mm             |
| LD       | ss,Mmn   | 1        | 4      | kk, nn, mm, MM         |
| LD.LIL   | ss,Mmn   | 0        | 5      | 5B, kk, nn, mm, MM     |
| LD.SIS   | ss,mn    | 1        | 4      | 40, kk, nn, mm         |
| LD       | IX,mn    | 0        | 4      | DD, 21, nn, mm         |
| LD       | IX,Mmn   | 1        | 5      | DD, 21, nn, mm, MM     |
| LD.LIL   | IX,Mmn   | 0        | 6      | 5B, DD, 21, nn, mm, MM |
| LD.SIS   | IX,mn    | 1        | 5      | 40, DD, 21, nn, mm     |
| LD       | IY,mn    | 0        | 4      | FD, 21, nn, mm         |
| LD       | IY,Mmn   | 1        | 5      | FD, 21, nn, mm, MM     |
| LD.LIL   | IY,Mmn   | 0        | 6      | 5B, FD, 21, nn, mm, MM |
| LD.SIS   | IY,mn    | 1        | 5      | 40, FD, 21, nn, mm     |

kk = binary code 00 ss0 001 where ss identifies the BC, DE, HL, or SP register assembled as follows in the object code:

| Register | ss |
|----------|----|
| ВС       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



LD R, A

Operation

 $\textbf{R} \leftarrow \textbf{A}$ 

# Description

The contents of the Accumulator are loaded into the Refresh Counter register.

## **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | A,I      | X        | 2      | ED, 4F   |

**82** 

Load

# Operation

 $\mathbf{r} \leftarrow \mathbf{n}$ 

# **Description**

The q operand is any of A, B, C, D, E, H, or L. The immediate n operand is loaded into the specified register.

#### **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | r,n      | X        | 2      | kk, nn   |

**kk** = binary code **00 rrr 110** where **rrr** identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

$$r \leftarrow r'$$

#### **Description**

The r or r' operand is any of A, B, C, D, E, H, or L. The contents of the r' register, which remain unchanged, are loaded into the r register.

#### **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| LD       | r,r'     | X        | 1      | kk,      |

kk = binary code 01 ddd sss' where ddd identifies the destination A, B, C, D, E, H, or L register and sss identifies the source A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | ddd or sss |
|----------|------------|
| Α        | 111        |
| В        | 000        |
| С        | 001        |
| D        | 010        |
| Е        | 011        |
| Н        | 100        |
| L        | 101        |

84

## Operation

$$r \leftarrow (uu)$$

#### **Description**

The uu operand is any of HL, IX+d, or IY+d and the r operand is any of A, B, C, D, E, H, or L. The specified r register is loaded from the memory location specified by the multi-byte uu register.

ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| LD       | r,(HL)   | X        | 3      | kk         |
| LD.S     | r,(HL)   | 1        | 4      | 52, kk     |
| LD.L     | r,(HL)   | 0        | 4      | 49, kk     |
| LD       | r,(IX+d) | X        | 4      | DD, kk     |
| LD.S     | r,(IX+d) | 1        | 5      | 52, DD, kk |
| LD.L     | r,(IX+d) | 0        | 5      | 49, DD, kk |
| LD       | r,(IY+d) | X        | 4      | FD, kk     |
| LD.S     | r,(IY+d) | 1        | 5      | 52, FD, kk |
| LD.L     | r,(IY+d) | 0        | 5      | 49, FD, kk |

**kk** = binary code 01 **rrr** 110 where **rrr** identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

LD SP, rr

## Operation

$$\textbf{SP} \leftarrow \textbf{rr}$$

#### **Description**

The rr operand is any of HL, IX, or IY. The contents of the multi-byte rr register are loaded into the Stack Pointer.

In ADL mode or when the .L suffix is active, the destination is SPL. Otherwise, the destination is SPS. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| LD       | SP,HL    | Х        | 1      | F9         |
| LD.S     | SP,HL    | 1        | 2      | 52, F9     |
| LD.L     | SP,HL    | 0        | 2      | 49, F9     |
| LD       | SP,IX    | Х        | 2      | DD, F9     |
| LD.S     | SP,IX    | 1        | 3      | 52, DD, F9 |
| LD.L     | SP,IX    | 0        | 3      | 49, DD, F9 |
| LD       | SP,IY    | Х        | 2      | FD, F9     |
| LD.S     | SP,IY    | 1        | 3      | 52, FD, F9 |
| LD.L     | SP,IY    | 0        | 3      | 49, FD, F9 |



$$tt \leftarrow (HL)$$

## Description

The tt operand is any of BC, DE, HL, IX, or IY. The contents of the memory location specified by the contents of the HL register are loaded into the multi-byte tt register.

ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| LD       | BC,(HL)  | 0/1      | 4/5    | ED, 07     |
| LD.S     | BC,(HL)  | 1        | 5      | 52, ED, 07 |
| LD.L     | BC,(HL)  | 0        | 6      | 49, ED, 07 |
| LD       | DE,(HL)  | 0/1      | 4/5    | ED, 17     |
| LD.S     | DE,(HL)  | 1        | 5      | 52, ED, 17 |
| LD.L     | DE,(HL)  | 0        | 6      | 49, ED, 17 |
| LD       | HL,(HL)  | 0/1      | 4/5    | ED, 27     |
| LD.S     | HL,(HL)  | 1        | 5      | 52, ED, 27 |
| LD.L     | HL,(HL)  | 0        | 6      | 49, ED, 27 |
| LD       | IX,(HL)  | 0/1      | 4/5    | ED, 37     |
| LD.S     | IX,(HL)  | 1        | 5      | 52, ED, 37 |
| LD.L     | IX,(HL)  | 0        | 6      | 49, ED, 37 |
| LD       | IY,(HL)  | 0/1      | 4/5    | ED, 31     |
| LD.S     | IY,(HL)  | 1        | 5      | 52, ED, 31 |
| LD.L     | IY,(HL)  | 0        | 6      | 49, ED, 31 |

## **Description**

The tt operand is any of BC, DE, HL, IX, or IY. The ii operand is any of IX+d or IY+d. The contents of the memory location specified by the contents of the ii register are loaded into the multi-byte tt register. ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

## **Condition Bits Affected**

| Mnemonic | Operands  | ADL Mode | Cycles | Op Codes       |
|----------|-----------|----------|--------|----------------|
| LD       | BC,(IX+d) | 0/1      | 4/5    | DD, 07, dd     |
| LD.S     | BC,(IX+d) | 1        | 5      | 52, DD, 07, dd |
| LD.L     | BC,(IX+d) | 0        | 6      | 49, DD, 07, dd |
| LD       | DE,(IX+d) | 0/1      | 4/5    | DD, 17, dd     |
| LD.S     | DE,(IX+d) | 1        | 5      | 52, DD, 17, dd |
| LD.L     | DE,(IX+d) | 0        | 6      | 49, DD, 17, dd |
| LD       | HL,(IX+d) | 0/1      | 4/5    | DD, 27, dd     |
| LD.S     | HL,(IX+d) | 1        | 5      | 52, DD, 27, dd |
| LD.L     | HL,(IX+d) | 0        | 6      | 49, DD, 27, dd |
| LD       | IX,(IX+d) | 0/1      | 4/5    | DD, 37, dd     |
| LD.S     | IX,(IX+d) | 1        | 5      | 52, DD, 37, dd |
| LD.L     | IX,(IX+d) | 0        | 6      | 49, DD, 37, dd |
| LD       | IY,(IX+d) | 0/1      | 4/5    | DD, 31, dd     |
| LD.S     | IY,(IX+d) | 1        | 5      | 52, DD, 31, dd |
| LD.L     | IY,(IX+d) | 0        | 6      | 49, DD, 31, dd |
| LD       | BC,(IY+d) | 0/1      | 4/5    | FD, 07, dd     |
| LD.S     | BC,(IY+d) | 1        | 5      | 52, FD, 07, dd |
| LD.L     | BC,(IY+d) | 0        | 6      | 49, FD, 07, dd |
| LD       | DE,(IY+d) | 0/1      | 4/5    | FD, 17, dd     |
| LD.S     | DE,(IY+d) | 1        | 5      | 52, FD, 17, dd |
| LD.L     | DE,(IY+d) | 0        | 6      | 49, FD, 17, dd |
| LD       | HL,(IY+d) | 0/1      | 4/5    | FD, 27, dd     |
| LD.S     | HL,(IY+d) | 1        | 5      | 52, FD, 27, dd |
| LD.L     | HL,(IY+d) | 0        | 6      | 49, FD, 27, dd |
| LD       | IX,(IY+d) | 0/1      | 4/5    | FD, 31, dd     |
| LD.S     | IX,(IY+d) | 1        | 5      | 52, FD, 31, dd |
| LD.L     | IX,(IY+d) | 0        | 6      | 49, FD, 31, dd |
| LD       | IY,(IY+d) | 0/1      | 4/5    | FD, 37, dd     |
| LD.S     | IY,(IY+d) | 1        | 5      | 52, FD, 37, dd |
| LD.L     | IY,(IY+d) | 0        | 6      | 49, FD, 37, dd |

# **Description**

The uu operand is any of HL, IX+d, or IY+d. The immediate n operand is loaded into the memory location specified by the multi-byte uu register.

ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| LD       | (HL),n   | X        | 3      | 36, nn         |
| LD.S     | (HL),n   | 1        | 4      | 52, 36, nn     |
| LD.L     | (HL),n   | 0        | 4      | 49, 36, nn     |
| LD       | (IX+d),n | Х        | 4      | DD, 36, nn     |
| LD.S     | (IX+d),n | 1        | 5      | 52, DD, 36, nn |
| LD.L     | (IX+d),n | 0        | 5      | 49, DD, 36, nn |
| LD       | (IY+d),n | Х        | 4      | FD, 36, nn     |
| LD.S     | (IY+d),n | 1        | 5      | 52, FD, 36, nn |
| LD.L     | (IY+d),n | 0        | 5      | 49, FD, 36, nn |

#### **Description**

The uu operand is any of HL, IX+d, or IY+d and the r operand is any of A, B, C, D, E, H, or L. The specified R register is loaded into the memory location specified by the multi-byte uu register.

ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| LD       | (HL),r   | X        | 3      | kk         |
| LD.S     | (HL),r   | 1        | 4      | 52, kk     |
| LD.L     | (HL),r   | 0        | 4      | 49, kk     |
| LD       | (IX+d),r | Х        | 4      | DD, kk     |
| LD.S     | (IX+d),r | 1        | 5      | 52, DD, kk |
| LD.L     | (IX+d),r | 0        | 5      | 49, DD, kk |
| LD       | (IY+d),r | Х        | 4      | FD, kk     |
| LD.S     | (IY+d),r | 1        | 5      | 52, FD, kk |
| LD.L     | (IY+d),r | 0        | 5      | 49, FD, kk |

**kk** = binary code 01 110 **rrr** where **rrr** identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |



# LEA tt, IY+d Load Effective Address

## Operation

$$tt \leftarrow IY+d$$

## **Description**

The tt operand is any of BC, DE, HL, IX, or IY. The contents of the IY register is added to the signed displacement d and the sum is loaded into the multi-byte tt register.

ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| LEA      | ss,IY+d  | X        | _      | ED, kk, dd     |
| LEA.S    | ss,IY+d  | 1        | _      | 52, ED, kk, dd |
| LEA.L    | ss,IY+d  | 0        | _      | 49, ED, kk, dd |
| LEA      | IX,IY+d  | X        | _      | ED, 54, dd     |
| LEA.S    | IX,IY+d  | 1        | _      | 52, ED, 54, dd |
| LEA.L    | IX,IY+d  | 0        | _      | 49, ED, 54, dd |

kk = binary code 00 ss0 011 where ss identifies the BC, DE, HL, or IY register assembled as follows in the object code:

| Register | SS |
|----------|----|
| ВС       | 00 |
| DE       | 01 |
| HL       | 10 |
| ΙΥ       | 11 |

LEA tt, IX+d
Load Effective Address

#### Operation

 $tt \leftarrow IX+d$ 

#### **Description**

The tt operand is any of BC, DE, HL, IX, or IY. The contents of the IX register are added to the signed displacement d and the sum is loaded into the multibyte tt register.

ADL mode affects operations with the BC, DE, HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| LEA      | ss,IX+d  | X        | _      | ED, kk, dd     |
| LEA.S    | ss,IX+d  | 1        | _      | 52, ED, kk, dd |
| LEA.L    | ss,IX+d  | 0        | _      | 49, ED, kk, dd |
| LEA      | IY,IX+d  | Х        | _      | ED, 55, dd     |
| LEA.S    | IY,IX+d  | 1        | _      | 52, ED, 55, dd |
| LEA.L    | IY,IX+d  | 0        | _      | 49, ED, 55, dd |

kk = binary code 00 ss0 010 where ss identifies the BC, DE, HL, or IX register assembled as follows in the object code:

| Register | SS |
|----------|----|
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| IX       | 11 |



# MUL ss Multiply

## Operation

$$ss \leftarrow ss(low) \times ss(high)$$

#### **Description**

The ss operand is any of BC, DE, HL, or SP. The register pair is replaced with the product of the register's low byte multiplied by its high byte. This is a 8- by 8-bit operation with a 16-bit result, regardless of the ADL mode.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| MUL      | SS       | X        | 6      | ED, kk, dd     |
| LD.S     | ss,IY+d  | 1        | _      | 52, ED, kk, dd |
| LD.L     | ss,IY+d  | 0        | _      | 49, ED, kk, dd |
| LD       | IX,IY+d  | X        | _      | ED, 54, dd     |
| LD.S     | IX,IY+d  | 1        | _      | 52, ED, 54, dd |
| LD.L     | IX,IY+d  | 0        |        | 49, ED, 54, dd |

kk = binary code 01 ss1 100 where ss identifies the BC, DE, HL, or SP register assembled as follows in the object code:

| Register | SS |
|----------|----|
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |

OR A, s
Logical OR

#### **Operation**

$$A \leftarrow A \lor s$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is logically OR'ed to the contents of the Accumulator where the result is stored. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set if carry from Bit 3; reset otherwise.

**P/V** Set if parity is even; reset otherwise.

N Reset.

C Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| OR       | A,r      | X        | 1      | jj             |
| OR       | A,n      | Х        | 2      | F6, nn         |
| OR       | A,(HL)   | X        | 2      | B6             |
| OR.S     | A,(HL)   | 1        | 3      | 52, B6         |
| OR.L     | A,(HL)   | 0        | 3      | 49, B6         |
| OR       | A,(IX+d) | X        | 4      | DD, B6, dd     |
| OR.S     | A,(IX+d) | 1        | 5      | 52, DD, B6, dd |
| OR.L     | A,(IX+d) | 0        | 5      | 49, DD, B6, dd |
| OR       | A,(IY+d) | X        | 4      | FD, B6, dd     |
| OR.S     | A,(IY+d) | 1        | 5      | 52, FD, B6, dd |
| OR.L     | A,(IY+d) | 0        | 5      | 49, FD, B6, dd |

jj = binary code 10 110 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |



# OTD2R

Output and Decrement HL - Repeat

## Operation

repeat: 
$$\{ \quad (BC) \leftarrow (HL) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while } B \neq 0$$

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The B, C, and HL registers are decremented. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTD2R    | _        | X        | 5/3    | ED, BC     |
| OTD2R.S  | _        | 1        | 6/3    | 52, ED, BC |
| OTD2R.L  | _        | 0        | 6/3    | 49, ED, BC |

OTDM
Output and Decrement HL

#### Operation

$$(0,C) \leftarrow (HL)$$
  
B  $\leftarrow$  B - 1  
C  $\leftarrow$  C - 1  
HL  $\leftarrow$  HL - 1

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address 15-8 output to zeros. The B, C, and HL registers are decremented.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTDM     | _        | X        | 5      | ED, 8B     |
| OTDM.S   | _        | 1        | 6      | 52, ED, 8B |
| OTDM.L   | _        | 0        | 6      | 49, ED, 8B |



# **OTDMR**

Output and Decrement HL

## Operation

repeat: 
$$\{ \quad (0,C) \leftarrow (HL) \\ B \leftarrow B - 1 \\ C \leftarrow C - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while B} \neq 0$$

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address (15-8) set to zero. The B, C, and HL registers are decremented. The instruction repeats until register B equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

**P/V** Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTDMR    | _        | X        | 5/3    | ED, 9B     |
| OTDMR.S  | _        | 1        | 6/3    | 52, ED, 9B |
| OTDMR.L  | _        | 0        | 6/3    | 49, ED, 9B |

OTDR
Output and Decrement HL

## Operation

```
repeat:  \{ \quad (0,C) \leftarrow (HL) \\ B \leftarrow B - 1 \\ HL \leftarrow HL - 1 \\ \} \text{ while } B \neq 0
```

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address (15-8) set to zero. The B and HL registers are decremented. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTDR     | _        | X        | 5/3    | ED, BB     |
| OTDR.S   | _        | 1        | 6/3    | 52, ED, BB |
| OTDR.L   |          | 0        | 6/3    | 49, ED, BB |



# OTI2R

Output and Increment HL - Repeat

## Operation

repeat: 
$$\{ \quad (BC) \leftarrow (HL) \\ B \leftarrow B - 1 \\ C \leftarrow C + 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0$$

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The C and HL registers are incremented and the B register decrements. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

**P/V** Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTI2R    | _        | X        | 5/3    | ED, B4     |
| OTI2R.S  | _        | 1        | 6/3    | 52, ED, B4 |
| OTI2R.L  | _        | 0        | 6/3    | 49, ED, B4 |

OTIM
Output and Increment HL

#### Operation

$$(0,C) \leftarrow (HL)$$
  
B  $\leftarrow$  B - 1  
C  $\leftarrow$  C + 1  
HL  $\leftarrow$  HL + 1

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address (15-8) set to zero. The C and HL registers are incremented and the B register decrements.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTIM     | _        | X        | 5      | ED, 83     |
| OTIM.S   | _        | 1        | 6      | 52, ED, 83 |
| OTIM.L   | _        | 0        | 6      | 49, ED, 83 |

100



# **OTIMR**

Output and Increment HL

#### **Operation**

```
repeat:  \{ \quad (0,C) \leftarrow (HL) \\ B \leftarrow B - 1 \\ C \leftarrow C + 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0
```

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address (15-8) set to zero. The C and HL registers are incremented and register B decrements. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

**P/V** Not affected.

N Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTIMR    | _        | X        | 5/3    | ED, 93     |
| OTIMR.S  | _        | 1        | 6/3    | 52, ED, 93 |
| OTIMR.L  | _        | 0        | 6/3    | 49, ED, 93 |

OTIR
Output and Increment HL

#### Operation

```
repeat:  \{ \quad (0,C) \leftarrow (HL) \\ B \leftarrow B - 1 \\ HL \leftarrow HL + 1 \\ \} \text{ while } B \neq 0
```

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the C register with address (15-8) set to zero. The B register decrements and the HL register increments. The instruction repeats until the B register equals zero.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

Z Set.

H Not affected.

P/V Not affected.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OTIR     | _        | X        | 5/3    | ED, B3     |
| OTIR.S   | _        | 1        | 6/3    | 52, ED, B3 |
| OTIR.L   | 1        | 0        | 6/3    | 49, ED, B3 |

$$\underset{\text{Output}}{\text{OUT}}$$
 (C), r

#### **Operation**

(BC) 
$$\leftarrow$$
 r

## **Description**

The r operand is any of the A, B, C, D, E, H, and L registers. The specified register is output to the I/O address specified by the BC register.

#### **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| OUT      | (C),r    | X        | 3      | ED, kk   |

kk = binary code 01 rrr 001 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

OUTD
Output and Decrement HL

#### Operation

$$\begin{array}{l} (BC) \leftarrow (HL) \\ B \leftarrow B - 1 \\ HL \leftarrow HL - 1 \end{array}$$

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The B and HL registers are decremented.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OUTD     | _        | X        | 5      | ED, AB     |
| OUTD.S   | _        | 1        | 6      | 52, ED, AB |
| OUTD.L   | _        | 0        | 6      | 49, ED, AB |



## OUTD2

Output and Decrement HL

## **Operation**

$$\begin{aligned} (BC) &\leftarrow (HL) \\ B &\leftarrow B-1 \\ C &\leftarrow C-1 \end{aligned}$$

 $HL \leftarrow HL - 1$ 

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The B, C, and HL registers are decremented.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OUTD2    | _        | X        | 5      | ED, AC     |
| OUTD2.S  | _        | 1        | 6      | 52, ED, AC |
| OUTD2.L  | _        | 0        | 6      | 49, ED, AC |



OUT (n), A

## Operation

#### **Description**

The n operand is placed on address bus (7:0), the contents of the Accumulator on address bus (15:8), and zero on address bus (23:16). The contents of the Accumulator are output to this I/O address.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| OUT      | (n),A    | X        | 3      | D3, nn   |



## Operation

$$(0,n) \leftarrow r$$

## Description

The n operand is placed on address bus (7:0) and address bus (23:8) is zero. The byte at the specified register is output to this I/O address.

#### **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OUT0     | (n),r    | X        | 4      | ED, jj, nn |

jj = binary code 00 rrr 001 where rrr identifies the A, B, C, D, E, H, or L registers assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |



OUTI
Output and Increment HL

#### Operation

$$(BC) \leftarrow (HL)$$
  
 $B \leftarrow B - 1$   
 $HL \leftarrow HL + 1$ 

## **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The B register decrements and the HL register increments.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OUTI     | _        | X        | 5      | ED, A3     |
| OUTI.S   | _        | 1        | 6      | 52, ED, A3 |
| OUTI.L   | _        | 0        | 6      | 49, ED, A3 |



## OUTI2

Output and Increment HL

## Operation

$$(BC) \leftarrow (HL)$$
  
 $B \leftarrow B - 1$   
 $C \leftarrow C + 1$   
 $HL \leftarrow HL + 1$ 

#### **Description**

The contents of the memory location specified by the HL are loaded into the CPU. This byte is then output to the I/O address specified by the BC register. The B register decrements and the C and HL registers are incremented.

ADL mode affects operations with the HL register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Set if B = 0; reset otherwise.

H Not affected.

P/V Not affected.

N Set.

C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| OUTI2    | _        | X        | 5      | ED, A4     |
| OUTI2.S  | _        | 1        | 6      | 52, ED, A4 |
| OUTI2.L  |          | 0        | 6      | 49, ED, A4 |



PEA IX+d
Push Effective Address

#### Operation

if .L or (ADL and not .S)   
 
$$SPL \leftarrow SPL - 3$$
   
  $(SPL) \leftarrow IX+d$    
  $else$    
  $SPS \leftarrow SPS - 2$    
  $(SPS) \leftarrow IX+d$ 

#### **Description**

In ADL mode, SPL decrements by three and the 24-bit sum of the contents of IX and the signed displacement d is pushed onto the stack at SPL. In non-ADL mode, SPS decrements by two and the 16-bit sum of the contents of IX and the signed displacement d is pushed onto the stack at SPS.

ADL mode affects operations with the IX or SP register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| PEA      | IX+d     | 0/1      | 5/6    | ED, 65, dd     |
| PEA.S    | IX+d     | 1        | 6      | 52, ED, 65, dd |
| PEA.L    | IX+d     | 0        | 7      | 49, ED, 65, dd |

Z i L O G

# PEA IY+d Push Effective Address

#### **Operation**

if .L or (ADL and not .S)   
 
$$SPL \leftarrow SPL - 3$$
   
  $(SPL) \leftarrow IY+d$    
  $else$    
  $SPS \leftarrow SPS - 2$    
  $(SPS) \leftarrow IY+d$ 

## **Description**

In ADL mode, SPL decrements by three and the 24-bit sum of the contents of IY and the signed displacement d is pushed onto the stack at SPL. In non-ADL mode, SPS decrements by two and the 16-bit sum of the contents of IY and the signed displacement d is pushed onto the stack at SPS.

ADL mode affects operations with the IY or SP register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| PEA      | IY+d     | 0/1      | 5/6    | ED, 66, dd     |
| PEA.S    | IY+d     | 1        | 6      | 52, ED, 66, dd |
| PEA.L    | IY+d     | 0        | 7      | 49, ED, 66, dd |

POP vv

#### Operation

if .L or (ADL and not .S) 
$$vv7-0 \leftarrow (SPL)$$
 
$$vv15-8 \leftarrow (SPL+1)$$
 
$$vv23-16 \leftarrow (SPL+2)$$
 
$$SPL \leftarrow SPL + 3$$
 else 
$$vv7-0 \leftarrow (SPL)$$
 
$$vv15-8 \leftarrow (SPL+1)$$
 
$$SPS \leftarrow SPS + 2$$

## **Description**

The vv operand is any of AF, BC, DE, HL, IX, or IY. In ADL mode, the three bytes at the memory location specified by the contents of SPL are loaded into the 24-bit vv register and the SPL increments by three. In non-ADL mode, the two bytes at the memory location specified by the contents of SPS are loaded into the 16-bit vv register and SPS increments by two. POP IX or POP IY in non-ADL mode results in the IX(23-16) or IY(23-16) being reset to zero. ADL mode affects operations with the AF, BC, DE, HL, IX, IY, or SP register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| POP      | SS       | 0/1      | 3/4    | kk         |
| POP.S    | SS       | 1        | 4      | 52, kk     |
| POP.L    | SS       | 0        | 5      | 49, kk     |
| POP      | IX       | 0/1      | 4/5    | DD, E1     |
| POP.S    | IX       | 1        | 5      | 52, DD, E1 |
| POP.L    | IX       | 0        | 6      | 49, DD, E1 |
| POP      | IY       | 0/1      | 4/5    | FD, E1     |
| POP.S    | IY       | 1        | 5      | 52, FD, E1 |
| POP.L    | IY       | 0        | 6      | 49, FD, E1 |

kk = binary code 11 ss0 001 where ss identifies the AF, BC, DE, or HL register assembled as follows into the object code:

| Register | SS |
|----------|----|
| AF       | 11 |
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |



#### **Operation**

if .L or (ADL and not .S) 
$$(SPL-1) \leftarrow vv23-16$$
$$(SPL-2) \leftarrow vv15-8$$
$$(SPL-3) \leftarrow vv7-0$$
$$SPL \leftarrow SPL - 3$$
else
$$(SPL-1) \leftarrow vv15-86$$
$$(SPL-2) \leftarrow vv7-08$$
$$SPS \leftarrow SPS - 2$$

## **Description**

The vv operand is any of AF, BC, DE, HL, IX, or IY. In ADL mode, the 24-bit vv register is loaded into the three bytes at the memory location specified by the contents of SPL-3 and the SPL decrements by three. In non-ADL mode, the 16-bit vv register is loaded into the two bytes at the memory location specified by the contents of SPS-2 and the SPS increments by two. ADL mode affects operations with the AF, BC, DE, HL, IX, IY, and SP registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| PUSH     | SS       | 0/1      | 3/4    | kk         |
| PUSH.S   | SS       | 1        | 4      | 52, kk     |
| PUSH.L   | SS       | 0        | 5      | 49, kk     |
| PUSH     | IX       | 0/1      | 4/5    | DD, E5     |
| PUSH.S   | IX       | 1        | 5      | 52, DD, E5 |
| PUSH.L   | IX       | 0        | 6      | 49, DD, E5 |
| PUSH     | IY       | 0/1      | 4/5    | FD, E5     |
| PUSH.S   | IY       | 1        | 5      | 52, FD, E5 |
| PUSH.L   | IY       | 0        | 6      | 49, FD, E5 |

kk = binary code 11 ss0 101 where ss identifies the AF, BC, DE, or HL register assembled as follows into the object code:

| Register | SS |
|----------|----|
| AF       | 11 |
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |

RES b, m

#### Operation

 $mb \leftarrow \mathbf{0}$ 

#### **Description**

The m operand is any of r, (HL), (IX+d), or (IY+d). This instruction resets Bit b in the specified register or memory location. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| RES      | b,r      | X        | 2      | CB, jj             |
| RES      | b,(HL)   | Х        | 3      | CB, kk             |
| RES.S    | b,(HL)   | 1        | 4      | 52, CB, kk         |
| RES.L    | b,(HL)   | 0        | 4      | 49, CB, kk         |
| RES      | b,(IX+d) | Х        | 5      | DD, CB, dd, kk     |
| RES.S    | b,(IX+d) | 1        | 6      | 52, DD, CB, dd, kk |
| RES.L    | b,(IX+d) | 0        | 6      | 49, DD, CB, dd, kk |
| RES      | b,(IY+d) | Х        | 5      | FD, CB, dd, kk     |
| RES.S    | b,(IY+d) | 1        | 6      | 52, FD, CB, dd, kk |
| RES.L    | b,(IY+d) | 0        | 6      | 49, FD, CB, dd, kk |

jj = binary code 10 bbb rrr, and kk = binary code 10 bbb 110; where rrr identifies the A, B, C, D, E, H, or L register and bbb identifies the bit tested assembled as follows into the object code:

| Bit Tested | bbb | Register | rrr |
|------------|-----|----------|-----|
| 0          | 000 | Α        | 111 |
| 1          | 001 | В        | 000 |
| 2          | 010 | С        | 001 |
| 3          | 011 | D        | 010 |
| 4          | 100 | E        | 011 |
| 5          | 101 | Н        | 100 |
| 6          | 110 | L        | 101 |
| 7          | 111 |          |     |



# RET

Return from Subroutine

## Operation

 $\textbf{PC} \leftarrow \textbf{(SP)}$ 

## **Description**

| ADL | Prefix   | Operation                                                                   |
|-----|----------|-----------------------------------------------------------------------------|
| 0   | None     | Pop 2-byte logical return address using SPS mapped by MBASE into PC.        |
|     |          | Keep ADL cleared to 0.                                                      |
| 1   | None     | Pop 3-byte return address using SPL into PC.                                |
|     |          | Keep ADL set to 1.                                                          |
| 0   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                       |
|     |          | If ADL is still cleared to 0, pop a 2-byte logical return address using SPS |
|     |          | mapped by MBASE into PC.                                                    |
|     |          | —If ADL is now set to 1, pop a byte from SPL into PC (23-16). Then pop two  |
|     |          | bytes from SPS mapped by MBASE into PC (15-0).                              |
| 1   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                       |
|     |          | —If ADL is now cleared to 0, pop a 2-byte logical address from SPL into PC. |
|     |          | —If ADL is still set to 1, pop a 3-byte address from SPL into PC.           |

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RET      | _        | 0/1      | *      | C9       |
| RET.S    | _        | 0        | *      | 40, C9   |
| RET.S    | _        | 1        | *      | 52, C9   |
| RET.L    | _        | 0        | *      | 49, C9   |
| RET.L    | _        | 1        | *      | 5B, C9   |

RET cc
Conditional Return from Subroutine

## Operation

If cc true  $PC \leftarrow (SP)$ 

## **Description**

| ADL | Prefix   | Operation                                                                                                |
|-----|----------|----------------------------------------------------------------------------------------------------------|
| 0   | None     | Pop a 2-byte logical return address using SPS mapped by MBASE into PC.                                   |
|     |          | Keep ADL cleared to 0.                                                                                   |
| 1   | None     | Pop a 3-byte return address using SPL into PC.                                                           |
|     |          | Keep ADL set to 1.                                                                                       |
| 0   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                                                    |
|     |          | —If ADL is still cleared to 0, pop a 2-byte logical return address using SPS<br>mapped by MBASE into PC. |
|     |          | —If ADL is now set to 1, pop a byte from SPL into PC (23-16). Then pop two                               |
|     |          | bytes from SPS mapped by MBASE into PC (15-0).                                                           |
| 1   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                                                    |
|     |          | —If ADL is now cleared to 0, pop a 2-byte logical address from SPL into PC.                              |
|     |          | —If ADL is still set to 1, pop a 3-byte address from SPL into PC.                                        |

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RET      | CC       | 0/1      | *      | kk       |
| RET.S    | CC       | 0        | *      | 40, kk   |
| RET.S    | CC       | 1        | *      | 52, kk   |
| RET.L    | CC       | 0        | *      | 49, kk   |
| RET.L    | CC       | 1        | *      | 5B, kk   |

kk = binary code 11 ccc 000 where ccc identifies the condition for test assembled as follows into the object code:

| CCC |
|-----|
| 000 |
| 001 |
| 010 |
| 011 |
| 100 |
| 101 |
| 110 |
| 111 |
|     |



# **RETI**

Return from Interrupt

## Operation

 $\textbf{PC} \leftarrow \textbf{(SP)}$ 

## Description

| ADL | Prefix   | Operation                                                                    |
|-----|----------|------------------------------------------------------------------------------|
| 0   | None     | Pop 2-byte logical return address using SPS mapped by MBASE into PC.         |
|     |          | Keep ADL cleared to 0.                                                       |
| 1   | None     | Pop 3-byte return address using SPL into PC.                                 |
|     |          | Keep ADL set to 1.                                                           |
| 0   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                        |
|     |          | —If ADL is still cleared to 0, pop a 2-byte logical return address using SPS |
|     |          | mapped by MBASE into PC.                                                     |
|     |          | —If ADL is now set to 1, pop a byte from SPL into PC (23-16). Then pop two   |
|     |          | bytes from SPS mapped by MBASE into PC (15-0).                               |
| 1   | .S or .L | Pop a byte using SPL and load its units bit into ADL.                        |
|     |          | —If ADL is now cleared to 0, pop a 2-byte logical address from SPL into PC.  |
|     |          | —If ADL is still set to 1, pop a 3-byte address from SPL into PC.            |

## **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| RETI     | _        | 0/1      | *      | ED, 4D     |
| RETI.S   | _        | 0        | *      | 40, ED, 4D |
| RETI.S   | _        | 1        | *      | 52, ED, 4D |
| RETI.L   | _        | 0        | *      | 49, ED, 4D |
| RETI.L   | _        | 1        | *      | 5B, ED, 4D |

# RETN Return from Nonmaskable Interrupt

## Operation

 $\textbf{PC} \leftarrow \textbf{(SP)}$ 

## Description

| ADL | Prefix   | Operation                                                                                                                                                                                                                                                                               |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | None     | Pop a 2-byte logical return address using SPS mapped by MBASE into PC. Keep ADL cleared to 0.                                                                                                                                                                                           |
| 1   | None     | Pop a 3-byte return address using SPL into PC. Keep ADL set to 1.                                                                                                                                                                                                                       |
| 0   | .S or .L | Pop a byte using SPL and load its units bit into ADL.  —If ADL is still cleared to 0, pop a 2-byte logical return address using SPS mapped by MBASE into PC.  —If ADL is now set to 1, pop a byte from SPL into PC (23-16). Then pop two bytes from SPS mapped by MBASE into PC (15-0). |
| 1   | .S or .L | Pop a byte using SPL and load its units bit into ADL.  —If ADL is now cleared to 0, pop a 2-byte logical address from SPL into PC.  —If ADL is still set to 1, pop a 3-byte address from SPL into PC.                                                                                   |

## **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| RETI     | _        | 0/1      | *      | ED, 45     |
| RETI.S   | _        | 0        | *      | 40, ED, 45 |
| RETI.S   | _        | 1        | *      | 52, ED, 45 |
| RETI.L   | _        | 0        | *      | 49, ED, 45 |
| RETI.L   | _        | 1        | *      | 5B, ED, 45 |

RLA Rotate Left Accumulator

#### **Operation**



## **Description**

The contents of the Accumulator are rotated left one bit position. Bit 7 is copied into the Carry Flag and the previous contents of the Carry Flag are copied into Bit 0 of the m operand.

#### **Condition Bits Affected**

S Not affected.

Z Not affected.

H Reset.

P/V Not affected.

N Reset.

C Data from Bit 7 of the Accumulator.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RLA      | _        | X        | 1      | 17       |



RLCA
Rotate Left Carry Accumulator

## Operation



## **Description**

The contents of the Accumulator are rotated left one bit position. Bit 7 is copied into the Carry Flag and into Bit 0.

#### **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Reset.

P/V Not affected.

N Reset.

C Data from Bit 7 of the Accumulator

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RLCA     | _        | X        | 1      | 07       |

## RLC m Rotate Left Carry

#### **Operation**



#### **Description**

The m operand is any of A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). The contents of the m operand are rotated left one bit position. Bit 7 is copied into the Carry Flag and into Bit 0 of the m operand. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Reset.

P/V Set if parity is even; reset otherwise.

N Reset.

C Data from Bit 7 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| RLC      | r        | X        | 2      | CB, kk             |
| RLC      | (HL)     | X        | 5      | CB, 06             |
| RLC.S    | (HL)     | 1        | 6      | 52, CB, 06         |
| RLC.L    | (HL)     | 0        | 6      | 49, CB, 06         |
| RLC      | (IX+d)   | Х        | 7      | DD, CB, dd, 06     |
| RLC.S    | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 06 |
| RLC.L    | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 06 |
| RLC      | (IY+d)   | Х        | 7      | FD, CB, dd, 06     |
| RLC.S    | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 06 |
| RLC.L    | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 06 |

**kk** = binary code 00 000 **rrr** where **rrr** identifies the A, B, C, D, E, H, and L registers assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

RLD
Rotate Left Digit

#### **Operation**



#### **Description**

The contents of the low-order four bits of the memory location (HL) are copied into the high-order four bits of the same memory location. The previous contents of the high-order four bits of the memory location are copied into the low-order four bits of the Accumulator. The previous contents of the low-order four bits of the Accumulator are copied into the low-order four bits of the memory location.

#### **Condition Bits Affected**

- S Set if the Accumulator is negative; reset otherwise.
- Z Set if the Accumulator is zero; reset otherwise.
- H Reset.
- P/V Set if parity of the Accumulator is even; reset otherwise.
- N Reset.
- C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RLD      | _        | X        | 5      | ED, 6F   |

# RL m

#### **Operation**



#### **Description**

The m operand is any of A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). The contents of the m operand are rotated left one bit position. Bit 7 is copied into the Carry Flag and the previous contents of the Carry Flag are copied into Bit 0 of the m operand. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

- S Set if result is negative; reset otherwise.
- **Z** Set if result is zero; reset otherwise.
- H Reset.
- P/V Set if parity is even; reset otherwise.
- N Reset.
- C Data from Bit 7 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| RL       | r        | X        | 2      | CB, kk             |
| RL       | (HL)     | X        | 5      | CB, 16             |
| RL.S     | (HL)     | 1        | 6      | 52, CB, 16         |
| RL.L     | (HL)     | 0        | 6      | 49, CB, 16         |
| RL       | (IX+d)   | Х        | 7      | DD, CB, dd, 16     |
| RL.S     | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 16 |
| RL.L     | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 16 |
| RL       | (IY+d)   | Х        | 7      | FD, CB, dd, 16     |
| RL.S     | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 16 |
| RL.L     | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 16 |

**kk** = binary code 00 010 **rrr** where **rrr** identifies the registers A, B, C, D, E, H, or L assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

RRA
Rotate Left Accumulator

## Operation



#### **Description**

The contents of the Accumulator are rotated right one bit position. The contents of Bit 0 are copied into the Carry Flag and the previous contents of the Carry Flag are copied into Bit 7.

#### **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Reset.

P/V Not affected.

N Reset.

C Data from Bit 0 of the Accumulator.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RRA      | _        | X        | 1      | 1F       |

## **RRCA**

Rotate Left Carry Accumulator

## Operation



## **Description**

The contents of the Accumulator are rotated right one bit position. The contents of Bit 0 are copied into the Carry Flag and into Bit 7.

#### **Condition Bits Affected**

S Not affected.

Z Not affected.

H Reset.

P/V Not affected.

N Reset.

C Data from Bit 0 of the Accumulator.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RRCA     | 1        | X        | 1      | 0F       |

RRC m

#### **Operation**



#### **Description**

The m operand is any of A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). The contents of the m operand are rotated right one bit position. The contents of Bit 0 are copied into the Carry Flag and into Bit 7 of the m operand. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

- S Set if result is negative; reset otherwise.
- Z Set if result is zero; reset otherwise.
- H Reset
- **P/V** Set if parity is even; reset otherwise.
- N Reset.
- C Data from Bit 0 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| RRC      | r        | X        | 2      | CB, kk             |
| RRC      | (HL)     | X        | 5      | CB, 0E             |
| RRC.S    | (HL)     | 1        | 6      | 52, CB, 0E         |
| RRC.L    | (HL)     | 0        | 6      | 49, CB, 0E         |
| RRC      | (IX+d)   | X        | 7      | DD, CB, dd, 0E     |
| RRC.S    | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 0E |
| RRC.L    | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 0E |
| RRC      | (IY+d)   | X        | 7      | FD, CB, dd, 0E     |
| RRC.S    | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 0E |
| RRC.L    | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 0E |

kk = binary code 00 001 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

# RRD Rotate Right Digit

#### **Operation**



#### **Description**

The contents of the low-order four bits of the memory location (HL) are copied into the low-order four bits of the Accumulator. The previous contents of the low-order four bits of the Accumulator are copied into high-order four bits of the same memory location. The previous contents of the high-order four bits of the memory location are copied into the low-order four bits of the memory location.

#### **Condition Bits Affected**

- S Set if the Accumulator is negative; reset otherwise.
- **Z** Set if the Accumulator is zero; reset otherwise.
- H Reset.
- P/V Set if parity of the Accumulator is even; reset otherwise.
- N Reset.
- C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RRD      | _        | X        | 5      | ED, 67   |

RR m

#### **Operation**



#### **Description**

The m operand is any of A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). The contents of the m operand are rotated right one bit position. The contents of Bit 0 are copied into the Carry Flag and the previous contents of the Carry Flag are copied into Bit 7 of the m operand. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Reset.

**P/V** Set if parity is even; reset otherwise.

N Reset.

C Data from Bit 0 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| RR       | r        | X        | 2      | CB, kk             |
| RR       | (HL)     | Х        | 5      | CB, 1E             |
| RR.S     | (HL)     | 1        | 6      | 52, CB, 1E         |
| RR.L     | (HL)     | 0        | 6      | 49, CB, 1E         |
| RR       | (IX+d)   | Х        | 7      | DD, CB, dd, 1E     |
| RR.S     | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 1E |
| RR.L     | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 1E |
| RR       | (IY+d)   | Х        | 7      | FD, CB, dd, 1E     |
| RR.S     | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 1E |
| RR.L     | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 1E |

kk = binary code 00 011 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |



## RSMIX Reset Mixed Mode

## Operation

 $\mathsf{MADL} \leftarrow \mathbf{0}$ 

## Description

The Mixed ADL Mode Flag is reset.

## **Condition Bits Affected**

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RSMIX    | _        | X        | 2      | ED, 7E   |

 $\underset{Restart}{RST} n$ 

## Operation

\_\_

## **Description**

| ADL | Prefix | Operation                                                            |
|-----|--------|----------------------------------------------------------------------|
| 0   | None   | Stack 2-byte logical return address using SPS mapped by MBASE.       |
|     |        | Keep ADL cleared to 0. Load the 16-bit logical address 00nn into PC. |
| 1   | None   | Stack 3-byte return address using SPL.                               |
|     |        | Keep ADL set to 1. Load the 24-bit address 0000nn into PC.           |
| 0   | .IS    | Stack 2-byte logical return address using SPS mapped by MBASE.       |
|     |        | Stack a 00 byte using SPL. Keep ADL cleared to 0.                    |
|     |        | Load the 16-bit logical address 00nn into PC.                        |
| 1   | .IS    | Stack the two LS bytes of return address using SPS mapped by MBASE.  |
|     |        | Stack an MS byte of return address using SPL.                        |
|     |        | Stack a 01 byte using SPL. Clear ADL to 0.                           |
|     |        | Load the 16-bit logical address 00nn into PC.                        |
| 0   | .IL    | Stack 2-byte logical return address using SPL.                       |
|     |        | Stack a 01 byte using SPL. Set ADL to 1.                             |
|     |        | Load the 24-bit address 0000nn into PC.                              |
| 1   | .IL    | Stack 3-byte return address using SPL and keep ADL set to 1.         |
|     |        | Stack a 01 byte using SPL. Load the 24-bit address 0000nn into PC.   |

#### **Condition Bits Affected**

#### None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RST      | р        | 0/1      | *      | kk       |
| RST.IS   | р        | 0        | *      | 40, C9   |
| RST.IL   | р        | 1        | *      | 52, C9   |

kk = binary code 11 ttt 111 where ttt identifies the low-order byte to be loaded into the PC assembled as follows in the object code:

| p   | ttt |
|-----|-----|
| 00H | 000 |
| H80 | 001 |
| 10H | 010 |
| 18H | 011 |
| 20H | 100 |
| 28H | 101 |
| 30H | 110 |
| 38H | 111 |

SBC A, s Subtract with Carry

#### **Operation**

$$A \leftarrow A - s - CY$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand, along with the Carry Flag (c in the F register) is subtracted from the contents of the Accumulator, which contains the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

**H** Set if borrow from Bit 4; reset otherwise.

**P/V** Set if overflow; reset otherwise.

N Set.

**C** Set if borrow; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| SBC      | A,r      | X        | 1      | jj             |
| SBC      | A,n      | Х        | 2      | DE, nn         |
| SBC      | A,(HL)   | Х        | 2      | 9E             |
| SBC.S    | A,(HL)   | 1        | 3      | 52, 9E         |
| SBC.L    | A,(HL)   | 0        | 3      | 49, 9E         |
| SBC      | A,(IX+d) | X        | 4      | DD, 9E, dd     |
| SBC.S    | A,(IX+d) | 1        | 5      | 52, DD, 9E, dd |
| SBC.L    | A,(IX+d) | 0        | 5      | 49, DD, 9E, dd |
| SBC      | A,(IY+d) | X        | 4      | FD, 9E, dd     |
| SBC.S    | A,(IY+d) | 1        | 5      | 52, FD, 9E, dd |
| SBC.L    | A,(IY+d) | 0        | 5      | 49, FD, 9E, dd |

jj = binary code 10 011 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |



SBC HL, ss Subtract with Carry

#### Operation

$$HL \leftarrow HL - ss - CY$$

#### **Description**

The ss operand is any of the BC, DE, HL, or SP registers. The ss operand, along with the Carry Flag (c in the F register) is subtracted from the contents of the HL register, which contains the result.

ADL mode affects operations with the HL, BC, DE, and SP registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

**H** Set if borrow from Bit 12; reset otherwise.

**P/V** Set if overflow; reset otherwise.

N Set.

**C** Set if borrow; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| SBC      | HL,ss    | X        | 2      | ED, kk     |
| SBC.S    | HL,ss    | 1        | 3      | 52, ED, kk |
| SBC.L    | HL,ss    | 0        | 3      | 49, ED, kk |

kk = binary code 01 ss0 010 where ss identifies the BC, DE, HL, or SP register assembled as follows into the object code:

| Register | SS |
|----------|----|
| ВС       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |



## SCF Set Carry Flag

## Operation

**CY** ← **1** 

#### **Description**

The ss operand is any of the BC, DE, HL, or SP registers. The ss operand, along with the Carry Flag (c in the F register) is subtracted from the contents of the HL register, which contains the result.

ADL mode affects operations with the HL, BC, DE, and SP registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.

**Z** Not affected.

H Reset.

**P/V** Not affected.

N Reset.

C Set.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| SCF      | 1        | X        | 1      | 37       |

SET b, m
Set BIT

#### Operation

 $mb \leftarrow 1$ 

#### **Description**

The m operand is any of r, (HL), (IX+d), or (IY+d). Bit b in the specified register or memory location is set. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

S Not affected.
Z Not affected.
H Not affected.
P/V Not affected.
N Not affected.
C Not affected.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| SET      | b,r      | X        | 2      | CB, jj             |
| SET      | b,(HL)   | Х        | 3      | CB, kk             |
| SET.S    | b,(HL)   | 1        | 4      | 52, CB, kk         |
| SET.L    | b,(HL)   | 0        | 4      | 49, CB, kk         |
| SET      | b,(IX+d) | Х        | 5      | DD, CB, dd, kk     |
| SET.S    | b,(IX+d) | 1        | 6      | 52, DD, CB, dd, kk |
| SET.L    | b,(IX+d) | 0        | 6      | 49, DD, CB, dd, kk |
| SET      | b,(IY+d) | Х        | 5      | FD, CB, dd, kk     |
| SET.S    | b,(IY+d) | 1        | 6      | 52, FD, CB, dd, kk |
| SET.L    | b,(IY+d) | 0        | 6      | 49, FD, CB, dd, kk |

jj = binary code 11 bbb rrr and kk = binary code 11 bbb 110; where rrr identifies the A, B, C, D, E, H, or L register and bbb identifies the bit tested assembled as follows into the object code:

| BIT Tested | bbb | Register | rrr |
|------------|-----|----------|-----|
| 0          | 000 | A        | 111 |
| 1          | 001 | В        | 000 |
| 2          | 010 | С        | 001 |
| 3          | 011 | D        | 010 |
| 4          | 100 | Е        | 011 |
| 5          | 101 | Н        | 100 |
| 6          | 110 | L        | 101 |
| 7          | 111 |          |     |

## SLA m Shift Left Arithmetic

#### **Operation**



#### **Description**

The m operand is any of A, B, C, D, E, H, L, (HL), (IX+d), or (IY+d). The contents of the m operand are shifted left one bit position. Bit 7 is copied into the Carry Flag and a zero is copied into Bit 0 of the m operand. ADL mode affects operations with register HL, IX, or IY. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Reset.

**P/V** Set if parity is even; reset otherwise.

N Reset.

**C** Data from Bit 7 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| SLA      | r        | X        | 2      | CB, kk             |
| SLA      | (HL)     | X        | 5      | CB, 16             |
| SLA.S    | (HL)     | 1        | 6      | 52, CB, 16         |
| SLA.L    | (HL)     | 0        | 6      | 49, CB, 16         |
| SLA      | (IX+d)   | Х        | 7      | DD, CB, dd, 16     |
| SLA.S    | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 16 |
| SLA.L    | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 16 |
| SLA      | (IY+d)   | Х        | 7      | FD, CB, dd, 16     |
| SLA.S    | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 16 |
| SLA.L    | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 16 |

kk = binary code 00 100 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

SRA m Shift Right Arithmetic

#### **Operation**



#### **Description**

The contents of the m operand are shifted right one bit position. The contents of Bit 0 are copied into the Carry Flag and the previous contents of Bit 7 are unchanged. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Reset.

**P/V** Set if parity is even; reset otherwise.

N Reset.

**C** Data from Bit 0 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| SRA      | r        | X        | 2      | CB, kk             |
| SRA      | (HL)     | Х        | 5      | CB, 2E             |
| SRA.S    | (HL)     | 1        | 6      | 52, CB, 2E         |
| SRA.L    | (HL)     | 0        | 6      | 49, CB, 2E         |
| SRA      | (IX+d)   | Х        | 7      | DD, CB, dd, 2E     |
| SRA.S    | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 2E |
| SRA.L    | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 2E |
| SRA      | (IY+d)   | Х        | 7      | FD, CB, dd, 2E     |
| SRA.S    | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 2E |
| SRA.L    | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 2E |

kk = binary code 00 101 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |

## SRL m Shift Right Logical

#### **Operation**



#### **Description**

The contents of the m operand are shifted right one bit position. The contents of Bit 0 are copied into the Carry Flag and Bit 7 is reset. ADL mode affects operations with the HL, IX, or IY register. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Reset.

**P/V** Set if parity is even; reset otherwise.

N Reset.

**C** Data from Bit 0 of the source.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes           |
|----------|----------|----------|--------|--------------------|
| SRL      | r        | X        | 2      | CB, kk             |
| SRL      | (HL)     | Х        | 5      | CB, 3E             |
| SRL.S    | (HL)     | 1        | 6      | 52, CB, 3E         |
| SRL.L    | (HL)     | 0        | 6      | 49, CB, 3E         |
| SRL      | (IX+d)   | Х        | 7      | DD, CB, dd, 3E     |
| SRL.S    | (IX+d)   | 1        | 8      | 52, DD, CB, dd, 3E |
| SRL.L    | (IX+d)   | 0        | 8      | 49, DD, CB, dd, 3E |
| SRL      | (IY+d)   | Х        | 7      | FD, CB, dd, 3E     |
| SRL.S    | (IY+d)   | 1        | 8      | 52, FD, CB, dd, 3E |
| SRL.L    | (IY+d)   | 0        | 8      | 49, FD, CB, dd, 3E |

**kk** = binary code 00 111 **rrr** where **rrr** identifies the A, B, C, D, E, H, or L register assembled as follows in the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |



STMIX Reset Mixed Mode

Operation

 $\mathsf{MADL} \leftarrow 1$ 

Description

The Mixed ADL Mode Flag is set to 1.

**Condition Bits Affected** 

None

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes |
|----------|----------|----------|--------|----------|
| RSMIX    | _        | X        | 2      | ED, 7D   |



#### **Operation**

$$A \leftarrow A - s$$

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is subtracted from the contents of the Accumulator, which contains the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

**H** Set if borrow from Bit 4; reset otherwise.

**P/V** Set if overflow; reset otherwise.

N Set.

**C** Set if borrow; reset otherwise.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| SUB      | A,r      | X        | 1      | jj             |
| SUB      | A,n      | Х        | 2      | D6, nn         |
| SUB      | A,(HL)   | X        | 2      | 96             |
| SUB.S    | A,(HL)   | 1        | 3      | 52, 96         |
| SUB.L    | A,(HL)   | 0        | 3      | 49, 96         |
| SUB      | A,(IX+d) | X        | 4      | DD, 96, dd     |
| SUB.S    | A,(IX+d) | 1        | 5      | 52, DD, 96, dd |
| SUB.L    | A,(IX+d) | 0        | 5      | 49, DD, 96, dd |
| SUB      | A,(IY+d) | X        | 4      | FD, 96, dd     |
| SUB.S    | A,(IY+d) | 1        | 5      | 52, FD, 96, dd |
| SUB.L    | A,(IY+d) | 0        | 5      | 49, FD, 96, dd |

jj = binary code 10 010 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| E        | 011 |
| Н        | 100 |
| L        | 101 |

TST A, p

#### **Operation**

**A** • p

#### **Description**

The p operand is any of r, n, or (HL). The p operand is bitwise AND'ed with the contents of the Accumulator and the flags are set to 1. The contents of the Accumulator and the p operand are not altered.

ADL mode affects operations with registers HL. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set.

**P/V** Set if parity is even; reset otherwise.

N Reset.

C Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| TST      | A,r      | X        | 2      | ED, jj     |
| TST      | A,n      | X        | 3      | ED, 64, nn |
| TST      | A,(HL)   | X        | 3      | ED, 74     |
| TST.S    | A,(HL)   | 1        | 4      | 52, ED, 74 |
| TST.L    | A,(HL)   | 0        | 4      | 49, ED, 74 |

jj = binary code 00 rrr 100 where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |



# TSTIO n Test I/O byte

### Operation

(0,C) • n

#### **Description**

The contents of the C register are placed on the address bus with address (15-8) as zeros. The I/O at this address is bitwise AND'ed with the immediate n value and the flags are set to 1.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set.

**P/V** Set if parity is even; reset otherwise.

N Reset.

C Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes   |
|----------|----------|----------|--------|------------|
| TSTIO    | n        | X        | 4      | ED, 74, nn |



XOR A, s Logical Exclusive-OR

#### Operation

 $A \leftarrow A \oplus s$ 

#### **Description**

The s operand is any of r, n, (HL), (IX+d), or (IY+d). The s operand is bitwise exclusive-OR'ed with the contents of the Accumulator, which contains the result. ADL mode affects operations with the HL, IX, and IY registers. ADL mode may be overridden with the .S or .L suffix.

#### **Condition Bits Affected**

**S** Set if result is negative; reset otherwise.

**Z** Set if result is zero; reset otherwise.

H Set.

**P/V** Set if parity is even; reset otherwise.

N Reset.

C Reset.

| Mnemonic | Operands | ADL Mode | Cycles | Op Codes       |
|----------|----------|----------|--------|----------------|
| XOR      | A,r      | X        | 1      | jj             |
| XOR      | A,n      | X        | 2      | EE, nn         |
| XOR      | A,(HL)   | Х        | 2      | AE             |
| XOR.S    | A,(HL)   | 1        | 3      | 52, AE         |
| XOR.L    | A,(HL)   | 0        | 3      | 49, AE         |
| XOR      | A,(IX+d) | Х        | 4      | DD, AE, dd     |
| XOR.S    | A,(IX+d) | 1        | 5      | 52, DD, AE, dd |
| XOR.L    | A,(IX+d) | 0        | 5      | 49, DD, AE, dd |
| XOR      | A,(IY+d) | Х        | 4      | FD, AE, dd     |
| XOR.S    | A,(IY+d) | 1        | 5      | 52, FD, AE, dd |
| XOR.L    | A,(IY+d) | 0        | 5      | 49, FD, AE, dd |

jj = binary code 10 101 rrr where rrr identifies the A, B, C, D, E, H, or L register assembled as follows into the object code:

| Register | rrr |
|----------|-----|
| Α        | 111 |
| В        | 000 |
| С        | 001 |
| D        | 010 |
| Е        | 011 |
| Н        | 100 |
| L        | 101 |
|          |     |



## **Op Code Maps**

Table 7. Op Code Map (First Op Code)

LOWER NIBBLE (HEX) INC DEC LD LD INC INC RLCA LD DEC DEC RRCA NOP LD EX ADD LD (BC),A BC nn BC R B Вn AF.AF HL BC A,(BC) BC CnDJNZ INC DEC RLA INC DEC RRA INC ADD DEC LD LD LD JR LD LD (DE),A A,(DE) DE,nn DE D D D.n HL,DE DE E INC DAA INC DEC CPL DEC DEC IR INC IR LD LD LD ADD LD LD (HL),nn HL,nn (nn),HL HL,HL NZ,d HI. Η Η H,n Z,dHI. SCF CCF LD LD INC INC DEC LD JR ADD LD DEC INC DEC LD (HL),n NC.d SP,nn (nn),A SP (HL) (HL) C,d HL,SP A,(nn) SP A,n LD LD .SIS LD LD LD LD LD LD LD .LIS LD LD LD LD prefix B,C B,D B,E B,H B,(HL) C,B prefix C,D C,E C,H C,(HL)LD .SIL LD LD LD LD LD LD LD .LIL LD LD LD  $_{\mathrm{D,B}}$ D,C prefix D,E D,H D,L D,(HL) D,A E,B E,C E,D prefix E,H E,L E,(HL) E,A LD UPPER NIBBLE (HEX) H,B H,C H,D H,E H,H H,L H,(HL) L,B L,C L,D L,E L,H L,(HL) LD LD LD LD LD HALT LD LD LD LD LD LD LD (HL),C (HL),B (HL),D (HL),E (HL),H (HL),L A,B A,C A,D A,H A,L A,(HL) ADD ADD ADD ADD ADD ADD ADD ADC ADC ADC ADC ADC ADC ADC ADC A,B A,D A,H A,L A,(HL) A,B A,C A,H A,L A,(HL) A,A SUB SUB SBC SUB SUB SBC SBC SBC SBC A,D A,H A,(HL) A,D A,(HL) A,B A,E A,L A,A A,C A,H A,L AND AND AND AND AND AND XOR XOR XOR XOR XOR XOR XOR XOR A,H A,(HL) A,(HL) A,B A,D A,E A,L A,B A,C A,D A,E A,H A,L A,A A,A OR OR OR OR OR A,B A,C A,D A,E A,H A,L A,(HL) A,A A,B A,C A,D A,E A,H A,L A,(HL) A,A RET POP CALL PUSH ADD RST RET RET Table 8 CALL CALL RST JP ADC NZ,nn NZ,nn NZ BC BCA.n 0 Z,nn Z,nn nn A.n PUSH Table 9 D RET POP OUT RET EXX CALL SBC RST CALL DE NC,nn NC,nn DE 10H C,nn 18H NZ (n),AA,n C,nn  $A_{n}(n)$ A,n PUSH AND RET ĒΧ Table 10 RET POP CALL XOR EX CALL RST RST PO,nn DE,HL HL(SP),HL PO,nn HL20 (HL) PE,nn PE,nn 28H PO A,n PE A,n Table 11 RET POP PUSH OR RST RET DΙ CALL LD CALL RST 30H P AF P,nn P.nn AF A,n SP,HL M,nn 38H M M,nn A,n

> Note: n = 8-bit data nn = 16-bit addr or data d = signed 8-bit displacement



|              |   |     |     |     |     |     |     | LO     | WER NII | BBLE (HE | EX) |     |     |     |     |        |     |
|--------------|---|-----|-----|-----|-----|-----|-----|--------|---------|----------|-----|-----|-----|-----|-----|--------|-----|
|              |   | 0   | 1   | 2   | 3   | 4   | 5   | 6      | 7       | 8        | 9   | A   | В   | C   | D   | E      | F   |
|              | 0 | RLC    | RLC     | RRC      | RRC | RRC | RRC | RRC | RRC | RRC    | RRC |
|              |   | В   | C   | D   | E   | Н   | L   | (HL)   | A       | В        | C   | D   | E   | Н   | L   | (HL)   | A   |
|              | 1 | RL     | RL      | RR       | RR  | RR  | RR  | RR  | RR  | RR     | RR  |
|              |   | В   | C   | D   | E   | H   | L   | (HL)   | A       | В        | C   | D   | E   | H   | L   | (HL)   | A   |
|              | 2 | SLA    | SLA     | SRA      | SRA | SRA | SRA | SRA | SRA | SRA    | SRA |
|              |   | В   | C   | D   | E   | H   | L   | (HL)   | A       | В        | C   | D   | E   | H   | L   | (HL)   | A   |
|              | 3 |     |     |     |     |     |     |        |         | SRL      | SRL | SRL | SRL | SRL | SRL | SRL    | SRL |
|              |   |     |     |     |     |     |     |        |         | В        | C   | D   | E   | H   | L   | (HL)   | A   |
|              | 4 | BIT    | BIT     | BIT      | BIT | BIT | BIT | BIT | BIT | BIT    | BIT |
|              |   | 0,B | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A     | 1,B      | 1,C | 1,D | 1,E | 1,H | 1,L | 1,(HL) | 1,A |
|              | 5 | BIT    | BIT     | BIT      | BIT | BIT | BIT | BIT | BIT | BIT    | BIT |
|              |   | 2,B | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A     | 3,B      | 3,C | 3,D | 3,E | 3,H | 3,L | 3,(HL) | 3,A |
| Q            | 6 | BIT    | BIT     | BIT      | BIT | BIT | BIT | BIT | BIT | BIT    | BIT |
| (HEX)        |   | 4,B | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A     | 5,B      | 5,C | 5,D | 5,E | 5,H | 5,L | 5,(HL) | 5,A |
| Ξ            | 7 | BIT    | BIT     | BIT      | BIT | BIT | BIT | BIT | BIT | BIT    | BIT |
| UPPER NIBBLE |   | 6,B | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A     | 7,B      | 7,C | 7,D | 7,E | 7,H | 7,L | 7,(HL) | 7,A |
| <u> </u>     | 8 | RES    | RES     | RES      | RES | RES | RES | RES | RES | RES    | RES |
|              |   | 0,B | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A     | 1,B      | 1,C | 1,D | 1,E | 1,H | 1,L | 1,(HL) | 1,A |
| ~            | 9 | RES    | RES     | RES      | RES | RES | RES | RES | RES | RES    | RES |
| 圍            |   | 2,B | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A     | 3,B      | 3,C | 3,D | 3,E | 3,H | 3,L | 3,(HL) | 3,A |
| Ψ            | A | RES    | RES     | RES      | RES | RES | RES | RES | RES | RES    | RES |
|              |   | 4,B | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A     | 5,B      | 5,C | 5,D | 5,E | 5,H | 5,L | 5,(HL) | 5,A |
|              | В | RES    | RES     | RES      | RES | RES | RES | RES | RES | RES    | RES |
|              |   | 6,B | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A     | 7,B      | 7,C | 7,D | 7,E | 7,H | 7,L | 7,(HL) | 7,A |
|              | C | SET    | SET     | SET      | SET | SET | SET | SET | SET | SET    | SET |
|              |   | 0,B | 0,C | 0,D | 0,E | 0,H | 0,L | 0,(HL) | 0,A     | 1,B      | 1,C | 1,D | 1,E | 1,H | 1,L | 1,(HL) | 1,A |
|              | D | SET    | SET     | SET      | SET | SET | SET | SET | SET | SET    | SET |
|              |   | 2,B | 2,C | 2,D | 2,E | 2,H | 2,L | 2,(HL) | 2,A     | 3,B      | 3,C | 3,D | 3,E | 3,H | 3,L | 3,(HL) | 3,A |
|              | Е | SET    | SET     | SET      | SET | SET | SET | SET | SET | SET    | SET |
|              |   | 4,B | 4,C | 4,D | 4,E | 4,H | 4,L | 4,(HL) | 4,A     | 5,B      | 5,C | 5,D | 5,E | 5,H | 5,L | 5,(HL) | 5,A |
|              | F | SET    | SET     | SET      | SET | SET | SET | SET | SET | SET    | SET |
|              |   | 6,B | 6,C | 6,D | 6,E | 6,H | 6,L | 6,(HL) | 6,A     | 7,B      | 7,C | 7,D | 7,E | 7,H | 7,L | 7,(HL) | 7,A |
|              |   |     |     |     |     |     |     |        |         |          |     |     |     |     |     |        |     |

Lower Nibble of 2nd Op Code





Table 9. Op Code Map (Second Op Code After 0DDH)

LOWER NIBBLE (HEX) C D Е F A LD BC, ADD LD (IX 0  $(IX\pm d)$ IX,BC  $\pm d$ ),BC LD DE, LD (IX ADD IX,DE  $(IX\pm d)$  $\pm d$ ),DE LD HL, ADD LD (IX 2 LD LD INC LD DEC IX,nn (nn),IX  $(IX\pm d)$ IX,IX IX,(nn) ±d),HL LD IX, LD (IX LD IY, INC DEC LD (IX ADD LD (IX 3 IX,SP  $(IX\pm d)$  $(IX\pm d)$  $\pm d),n$  $\pm d)$ ,IY  $\pm d),IX$  $(IX\pm d)$  $(IX\pm d)$ LD C, 4 LD B, (IX±d) (IX±d) LD D, LD E, 5  $(IX\pm d)$  $(IX\pm d)$ 6 LD H, LD L,  $(IX\pm d)$ (IX±d) UPPER NIBBLE (HEX) 7 LD (IX LD (IX LD (IX LD (IX LD A, LD (IX LD (IX LD (IX  $\pm d)$ ,B  $\pm d$ ),C  $\pm d),D$  $\pm d),E$  $\pm d),H$  $\pm d),L$  $\pm d),A$ (IX±d) 8 ADD A, ADC A, (IX±d)  $(IX\pm d)$ 9 SUB A, SBC A,  $(IX\pm d)$  $(IX\pm d)$ AND A, XOR A, A  $(IX\pm d)$  $(IX\pm d)$ В OR A, CPA, (IX±d) (IX±d) C Table 12 D E POP PUSH (SP),IX (IX) LD F SP,IX

Note: n = 8-bit data

nn = 16-bit addr or data d = signed 8-bit displacement



#### Table 10. Op Code Map (Second Op Code After 0EDH)

LOWER NIBBLE (HEX) 0 2 C D E F 3 A LD (HL) IN0 OUT0 LEA BC LEA BC TST LD BC, IN0 OUT0 TST B,(n) (n),B $,IX\pm d$ A,B (HL) C,(n)A,C ,BC LD (HL) IN0 OUT0 LEA DE LEA DE TST LD DE, IN0 OUT0 TST ,IX±d D,(n)(n).D  $.IY\pm d$ A.D (HL)  $E_{\bullet}(n)$ (n).E A.E .DE LEA HL LEA HL LD HL LD (HL) IN0 OUT0 TST IN0 OUT0 TST H,(n)(n),H  $,IX\pm d$ (HL) L,(n)(n),LA,L ,HL LD (HL) LD (HL) LD IY, LEA IX LEA IY TST LD IX, IN0 OUT0 TST 3 (HL)  $,IX\pm d$  $,IY\pm d$ A,(HL) (HL) A,(n)(n),A A,A ,IY ,IX IN OUT SBC LD NEG RETN IM 0 LD IN OUT ADC LD MLT RETI LD HL,BC BC,(nn) B(C)(C),B(nn),BC I,A C,(C)(C),CHL,BC BCR,A SBC LEA IY IM 2 LD 5 IN OUT LD LEA IX IM 1 LD IN OUT ADC LD MLT D,(C)(C),D HL,DE (nn),DE  $,IY\pm d$  $,IX\pm d$ A,I E,(C)(C),E HL,DE DE,(nn) DE A,ROUT SBC LD TST PEA PEA RRD IN OUT ADC LD MLT LD LD RLD (C),HL,(C)A,MB H,(C)HL,HL (nn),HL  $IX\pm d$ HL,HL HL,(nn) HL. MB.A  $IY\pm d$ (C),LA,n UPPER NIBBLE (HEX) STMIX RSMIX SBC LD TSTIO SLP IN OUT ADC LD MLT HL,SP (nn),SP A,(C) (C),A HL,SP SP,(nn) SP8 INIM OTIM INI2 INDM OTDM IND2 9 INIMR OTIMR INI2R INDMR OTDMR IND2R LDI CPI INI OUTI OUTI2 LDD CPD IND OUTD OUTD2 Α LDIR CPIR INIR OTIR OTI2R LDDR **CPDR INDR** OTDR OTD2R В C D Е F 2 7 9 В C D Е F

> n = 8-bit data Note: nn = 16-bit addr or data d = signed 8-bit displacement





Table 11. Op Code Map (Second Op Code After 0FDH)

|                           |                 |                  |                 |                 |                 |                 | LC               | WER NIE          | BBLE (HI | EX)          |               |           |   |   |                  |                  |
|---------------------------|-----------------|------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|----------|--------------|---------------|-----------|---|---|------------------|------------------|
|                           | 0               | 1                | 2               | 3               | 4               | 5               | 6                | 7                | 8        | 9            | A             | В         | C | D | E                | F                |
| 0                         |                 |                  |                 |                 |                 |                 |                  | LD BC,<br>(IY±d) |          | ADD<br>IY,BC |               |           |   |   |                  | LD (IY<br>±d),BC |
| 1                         |                 |                  |                 |                 |                 |                 |                  | LD DE,<br>(IY±d) |          | ADD<br>IY,DE |               |           |   |   |                  | LD (IY<br>±d),DE |
| 2                         |                 | LD<br>IY,nn      | LD<br>(nn),IY   | INC<br>IY       |                 |                 |                  | LD HL,<br>(IY±d) |          | ADD<br>IY,IY | LD<br>IY,(nn) | DEC<br>IY |   |   |                  | LD (IY<br>±d),HL |
| 3                         |                 | LD IX,<br>(IY±d) |                 |                 | INC<br>(IY±d)   | DEC<br>(IY±d)   | LD (IY<br>±d),n  | LD IY,<br>(IY±d) |          | ADD<br>IY,SP |               |           |   |   | LD (IY<br>±d),IX | LD (IY<br>±d),IY |
| 4                         |                 |                  |                 |                 |                 |                 | LD B,<br>(IY±d)  |                  |          |              |               |           |   |   | LD C,<br>(IY±d)  |                  |
| 5                         |                 |                  |                 |                 |                 |                 | LD D,<br>(IY±d)  |                  |          |              |               |           |   |   | LD E,<br>(IY±d)  |                  |
| 6<br><b>2</b>             |                 |                  |                 |                 |                 |                 | LD H,<br>(IY±d)  |                  |          |              |               |           |   |   | LD L,<br>(IY±d)  |                  |
| <b>UPPER NIBBLE (HEX)</b> | LD (IY<br>±d),B | LD (IY<br>±d),C  | LD (IY<br>±d),D | LD (IY<br>±d),E | LD (IY<br>±d),H | LD (IY<br>±d),L |                  | LD (IY<br>±d),A  |          |              |               |           |   |   | LD A,<br>(IY±d)  |                  |
| NIBBL<br>8                |                 |                  |                 |                 |                 |                 | ADD A,<br>(IY±d) |                  |          |              |               |           |   |   | ADC A,<br>(IY±d) |                  |
| PPER 3                    |                 |                  |                 |                 |                 |                 | SUB A,<br>(IY±d) |                  |          |              |               |           |   |   | SBC A,<br>(IY±d) |                  |
| Б <sub>А</sub>            |                 |                  |                 |                 |                 |                 | AND A,<br>(IY±d) |                  |          |              |               |           |   |   | XOR A,<br>(IY±d) |                  |
| В                         |                 |                  |                 |                 |                 |                 | OR A,<br>(IY±d)  |                  |          |              |               |           |   |   | CP A,<br>(IY±d)  |                  |
| C                         |                 |                  |                 |                 |                 |                 |                  |                  |          |              |               | Table 13  |   |   |                  |                  |
| D                         |                 |                  |                 |                 |                 |                 |                  |                  |          |              |               |           |   |   |                  |                  |
| Е                         |                 | POP<br>IY        |                 | EX<br>(SP),IY   |                 | PUSH<br>IY      |                  |                  |          | JP<br>(IY)   |               |           |   |   |                  |                  |
| F                         |                 |                  |                 |                 |                 |                 |                  |                  |          | LD<br>SP,IY  |               |           |   |   |                  |                  |
|                           | 0               | 1                | 2               | 3               | 4               | 5               | 6                | 7                | 8        | 9            | A             | В         | С | D | Е                | F                |

Note: n = 8-bit data

nn = 16-bit addr or data d = signed 8-bit displacement Lower Nibble of 2nd Op Code

Upper Nibble of Second Op Code

First Operand

LD Mnemonic SP,IY

First Operand

Second Operand

Table 12. Op Code Map (Fourth Byte After 0DDH, 0CBH, and d)



Note: d = signed 8-bit displacement

Lower Nibble of 4th Byte

Upper Nibble of Fourth Byte

4 BIT Mnemonic

O,(IX+d)

First Operand



Table 13. Op Code Map (Fourth Byte After 0FDH, 0CBH, and d)



Note: d = signed 8-bit displacement

Lower Nibble of 4th Byte

Upper Nibble of Fourth Byte

4 BIT Mnemonic

O,(IY+d)

First Operand

Second Operand

# Index

| A  ADC A, s, 18  ADC HL, ss, 19  ADD A, s, 20  ADD rr, ss, 21  address generation  ADL mode, 7  native Z80 mode, 7  virtual Z80 mode, 7  addressing modes, 7  Direct Address, 8 | CP A, s, 28 CPD, 29 CPDR, 30 CPI, 31 CPIR, 32 CPL, 33 CPU response maskable interrupts, 5 non-maskable interrupts, 5 vectored interrupts, 6                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Immediate, 7                                                                                                                                                                    | D                                                                                                                                                          |
| Indexed Addressing, 8 Modified Page Zero, 7 Register Addressing, 8 Register Indirect Addressing, 8 Relative Address, 8 ADL bit operation, 3 ADL exceptions, 12                  | DAA, <b>34</b> DEC m, <b>36</b> DEC qq, <b>35</b> DI, <b>37</b> DJNZ d, <b>38</b>                                                                          |
| ADL mode, <b>8</b> , <b>4</b>                                                                                                                                                   | E                                                                                                                                                          |
| changing with CALL, 9 with JP (rr), 11 with JP nnnn, 10 with RET, RETI, RETN, 11 with RST nn, 10 AND A, s, 22 assembly language, 14                                             | EI, <b>39</b> EX (SP), rr, <b>42</b> EX AF, AF', <b>40</b> EX DE, HL, <b>41</b> EXX, <b>43</b> eZ80 addressing modes, <b>7</b> ADL and Mixed ADL, <b>8</b> |
| <b>B</b><br>BIT b, m, <b>23</b>                                                                                                                                                 | architectural overview, 1 assembly language, 14 CPU response, 5 features, 1 I/O space, 7                                                                   |
| C C Flag (definition), 14 CALL cc, Mmn, 25 CALL Mmn, 24 CCF, 27                                                                                                                 | illegal instruction traps, 6 instruction set, 14 interrupts and traps, 6 interrupts, 4 introduction, 1 memory, 7                                           |

| operating modes, 3 reset conditions, 13 status indicators, 14  F  flags     Add/Subtract (N), 15     Carry (C), 15     Half-Carry (H), 16     interrupt enable, 4     Parity/Overflow (P/V), 15     Sign (S), 17     Zero (Z), 16 | INIM, 60 INIMR, 61 INIR, 62 instruction notations, 17 instruction set ADC A, s, 18 ADC HL, ss, 19 ADD A, s, 20 ADD rr, ss, 21 AND A, s, 22 BIT b, m, 23 CALL cc, Mmn, 25 CALL Mmn, 24 CCF, 27 CP A, s, 28 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н                                                                                                                                                                                                                                 | CPD, <b>29</b><br>CPDR, <b>30</b>                                                                                                                                                                         |
| H Flag (definition), 14                                                                                                                                                                                                           | CPI, <b>31</b>                                                                                                                                                                                            |
| HALT, <b>44</b>                                                                                                                                                                                                                   | CPIR, <b>32</b>                                                                                                                                                                                           |
|                                                                                                                                                                                                                                   | CPL, <b>33</b><br>DAA, <b>34</b>                                                                                                                                                                          |
| I                                                                                                                                                                                                                                 | DEC m, <b>36</b>                                                                                                                                                                                          |
|                                                                                                                                                                                                                                   | DEC qq, <b>35</b>                                                                                                                                                                                         |
| I register, 2                                                                                                                                                                                                                     | DI, <b>37</b>                                                                                                                                                                                             |
| I/O space, <b>7</b><br>IEF1, <b>4</b>                                                                                                                                                                                             | DJNZ d, <b>38</b>                                                                                                                                                                                         |
| IEF2, <b>4</b>                                                                                                                                                                                                                    | EI, <b>39</b>                                                                                                                                                                                             |
| illegal instruction traps, <b>6</b>                                                                                                                                                                                               | EX (SP), rr, <b>42</b>                                                                                                                                                                                    |
| IM n, <b>45</b>                                                                                                                                                                                                                   | EX AF, AF', <b>40</b>                                                                                                                                                                                     |
| IN A (n), <b>46</b>                                                                                                                                                                                                               | EX DE, HL, <b>41</b><br>EXX, <b>43</b>                                                                                                                                                                    |
| IN r, (C), <b>47</b>                                                                                                                                                                                                              | HALT, <b>44</b>                                                                                                                                                                                           |
| INO r, (n), <b>48</b>                                                                                                                                                                                                             | IM n, <b>45</b>                                                                                                                                                                                           |
| INC m, <b>50</b>                                                                                                                                                                                                                  | IN A (n), <b>46</b>                                                                                                                                                                                       |
| INC qq, <b>49</b>                                                                                                                                                                                                                 | IN r, (C), <b>47</b>                                                                                                                                                                                      |
| IND, <b>51</b>                                                                                                                                                                                                                    | INO r, (n), <b>48</b>                                                                                                                                                                                     |
| IND2, <b>52</b>                                                                                                                                                                                                                   | INC m, <b>50</b>                                                                                                                                                                                          |
| IND2R, <b>53</b>                                                                                                                                                                                                                  | INC qq, <b>49</b>                                                                                                                                                                                         |
| Index registers, 2                                                                                                                                                                                                                | IND, <b>51</b>                                                                                                                                                                                            |
| INDM, 54                                                                                                                                                                                                                          | IND2, <b>52</b>                                                                                                                                                                                           |
| INDMR, <b>55</b><br>INDR, <b>56</b>                                                                                                                                                                                               | IND2R, <b>53</b>                                                                                                                                                                                          |
| INJ. 57                                                                                                                                                                                                                           | INDM, <b>54</b>                                                                                                                                                                                           |
| INI2, <b>58</b>                                                                                                                                                                                                                   | INDMR, <b>55</b>                                                                                                                                                                                          |
| INI2R, <b>59</b>                                                                                                                                                                                                                  | INDR, <b>56</b>                                                                                                                                                                                           |
|                                                                                                                                                                                                                                   | INI, <b>57</b>                                                                                                                                                                                            |

| INIIO EO                |
|-------------------------|
| INI2, <b>58</b>         |
| INI2R, <b>59</b>        |
| INIM, <b>60</b>         |
| INIMR, <b>61</b>        |
| INIR, <b>62</b>         |
| JP (rr), <b>63</b>      |
| JP cc, Mmn, 65          |
| JP Mmn, <b>64</b>       |
| JR cc, d, <b>67</b>     |
| JR d, <b>66</b>         |
| LD (HL), tt, <b>73</b>  |
| LD (ii), tt, <b>75</b>  |
| LD (Mmn), A, <b>77</b>  |
| LD (Mmn), qq, <b>78</b> |
|                         |
| LD (pp), A, <b>79</b>   |
| LD (uu), n, <b>88</b>   |
| LD (uu), r, <b>89</b>   |
| LD A, (Mmn), <b>70</b>  |
| LD A, (pp), <b>71</b>   |
| LD A, I, <b>68</b>      |
| LD A, MB, <b>69</b>     |
| LD A, R, <b>72</b>      |
| LD I, A, <b>74</b>      |
| LD MB, A, <b>76</b>     |
| LD qq, Mmn, <b>80</b>   |
| LD r, (uu), <b>84</b>   |
| LD R, A, <b>81</b>      |
| LD r, n, <b>82</b>      |
| LD r, r', <b>83</b>     |
| LD SP, rr, <b>85</b>    |
| LD tt,(HL), <b>86</b>   |
| LD tt,(ii), <b>87</b>   |
| LEA tt, IX+d, <b>91</b> |
| LEA tt, IY+d, <b>90</b> |
| MUL ss, <b>92</b>       |
| OR A, s, <b>93</b>      |
| OTD2R, <b>94</b>        |
| OTDM, <b>95</b>         |
| OTDMR, 96               |
| OTDR, 97                |
| OTI2R, 98               |
| OTIM, <b>99</b>         |
| OTIMR, <b>100</b>       |

OTIR, **101** 

OUT (C), r, 102 OUT (n), A, 105 OUT0 (n), r, 106 OUTD, **103** OUTD2, **104** OUTI, **107** OUTI2, **108** PEA IX+d, 109 PEA IY+d, 110 POP vv, **111** PUSH vv. 112 RES b, m, 113 RET cc, 115 **RET, 114 RETI, 116 RETN, 117** RL m, 122 RLA, 118 RLC m, 120 RLCA, **119** RLD, 121 RR m, **127** RRA, 123 RRC m, 125 RRCA, 124 RRD, 126 **RSMIX, 128** RST n, 129 SBC A, s, **130** SBC HL, ss, 131 SCF, **132** SET b, m, 133 SLA m, 134 SRA m, 135 SRL m, 136 **STMIX, 137** SUB A, s, 138 TST A, p, 139 TSTIO n, 140 XOR A, s, 141 instruction traps, illegal, 6 INT, 4 Interrupt Vector register, 2



| interrupts, <b>4</b> , <b>8</b> enabling and disabling, <b>4</b> locations, <b>6</b> | LEA tt, IY+d, <b>90</b> legacy application guidelines, <b>12</b>     |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| maskable, <b>5</b>                                                                   | ${f M}$                                                              |  |
| mode 2, <b>6</b><br>non-maskable, <b>5</b><br>vectored, <b>6</b>                     | MBASE, changing, <b>4</b> memory, <b>7</b>                           |  |
| INTV, 4                                                                              | mixed ADL applications, <b>12</b>                                    |  |
| IX register, 2                                                                       | mixed ADL mode, 8                                                    |  |
| IY register, 2                                                                       | modes<br>ADL, <b>4</b>                                               |  |
| J                                                                                    | direct addressing mode, <b>8</b> immediate addressing mode, <b>7</b> |  |
| JP (rr), <b>63</b>                                                                   | indexed addressing mode, 8                                           |  |
| JP cc, Mmn, <b>65</b>                                                                | modified page zero addressing mode, 7                                |  |
| JP Mmn, <b>64</b>                                                                    | native Z80, 3                                                        |  |
| JR cc, d, <b>67</b>                                                                  | register addressing mode, 8                                          |  |
| JR d, <b>66</b>                                                                      | register indirect addressing mode, 8                                 |  |
|                                                                                      | relative addressing mode, <b>8</b><br>switching between, <b>4</b>    |  |
| L                                                                                    | virtual Z80, <b>4</b>                                                |  |
| LCD A, I, <b>68</b>                                                                  | MUL ss, <b>92</b>                                                    |  |
| LD (HL), tt, <b>73</b>                                                               | ,                                                                    |  |
| LD (ii), tt, <b>75</b>                                                               | <b>N</b> I                                                           |  |
| LD (Mmn), A, <b>77</b>                                                               | N                                                                    |  |
| LD (Mmn), qq, <b>78</b>                                                              | N Flag (definition), 14                                              |  |
| LD (pp), A, <b>79</b>                                                                |                                                                      |  |
| LD (uu), n, <b>88</b>                                                                | NMI, <b>4</b>                                                        |  |
| LD (uu), r, <b>89</b>                                                                |                                                                      |  |
| LD A, (Mmn), <b>70</b>                                                               | 0                                                                    |  |
| LD A, (pp), <b>71</b><br>LD A, MB, <b>69</b>                                         |                                                                      |  |
| LD A, R, <b>72</b>                                                                   | Op Code maps, 142                                                    |  |
| LD I, A, <b>74</b>                                                                   | operating modes, <b>3</b> OR A, s, <b>93</b>                         |  |
| LD MB, A, <b>76</b>                                                                  | OTD2R, <b>94</b>                                                     |  |
| LD qq, Mmn, <b>80</b>                                                                | OTDM, <b>95</b>                                                      |  |
| LD r, (uu), <b>84</b>                                                                | OTDMR, <b>96</b>                                                     |  |
| LD R, A, <b>81</b>                                                                   | OTDR, <b>97</b>                                                      |  |
| LD r, n, <b>82</b>                                                                   | OTI2R, <b>98</b>                                                     |  |
| LD r, r', <b>83</b>                                                                  | OTIM, <b>99</b>                                                      |  |
| LD SP, rr, <b>85</b><br>LD tt,(HL), <b>86</b>                                        | OTIMR, <b>100</b>                                                    |  |
| LD tt,(ii), <b>87</b>                                                                | OTIR, <b>101</b>                                                     |  |
| LEA tt, IX+d, <b>91</b>                                                              | OUT (C), r, <b>102</b>                                               |  |

| OUT (n), A, <b>105</b><br>OUT0 (n), r, <b>106</b><br>OUTD, <b>103</b><br>OUTD2, <b>104</b><br>OUTI, <b>107</b><br>OUTI2, <b>108</b>                                                                                                                                                                 | S S Flag (definition), 14 SBC A, s, 130 SBC HL, ss, 131 SCF, 132 SET b, m, 133 SLA m, 134                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P/V Flag (definition), 14 PC (definition), 2 PEA IX+d, 109 PEA IY+d, 110 POP vv, 111 prefix bytes, exceptions to ADL mode, 12 program counter, 2 PUSH vv, 112  R                                                                                                                                    | SP (definition), 2 SPL (definition), 2 SPS (definition), 2 SRA m, 135 SRL m, 136 stack pointer, 2 status indicators, 14 Add/Subtract Flag, 15 Carry Flag, 15 Half-Carry Flag, 16 Parity/Overflow Flag, 15 Sign Flag, 17 |
| registers     CPU, 2     processor, 2 RES B, m, 113 reset conditions, 13 reset mode, 3 responding to maskable interrupts, 5 RET cc, 115 RET, 114 RETI, 116 RETN, 117 RL m, 122 RLA, 118 RLC m, 120 RLCA, 119 RLD, 121 RR m, 127 RRA, 123 RRC m, 125 RRCA, 124 RRD, 126 RSMIX, 128 RST n, 129 RST, 8 | Zero Flag, 16 STMIX, 137 SUB A, s, 138 suffixes .IL, 13 .IS, 13 .LIL, 13 .LIS, 13 .SIL, 13 .SIS, 13 switching modes, 4  T trap locations, 6 traps, 8 TST A, p, 139 TSTIO n, 140                                         |

#### eZ80 CPU User Manual



 $\mathbf{V}$ 

virtual Z80 mode, 4

 $\mathbf{X}$ 

XOR A, s, **141** 

 $\mathbf{Z}$ 

Z Flag (definition), **14**ZiLOG ZMASM/ZDS assembler, **12**