### Homework 1: Solutions Dominik Gresch

### 1 Cost analysis

a)

Without knowledge of the cost of each floating point operation, one has to count them separately. Let c(op) be the cost of an operation, n(op, N) the number of times this operation is called (for problem size N).

$$\Rightarrow C(N) = \sum_{\text{op}} c(\text{op}) \cdot n(\text{op}, N)$$

b)

In this example, op  $\in \{-, *, /, \text{sqrt}\}$ :

$$n(\operatorname{sqrt}, N) = \sum_{j=0}^{N-2} 1 = N - 1$$

$$n(/, N) = \sum_{j=0}^{N-2} \sum_{i=j+1}^{N-1} 1 = \frac{1}{2}(N^2 - N)$$

$$n(-, N) = n(+, N) = \sum_{j=0}^{N-2} \sum_{k=j+1}^{N-1} \sum_{i=k}^{N-1} 1 = \frac{1}{6}(N^3 - N)$$

$$\Rightarrow C(N) = \frac{1}{6}(N^3 - N)(c(-) + c(*)) + \frac{1}{2}(N^2 - N)c(/) + (N - 1)c(\operatorname{sqrt})$$

$$\in \frac{1}{6}N^3(c(-) + c(*)) + \frac{1}{2}N^2c(/) + Nc(\operatorname{sqrt}) + \mathcal{O}(N)$$

**c**)

assuming c(\*) = c(-) = c(/) = c(sqrt) =: c

$$\Rightarrow C(N) = \underbrace{c \cdot \left(\frac{1}{3}N^3 + \frac{1}{2}N^2 + \frac{1}{6}N - 1\right)}_{\in \frac{1}{3}cN^3 + \mathcal{O}(N^2)}$$

 ${\sf FastCode}$ Homework 1

# Exercise 2: Get to know your machine

| <b>a</b> ) <sup>1</sup> | Intel, Core 2 Duo, T9900                                                |
|-------------------------|-------------------------------------------------------------------------|
| <b>b</b> ) <sup>1</sup> | 2 Cores                                                                 |
| $\mathbf{c})^1$         | 3.06 GHz (peak)                                                         |
| $\mathbf{d})^2$         | latency: 3, cycles/issue: 1 (single & double precision)                 |
| <b>e</b> ) <sup>2</sup> | latency: 5, cycles/issue: 1 (double precision)                          |
|                         | latency: 4, cycles/issue: 1 (single precision)                          |
| f)                      | $ \underline{\underline{\text{2 flop/cycle}}} \text{ (1 add, 1 mult)} $ |
|                         | at $3.06 \mathrm{GHz} \Rightarrow 6.12 \mathrm{Gflop/s}$                |

The CPU tested in reference <sup>2</sup> isn't exactly the same, but it is also a model 23 (see p. 6) Intel Core 2 Duo.

<sup>1</sup> from cat /proc/cpuinfo 2 from www.agner.org/optimize/instruction\_tables.pdf, p.145 (no info available on intel.com)

### Exercise 3: MMM

b)

The compute() function uses:

$$m \cdot n \cdot k \text{ add} + m \cdot n \cdot k \text{ mult} = 2 \cdot m \cdot n \cdot k \text{ flop}$$

**e**)

In all the plots, one can see that the different timing methods do not differ significantly (the lines from each method are nearly indistinguishable). Plotting the runtime in cycles, one can see approximately cubic growth in runtime (or rather - one can see some growth in runtime which could well be cubic).

The other plots are more meaningful: they show two significant steps where performance goes down. Those are most likely due to the matrix not fitting into L1 / L2 cache respectively. For small enough matrices, one is still at reasonable 25-30% peak performance, but this goes down dramatically for larger matrices ( $\sim 6\%$  at N=1500).

Remark: The mmm.c file is to be found in ex03/src

#### **MMM** runtime



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz compiler: qcc v4.8.1

# MMM flops per cycle



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz

compiler: gcc v4.8.1

flags: -Wall -O3 -fno-tree-vectorize -mno-abm

### MMM % of peak performance



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz

compiler: gcc v4.8.1

### Exercise 4: MVM

a)

I have used the exact structure from Ex. 3, but removed the other timing methods and changed the compute() function.

Remark: mvm.c can be found in ex04/src/

b)

The compute() function uses:

$$m \cdot n \text{ add} + m \cdot n \text{ mult} = 2 \cdot m \cdot n \text{ flop}$$

**c**)

### **MVM** runtime



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz

compiler: gcc v4.8.1

# MMM flops per cycle



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz

compiler: gcc v4.8.1

flags: -Wall -O3 -fno-tree-vectorize -mno-abm

# MVM % of peak performance



system: Ubuntu 13.10 on Intel Core 2 Duo @3.06 GHz

compiler: gcc v4.8.1

d)

At smaller N, both MMM and MVM start out at about 34% peak performance (both compiled at -03). The MVM, too, shows a dip in performance, but it is at much larger N and the drop is less significant. This might be due to the fact that in the MVM compute() - function, the matrix (the part which - in memory size - is  $N^3$ ) is accessed only once, and consecutively.

### Exercise 6: Bounds

**a**)

9 mult and 8 add per innermost loop  $\Rightarrow 17 \cdot (N-1)^2$  flop = W(N)

b)

reads:  $\geq N^2$  (size of G) +9 (size of h) doubles =  $8N^2 + 72$  bytes writes:  $(N-1)^2$  (one for each innermost loop) =  $8(N-1)^2$  bytes

$$Q(N) = 16N^2 - 16N + 80$$
 bytes 
$$I(N) = \frac{W(N)}{Q(N)} = \frac{17(N-1)^2}{16N^2 - 16N + 80} \approx \frac{17}{16}$$

the approximation is exact for large enough N.

**c**)

i) Hard lower bound (not taking into account dependencies):

```
for adds (latency: 3, throughput: 1): 8 \cdot (N-1)^2 + 2 cycles for mults (latency: 5, throughput: 1): 9 \cdot (N-1)^2 + 4 cycles
```

together:  $9 \cdot (N-1)^2 + 4$  cycles (limited by mults)

ii) Numer of cycles used to load everything into memory for latency l and throughput tp (round up because you can only count full cycles):  $\lceil \frac{Q(N)-1}{tp} + l \rceil$ 

```
in L1 (latency: 4, throughput: 4): 4N^2 - 4N + 24 cycles in L2 (latency: 12, throughput: 4): 4N^2 - 4N + 32 cycles in RAM (assuming latency: 100, throughput: 1/4): 64N^2 - 64N + 116 cycles
```