

# Share-slicing: Friend or Foe?

Si Gao <sup>1,2</sup> Ben Marshall <sup>1</sup> Dan Page <sup>1</sup> Elisabeth Oswald <sup>1,2</sup>

<sup>1</sup>University of Bristol, Bristol, UK

<sup>2</sup>University of Klagenfurt, Klagenfurt, Austria

September 14, 2020

### Outline

- Intro
- 2 Evaluations in practice
- 3 Read pass the "headlines"...
- Discussion



#### **SCA**

- Attacks based on information leakage
- Recover the secret key potentially within a few minutes



Figure: Side Channel Analysis

## Masking: hardware masking

#### Academia

"Countermeasures to rescue!"

- Threshold implementation [NRR06]
- Domain-Oriented Masking [GMK16]
- Various schemes available!



## Industry

"Oh no... what should I do?"





## Masking: look-up table-based

#### Academia

"OK...that is trickier, but still do-able"

- Look-up table based approaches
- Global look-up table
- Re-computation method [Coron14]



## Industry

"Emm... I can update codes, but not revoke all devices..."





## Masking: bit-sliced

#### Academia

"How about bit-sliced masking?"

- Utilise small gadgets (eg. AND2)
- Moderate memory cost, flexible
- Difficult for chaining mode (eg. CBC-ENC)



### Industry

"Actually my application is quite memorytight. Any other suggestions?"





## Masking: bit-sliced

#### Academia

"OK. Here are some results:"

- ISW multiplication [ISW03]
- Multiplication in bounded-moment model [BDF+17]
- Proof + some codes on Github
- Performance on ARM [GR17,GJRS18]



## Industry

"Fair enough. Let us do this!"





## Masking: implementations

#### Academia

"But please be careful with your implementations:"

- Pitfalls (eg. bad randomness)
- Model v.s. Practice
  - "order reduction theorem" [BGGRS14]



### Industry

"Brilliant! I will implement one of this."





## Masking: code

#### Academia

On a code-level, a d-share scheme:

- $\blacksquare$  is seldom (d-1)-order secure
  - Few would do the full "diagnose-and-cure" cycle
- Even if it is d-1-order secure...
  - $\blacksquare$  Weak protection when d is small



## Industry

"Alright...I will keep that in mind."





A few days later...



### Academia

"OK... you sure it is working properly?"



### Industry

"Professor, I have implemented my 4-share secure AES!"

- Barthe et al.'s secure multiplication [BDF+17]
  - Parallel share processing —> efficiency
  - Share-slicing: all shares in one register





#### Academia

"Emm...maybe you are right?"



### Industry

"Should be OK, I guess"

- Only claiming 1st order secure
  - "order reduction theorem"
- Previous study said so [JS17]
  - if we ignore physical coupling [CEM18,LBS19]





### Academia

"Or is it really correct?"



## Outline

- 1 Intro
- 2 Evaluations in practice
- 3 Read pass the "headlines"...
- 4 Discussion



### Evaluation setup

### Setups

### ARM M3 (NXP LPC1313) & M0 (NXP LPC1114)

- Working at 12 MHz
- Scope sampling at 250 MSa/s
- Code written in Thumb assembly
- Unused bit-width
  - Constants: all 0-s (trivial yet waste)
  - Randomise: worst for the attacker (costly)
  - Repetition: same unshared value



#### Evaluation code

#### Target secure AND2 tailored:

■ Transition-leakage reduced to minimal



#### **Evaluations**

Barthe et al's multiplication on M3: 2-share version

- All other 30 bits random
- correct key(red)/incorrect keys(gray)
- 1st order  $\approx$  2nd order, not a big deal



#### **Evaluations**

Barthe et al's multiplication on M3: 4-share version

- All other 28 bits random
- correct key(red)/incorrect keys(gray)
- 2nd order is better/1st order still exists







#### Academia

"Have you checked the model assumptions?"



## Industry

"Wait...how can it be? "





#### Academia

"Err..."



### Industry

"I only checked the 'implementation defaults' section:"

- Mostly hardware perspective
- What does it mean in software?





## Outline

- 1 Intro
- 2 Evaluations in practice
- 3 Read pass the "headlines"...
- 4 Discussion



## Independent assumption: in theory

### Independent assumption

"Each share leaks independently": specifically,

- Each share has its own leakage function
- No interaction/cross-talk

this larger power consumption is the following linear model:

$$\boldsymbol{L}_{c} = \alpha_{c}^{1} \cdot \mathsf{G}_{c}^{1} \left( \mathcal{Y}_{c}(1) \right) + \alpha_{c}^{2} \cdot \mathsf{G}_{c}^{2} \left( \mathcal{Y}_{c}(2) \right) + \ldots + \alpha_{c}^{n_{c}} \cdot \mathsf{G}_{c}^{n_{c}} \left( \mathcal{Y}_{c}(n_{c}) \right) + \boldsymbol{R}_{c}. \tag{2}$$

with all  $\alpha_c^j$ 's  $\in \mathbb{R}$ . Contrary to the additive noise assumption that is only used

## Independent assumption: in hardware

## In hardware masking

Such assumption is usually supported by:

- Parallel separated sub-circuits (motivated by MPC)
  - No logical crosstalk
- "Keep Hierarchy"
  - No cross-talk from the synthesiser

this larger power consumption is the following linear model:

$$\boldsymbol{L}_{c} = \alpha_{c}^{1} \cdot \mathsf{G}_{c}^{1} \left( \mathcal{Y}_{c}(1) \right) + \alpha_{c}^{2} \cdot \mathsf{G}_{c}^{2} \left( \mathcal{Y}_{c}(2) \right) + \ldots + \alpha_{c}^{n_{c}} \cdot \mathsf{G}_{c}^{n_{c}} \left( \mathcal{Y}_{c}(n_{c}) \right) + \boldsymbol{R}_{c}. \tag{2}$$

with all  $\alpha_c^j$ 's  $\in \mathbb{R}$ . Contrary to the additive noise assumption that is only used

## Independent assumption: in software

## Software with share-slicing

Independent assumption becomes

- following the same level of scrutiny
- each gate in the ALU connects with only 1 bit of the register

# Independent assumption: in software

# Software with share-slicing

But is that even possible?



## Independent assumption: in software

#### Zoom into the shifter

Shifter can be our first headache:



Other parts of the ALU (eg. adders) can also contribute

## Verifying independent assumption

## Testing on shift alone

#### Already illustrates the issue:



Figure 6: Instruction-wise leakage analysis: LSL/LSR

## Verifying independent assumption

#### Academia

"Well..."



### Industry

"But did not the previous study verify this already? "





## Read pass the "headlines"

## Let us read pass the "headlines"

"Very high order masking: Efficient implementation and security evaluation" [JS17]:

- TVLA on one specific instance, NOT the assumption itself
  - Only 2/4 bits are used
  - Conservative interpretation: assuming d/2 = 15 order security
- Fair for their purpose, but should not be taken out of the context

## Verifying independent assumption

#### Academia

"Well..."



### Industry

"O.K...then how about the order reduction theorem? "



### Read pass the "headlines"

## Let us read pass the "headlines"

"On the cost of lazy engineering for masked software implementations" [BGGRS14]:

- Security reduction for "transition-based leakage"
  - Implicitly assumed shares stores in different registers
- Do not apply at the first place
  - Which has been said in [JS17]

**Theorem 1.** An dth-order secure implementation against value-based leakage functions is  $\lfloor \frac{d}{2} \rfloor$ th-order secure against transition-based leakage functions.



## Outline

- 1 Intro
- 2 Evaluations in practice
- 3 Read pass the "headlines"...
- 4 Discussion



#### Discussion

### Our results suggest...

Independent assumption should not be taken for granted on software platforms

### They do not suggest...

- Share-slicing should be forbidden
  - A weaker assumption (say, SNR-based)?
  - Proof does not guarantee everything.
  - Platform-dependent
- Shifter is the (only) source of interaction
  - Various components can contribute
  - Cannot locate the exact source (unless the CPU is completely open-sourced)



#### Discussion

What does model assumption means in practice...

#### Academia

 Offer schemes in security model



## Industry

Needs the connecting to practice



Who should be the "interpreter"?



# Questions?

Thank you!



#### Reference

- NRR06 Nikova, S., Rechberger C., Rijmen V.: Threshold Implementations Against Side-Channel Attacks and Glitches. Information and Communications Security, 8th International Conference, ICICS 2006, Raleigh, NC, USA, December 4-7, 2006
- GMK16 Groß, H., Mangard, S., Korak, T.: Domain-Oriented Masking: Compact Masked Hardware Implementations with Arbitrary Protection Order. Proceedings of the ACM Workshop on Theory of Implementation Security, TIS @ CCS 2016 Vienna, Austria, October, 2016
- Coron14 Coron, J.S.: Higher Order Masking of Look-Up Tables. In Nguyen, P.Q., Oswald, E., eds.: Advances in Cryptology **FUROCRYPT 2014**



#### Reference

- ISW03 Ishai, Y., Sahai, A., Wagner, D.: Private Circuits: Securing Hardware against Probing Attacks. In Boneh, D., ed.: Advances in Cryptology, CRYPTO 2003
- BGGRS14 Josep Balasch, Benedikt Gierlichs, Vincent Grosso, Oscar Reparaz, and François-Xavier Standaert. On the cost of lazy engineering for masked software implementations, CARDIS 2014.
  - BDF+17 Gilles Barthe, François Dupressoir, Sebastian Faust, Benjamin Grégoire, François-Xavier Standaert, and Pierre-Yves Strub. Parallel implementations of masking schemes and the bounded moment leakage model. In Advances in Cryptology -**EUROCRYPT 2017**



#### Reference

- JS17 Anthony Journault and François-Xavier Standaert. Very high order masking: Efficient implementation and security evaluation. In Cryptographic Hardware and Embedded Systems CHES 2017
- GJRS18 Dahmun Goudarzi, Anthony Journault, Matthieu Rivain, and FrançoisXavier Standaert. Secure multiplication for bitslice higher-order masking: Optimisation and comparison. COSADE 2018
  - GR17 Dahmun Goudarzi and Matthieu Rivain. How fast can higher-order masking be in software? Advances in Cryptology EUROCRYPT 2017

