### PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **General Description**

The MAX20345 is a power management solution featuring ultra-low  $I_Q$  voltage regulators, ideal for low-power wearable applications. The device includes a linear battery charger with a smart power selector and several power-optimized peripherals. The device features three buck regulators, three low-dropout (LDO) linear regulators, and a Buck-Boost regulator, providing up to seven regulated voltages, each with an ultra-low quiescent current. Two load switches allow disconnecting system peripherals to minimize the total quiescent load of the system. MAX20345 allows system designers to minimize power consumption and extend battery life in 24/7 operation devices, such as those in the wearable market.

The three synchronous, high-efficiency buck regulators use a pulse frequency modulated (PFM) control scheme for increased efficiency during light-load operation. The output voltage of these regulators can be programmed through I<sup>2</sup>C down to voltages as low as 0.7V. Additionally, the buck regulators support dynamic voltage scaling (DVS) allowing the system designer to further improve system power consumption when using devices that can take advantage of DVS.

Each of the three LDO regulators output voltage can be programmed through I<sup>2</sup>C. For additional flexibility, each LDO can be configured as a load switch that can be used to disconnect the quiescent load of the system peripherals.

The integrated Buck-Boost converter provides a convenient way to power system peripherals that require voltages higher and/or lower than the battery voltage, and is optimized for optical sensing systems such as optical heart rate (OHR)/PPG and SpO<sub>2</sub> measurements. The output noise of the Buck-Boost is minimized to provide the least impact possible on sensitive measurements in such systems. The addition of DVS offers further power savings during favorable measurement conditions.

The MAX20345 also features a programmable power controller that allows the device to be configured for applications that require the device be in a true-off, or always-on, state. The controller provides a delayed reset signal and voltage sequencing. The MAX20345 is available in a 56-bump, 0.4mm pitch, 3.37mm x 3.05mm wafer-level package (WLP).

#### **Applications**

- Wearable Devices
- IoT

Ordering Information appears at end of data sheet.

#### **Benefits and Features**

- Extend Battery-Use Time Between Charging
  - 3 x Low I<sub>Q</sub> Buck Regulators (I<sub>Q</sub> = 0.9μA typ)
    - 220mA Output Current
    - Noise Mitigation by Flexible Adjustment of Switching Frequency
    - Buck1: 0.700V to 1.330V Output Voltage in 10mV Steps
    - Buck2: 0.700V to 2.275V Output Voltage in 25mV Steps
    - Buck3: 0.700V to 3.850V Output Voltage in 50mV Steps
  - LDO1 ( $I_Q = 0.55\mu A \text{ typ}$ )
    - 100mA Output
    - · 2.7V to 5.5V Input Voltage Range
    - · 0.8V to 3.6V Output Voltage in 100mV Steps
  - LDO2 ( $I_Q = 1\mu A \text{ typ}$ )
    - 100mA Output
    - 1.71V to 5.50V Input Voltage Range
    - · 0.9V to 4.0V Output Voltage in 100mV Steps
  - LDO3 ( $I_Q = 1 \mu A \text{ typ}$ )
    - 50mA Output
    - 1.00V to 2.00V Input Voltage Range
    - 0.50V to 1.95V Output Voltage in 25mV Steps
  - · 2 x Load Switches
    - 0.65V to 5.50V Input Voltage Range
    - $1\Omega R_{ON}$  at SYS = 3.0V
  - Low I<sub>O</sub> Buck-Boost Regulator (I<sub>O</sub> = 2μA typ)
    - 1.5W Output Capability
    - 2.6V to 5.5V Output Voltage in 50mV Steps
- · Easy to Implement Li+ Battery Charging
  - Linear Li-Ion Battery Charger
    - 5mA to 500mA Charge current
    - +28V / -5.5V Tolerant Input
    - Step Charging (See the Step Charging Section)
  - · Thermistor Monitor
  - Smart Power Selector
- Optimize System Control
  - · Power On/ Reset Controller
  - Push-Button Monitor
  - Factory Shipping Mode
  - System Interface
    - Monitor Multiplexer with Programmable Divider to Monitor System Voltages and Charging Current



### **Functional Diagram**



# PMIC with Ultra-Low IQ Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### **TABLE OF CONTENTS**

| General Description                     |    |
|-----------------------------------------|----|
| Applications                            |    |
| Benefits and Features                   |    |
| Functional Diagram                      |    |
| Absolute Maximum Ratings                |    |
| Package Information                     |    |
| Electrical Characteristics              |    |
| Typical Operating Characteristics       |    |
| Pin Configuration                       |    |
| Pin Description                         |    |
| Detailed Description                    |    |
| Power Regulation                        |    |
| LDO3 MPC0 Control                       |    |
| Load Switches                           |    |
| Power Switch and Reset Control          |    |
| PwrRstCfg Diagrams                      | 39 |
| Boot Sequence                           |    |
| Power Sequencing                        |    |
| System Load Switch                      | 48 |
| Smart Power Selector                    |    |
| Input Limiter                           |    |
| Invalid CHGIN Voltage Protection        |    |
| CHGIN Input Current Limit               |    |
| Thermal Limiting                        |    |
| Adaptive Battery Charging               |    |
| Fast Charge Current Setting             |    |
| JEITA Monitoring with Charger Control   |    |
| THM One-Shot Measurement                |    |
| Step Charging                           |    |
| Battery Charger State Diagram           | 50 |
| Function Locking                        |    |
| Monitor MUX                             |    |
| Buck-Boost Regulator                    |    |
| Architecture and Switching Phases       |    |
| Buck-Boost Mode                         | 52 |
| Buck-Only Mode                          | 52 |
| Inductor Peak and Valley Current Limits |    |
| Dynamic Voltage Scaling                 |    |

# PMIC with Ultra-Low IQ Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

| TABLE OF CONTENTS (CONTINUED)          |    |
|----------------------------------------|----|
| DVS Mode 0 (I <sup>2</sup> C DVS Mode) |    |
| DVS Mode 1 (GPIO DVS Mode)             |    |
| SPI DVS Mode (DVS Mode 2)              |    |
| I <sup>2</sup> C Interface Overview    | 57 |
| Register Map                           | 58 |
| Register Descriptions                  | 61 |
| ChipID (0x00)                          | 61 |
| ChipRev (0x01)                         | 61 |
| Status0 (0x02)                         | 62 |
| Status1 (0x03)                         |    |
| Status2 (0x04)                         | 63 |
| Status3 (0x05)                         | 64 |
| Int0 (0x06)                            | 64 |
| Int1 (0x07)                            | 65 |
| Int2 (0x08)                            | 65 |
| IntMask0 (0x09)                        |    |
| IntMask1 (0x0A)                        | 67 |
| IntMask2 (0x0B)                        |    |
| ILimCntl (0x0C)                        |    |
| ChgCntI0 (0x0D)                        |    |
| ChgCntl1 (0x0E)                        |    |
| ChgTmr (0x0F)                          |    |
| StepChgCfg0 (0x10)                     |    |
| StepChgCfg1 (0x11)                     |    |
| ThmCfg0 (0x12)                         |    |
| ThmCfg1 (0x13)                         |    |
| ThmCfg2 (0x14)                         |    |
| MONCfg (0x15)                          |    |
| Buck1Cfg (0x16)                        | 77 |
| Buck1VSet (0x17).                      |    |
| Buck1lSet (0x18)                       |    |
| Buck1Ctr (0x19)                        |    |
| Buck1DVSCfg0 (0x1A)                    | 81 |
| Buck1DVSCfg1 (0x1B)                    |    |
| Buck1DVSCfg2 (0x1C)                    |    |
| Buck1DVSCfg3 (0x1D)                    |    |
| Buck1DVSSPI (0x1E)                     |    |
| Buck2Cfg (0x1F)                        |    |

### **TABLE OF CONTENTS (CONTINUED)**

| Buck2VSet (0x20)     | 84  |
|----------------------|-----|
| Buck2lSet (0x21)     | 85  |
| Buck2Ctr (0x22)      | 86  |
| Buck2DVSCfg0 (0x23)  | 87  |
| Buck2DVSCfg1 (0x24)  | 87  |
| Buck2DVSCfg2 (0x25)  | 87  |
| Buck2DVSCfg3 (0x26)  | 88  |
| Buck2DVSSPI (0x27)   | 88  |
| Buck3Cfg (0x28)      | 89  |
| Buck3VSet (0x29)     | 90  |
| Buck3lSet (0x2A)     | 91  |
| Buck3Ctr (0x2B)      | 92  |
| Buck3DVSCfg0 (0x2C)  | 93  |
| Buck3DVSCfg1 (0x2D)  | 93  |
| Buck3DVSCfg2 (0x2E)  | 93  |
| Buck3DVSCfg3 (0x2F). | 94  |
| Buck3DVSSPI (0x30).  | 94  |
| BBstCfg0 (0x31)      | 95  |
| BBstVSet (0x32)      | 96  |
| BBstlSet (0x33)      | 97  |
| BBstCfg1 (0x34)      | 98  |
| BBstCtr (0x35)       | 99  |
| BBstDVSCfg0 (0x36)   | 100 |
| BBstDVSCfg1 (0x37)   | 100 |
| BBstDVSCfg2 (0x38)   | 100 |
| BBstDVSCfg3 (0x39)   | 101 |
| BBstDVSSPI (0x3A)    | 101 |
| LDO1Cfg (0x3B)       | 102 |
| LDO1VSet (0x3C)      | 103 |
| LDO1Ctr (0x3D)       | 103 |
| LDO2Cfg (0x3E)       | 104 |
| LDO2VSet (0x3F)      | 105 |
| LDO2Ctr (0x40)       | 105 |
| LDO3Cfg (0x41)       | 106 |
| LDO3VSet (0x42)      | 107 |
| LDO3Ctr (0x43)       | 107 |
| LSW1Cfg (0x44)       |     |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

| TABLE OF CONTENTS (CONTINU                 | JED) |
|--------------------------------------------|------|
| LSW1Ctr (0x45)                             |      |
| LSW2Cfg (0x46)                             |      |
| LSW2Ctr (0x47)                             |      |
| MPC0Cfg (0x48)                             |      |
| MPC1Cfg (0x49)                             |      |
| MPC2Cfg (0x4A)                             |      |
| MPC3Cfg (0x4B)                             |      |
| PFN (0x4C)                                 |      |
| BootCfg (0x4D)                             |      |
| PwrCfg (0x4E)                              |      |
| PwrCmd (0x4F)                              |      |
| LockMsk (0x52)                             |      |
| LockUnlock (0x53)                          |      |
| Applications Information                   |      |
| I <sup>2</sup> C Interface                 |      |
| Start, Stop, and Repeated Start Conditions |      |
| Slave Address                              |      |
| Bit Transfer                               |      |
| Single-Byte Write                          |      |
| Burst Write                                |      |
| Single Byte Read                           |      |
| Burst Read                                 |      |
| Acknowledge Bits                           |      |
| Default Bits                               |      |
| Register Defaults                          |      |
| Typical Application Circuits               |      |
| Sports Watch with Heart Rate Monitoring    |      |
| Ordering Information                       |      |
| Revision History                           |      |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

| LIST OF FIGURES                                                        |     |
|------------------------------------------------------------------------|-----|
| Figure 1a. PrwRstCfg = 0000,0001                                       |     |
| Figure 1b. PrwRstCfg = 0010, 0011                                      |     |
| Figure 1c. PwrRstCfg = 0100, 0101                                      |     |
| Figure 1d. PwrRstCfg = 0110                                            | 42  |
| Figure 1e. PwrRstCfg = 0111                                            |     |
| Figure 1f. PwrRstCfg = 1000                                            | 44  |
| Figure 1g. PwrRstCfg = 1001, 1010                                      | 45  |
| Figure 2. The MAX20345 Boot Sequence                                   |     |
| Figure 3. Reset Sequence Programming                                   | 47  |
| Figure 4. Battery Charger State Diagram                                | 50  |
| Figure 5. The Buck-Boost Regulator and Switching Phases                | 51  |
| Figure 6. Buck-Boost Inductor Current in Buck-Boost Mode               | 52  |
| Figure 7. Buck-Boost Inductor Current in Buck-Only Mode                | 52  |
| Figure 8. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting      | 53  |
| Figure 9. Recommended BBstIPSet1 and BBstIPSet2 Settings               | 54  |
| Figure 10. DVS Mode 1, GPIO Control                                    |     |
| Figure 11. DVS Mode 2 SPI Timing                                       | 56  |
| Figure 12. DVS Mode 2, SPI Control                                     | 56  |
| Figure 13. Single-Byte and Burst-Mode SPI Access.                      | 57  |
| Figure 14. I <sup>2</sup> C START, STOP, and REPEATED START Conditions |     |
| Figure 15. Write Byte Sequence                                         |     |
| Figure 16. Burst Write Sequence                                        | 120 |
| Figure 17. Read Byte Sequence                                          | 120 |
| Figure 18. Burst Read Sequence                                         |     |
| Figure 19. Acknowledge Bits                                            |     |
| LIST OF TABLES                                                         |     |
| Table 1. PwrRstCfg Settings                                            |     |
| Table 2. DVS Mode 1 Voltage Selection                                  |     |
| Table 3. Register Bit Default Values                                   | 122 |
| Table 4. Register Default Values                                       | 123 |

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### **Absolute Maximum Ratings**

| Continuous Current into                                   |
|-----------------------------------------------------------|
| CHGIN, BAT, SYS±1000mA                                    |
| Continuous Current into                                   |
| Any Other Terminal±100mA                                  |
| Continuous Power Dissipation (multilayer board at +70°C): |
| 8 x 7 Array 56-Ball, 3.37mm x 3.05mm 0.4mm Pitch WLP      |
| (derate 24.79mW/°C)1115.5mW                               |
| Operating Temperature Range40°C to +85°C                  |
| Junction Temperature+150°C                                |
| Storage Temperature Range65°C to +150°C                   |
| Lead Temperature (soldering, 10s)+300°C                   |
| Soldering Temperature (reflow)+260°C                      |
|                                                           |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

| PACKAGE TYPE: 56 WLP                   |                                |
|----------------------------------------|--------------------------------|
| Package Code                           | W563H3+1                       |
| Outline Number                         | 21-100260                      |
| Land Pattern Number                    | Refer to Application Note 1891 |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   | ):                             |
| Junction to Ambient (θ <sub>JA</sub> ) | 40.35°C/W                      |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                | SYMBOL                 | CONDITIONS                                                                                                                                                                                                                              | MIN  | TYP  | MAX   | UNITS |
|------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| GLOBAL SUPPLY CURRENT                    |                        |                                                                                                                                                                                                                                         |      |      |       |       |
| CHGIN Input Current                      | I <sub>CHGIN</sub>     | V <sub>CHGIN</sub> = 5V, on state, charger<br>disabled, battery thermal monitoring<br>disabled, all rails disabled                                                                                                                      |      | 0.72 | 1.20  | mA    |
|                                          |                        | V <sub>CHGIN</sub> = 0V, off state, LDO1 disabled                                                                                                                                                                                       |      | 0.40 | 0.96  |       |
|                                          |                        | V <sub>CHGIN</sub> = 0V, off state, LDO1 enabled, L1IN connected to BAT                                                                                                                                                                 |      | 1.10 | 2.10  |       |
|                                          |                        | V <sub>CHGIN</sub> = 0V, on state, all rails disabled                                                                                                                                                                                   |      | 1.45 | 2.50  |       |
|                                          |                        | V <sub>CHGIN</sub> = 0V, on state, Buck1 enabled, V <sub>BK1OUT</sub> = 0.9V                                                                                                                                                            |      | 2.30 | 3.70  |       |
| BAT Input Current                        | I <sub>BAT</sub>       | V <sub>CHGIN</sub> = 0V, on state, Buck1<br>enabled, Buck2 enabled, V <sub>BK1OUT</sub> =<br>0.9V, V <sub>BK2OUT</sub> = 1.2V                                                                                                           |      | 2.75 | 4.30  | μΑ    |
|                                          |                        | V <sub>CHGIN</sub> = 0V, on state, Buck1<br>enabled, Buck2 enabled, Buck3<br>enabled, V <sub>BK1OUT</sub> = 0.9V, V <sub>BK2OUT</sub><br>= 1.2V, V <sub>BK3OUT</sub> = 1.8V                                                             |      | 3.20 | 5.00  |       |
|                                          |                        | V <sub>CHGIN</sub> = 0V, on state, all rails<br>enabled, LDOs in LDO mode, load<br>switch voltage protection enabled,<br>V <sub>BK1OUT</sub> = 0.9V, V <sub>BK2OUT</sub> = 1.2V,<br>V <sub>BK3OUT</sub> = 1.8V, V <sub>BBOUT</sub> = 4V |      | 9.00 | 14.30 |       |
| UVLOS AND BAT OCP                        |                        |                                                                                                                                                                                                                                         |      |      |       |       |
| \(\(\O\O\D\T\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |                        | Rising (Note 2)                                                                                                                                                                                                                         | 2.25 | 2.45 | 2.75  | .,    |
| VCCINT UVLO Threshold (POR)              | VVCCINT_UVLO           | Falling (Note 2)                                                                                                                                                                                                                        | 2.20 | 2.40 | 2.70  | V     |
| VCCINT UVLO Threshold (POR) Hysteresis   | VVCCINT_UVLO_H         | (Note 2)                                                                                                                                                                                                                                |      | 50   |       | mV    |
| Internal CAP Regulator                   | V <sub>CAP</sub>       | V <sub>CHGIN</sub> = 4.3V to 28V                                                                                                                                                                                                        | 3.75 | 4.10 | 4.55  | V     |
| CAP Detect Threshold                     | V                      | V <sub>CHGIN</sub> = V <sub>CAP</sub> rising                                                                                                                                                                                            | 3.15 | 3.40 | 3.60  | - V   |
| CAP Detect Tilleshold                    | V <sub>CAP_DET</sub>   | V <sub>CHGIN</sub> = V <sub>CAP</sub> falling                                                                                                                                                                                           | 2.60 | 2.80 | 3.00  |       |
| CAP Detect Threshold<br>Hysteresis       | V <sub>CAP_DET_H</sub> |                                                                                                                                                                                                                                         |      | 600  |       | mV    |
| CHGIN Detect Threshold                   | V                      | Rising                                                                                                                                                                                                                                  | 4.00 | 4.15 | 4.30  | V     |
| CHOIN Detect Threshold                   | V <sub>CHGIN_DET</sub> | Falling                                                                                                                                                                                                                                 | 3.20 | 3.30 | 3.40  | v     |
| CHGIN Detect Threshold<br>Hysteresis     | VCHGIN_DET_H           |                                                                                                                                                                                                                                         |      | 850  |       | mV    |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                 | SYMBOL                      | CC                                           | ONDITIONS                                     | MIN  | TYP  | MAX  | UNITS |  |
|-------------------------------------------|-----------------------------|----------------------------------------------|-----------------------------------------------|------|------|------|-------|--|
| CHGIN Detection Debounce                  | touous                      | CHGIN inserti                                | on                                            |      | 108  |      | me    |  |
| Time                                      | tCHGIN_DET                  | CHGIN detach                                 | nment                                         |      | 100  |      | ms    |  |
| CVC IIVI O Three-bald                     |                             | Rising                                       | Rising 2                                      |      | 2.75 | 2.85 | V     |  |
| SYS UVLO Threshold                        | V <sub>SYS_UVLO</sub>       | Falling                                      |                                               | 2.60 | 2.70 | 2.80 | V     |  |
| SYS UVLO Threshold Hysteresis             | V <sub>SYS_UVLO_H</sub>     |                                              |                                               |      | 50   |      | mV    |  |
| SYS UVLO Falling Debounce<br>Time         | tsys_uvlo_fdeb              | SYS Falling                                  |                                               |      | 20   |      | μs    |  |
| BATOC Threshold Accuracy                  | I <sub>BAT_OC_ACC</sub>     | From 200mA to device specific 3)             | -40                                           |      | +40  | %    |       |  |
| BATOC Threshold Hysteresis                | I <sub>BAT_OC_H</sub>       |                                              |                                               |      | 6    |      | %     |  |
| BATOC Rising Debounce Time                | t <sub>BAT_OC_D</sub>       | BAT load curre                               | ent rising                                    |      | 50   |      | ms    |  |
| OVP AND INPUT CURRENT LIM                 | ITER                        |                                              |                                               |      |      |      |       |  |
| CHGIN Overvoltage Threshold               | V <sub>CHGIN_OV</sub>       |                                              |                                               | 7.2  | 7.5  | 7.8  | V     |  |
| CHGIN Overvoltage Threshold<br>Hysteresis | Vchgin_ov_h                 |                                              |                                               |      | 200  |      | mV    |  |
| CHGIN Valid Trip Point                    | V <sub>CHGIN_SYS_TP</sub>   | V <sub>CHGIN</sub> - V <sub>SYS</sub> rising |                                               | 30   | 145  | 290  | mV    |  |
| CHGIN Valid Trip Point<br>Hysteresis      | V <sub>CHGIN_SYS_TP_H</sub> |                                              |                                               |      | 275  |      | mV    |  |
| Input Overcurrent Max Limit               | lun nav                     | Device<br>Specific (see                      | t < t <sub>ILIM_BLANK</sub> ,<br>ILimMax = 0. | 400  | 450  | 500  | mA    |  |
| input Overounent wax Limit                | ILIM_MAX                    | Table 3)                                     | t < t <sub>ILIM_BLANK</sub> ,<br>ILimMax = 1. | 900  | 1000 | 1100 | IIIA  |  |
|                                           |                             | ILimCntl = 000                               | )                                             |      | 50   |      |       |  |
|                                           |                             | ILimCntl = 00°                               | 1                                             | 80   | 90   | 100  |       |  |
|                                           |                             | ILimCntl = 010                               |                                               |      | 150  |      |       |  |
| Input Current Limit                       | 1                           | ILimCntl = 011                               | ILimCntl = 011                                |      | 200  |      | mA    |  |
| input Guirent Limit                       | I <sub>LIM</sub>            | ILimCntl = 100                               | )                                             |      | 300  |      |       |  |
|                                           |                             | ILimCntl = 101                               |                                               |      | 400  |      |       |  |
|                                           |                             | ILimCntl = 110<br>ILimCntl = 111             |                                               | 400  | 450  | 500  |       |  |
|                                           |                             |                                              |                                               | 900  | 1000 | 1100 |       |  |
|                                           |                             | ILimBlank = 0                                | 0                                             |      | 0.0  |      |       |  |
| Input Current Limit Blanking              | tu na Status                | ILimBlank = 0                                | 1                                             |      | 0.5  |      | ms    |  |
| Time                                      | t <sub>ILIM_BLANK</sub>     | ILimBlank = 10                               |                                               |      | 1.0  |      | IIIS  |  |
|                                           |                             | ILimBlank = 11                               |                                               |      | 10.0 |      |       |  |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                        | SYMBOL                   | CON                                           | DITIONS              | MIN                               | TYP                                 | MAX                               | UNITS |  |
|--------------------------------------------------|--------------------------|-----------------------------------------------|----------------------|-----------------------------------|-------------------------------------|-----------------------------------|-------|--|
| SYS Regulation Voltage                           | V <sub>SYS_REG</sub>     |                                               |                      | V <sub>BAT</sub><br>REG +<br>0.14 | V <sub>BAT</sub> _<br>REG +<br>0.20 | V <sub>BAT</sub><br>REG +<br>0.26 | V     |  |
| SYS Regulation Voltage Dropout                   | V <sub>CHGIN_SYS</sub>   |                                               |                      |                                   | 40                                  |                                   | mV    |  |
| CHGIN to SYS On-Resistance                       | R <sub>CHGIN_SYS</sub>   |                                               |                      |                                   | 0.37                                | 0.66                              | Ω     |  |
| Input Current Soft-Start Time                    | t <sub>ILIM_SFT</sub>    |                                               |                      |                                   | 1                                   |                                   | ms    |  |
|                                                  |                          |                                               | TShdn = 000          |                                   | 50                                  |                                   |       |  |
|                                                  |                          |                                               | TShdn = 001          |                                   | 60                                  |                                   |       |  |
|                                                  |                          |                                               | TShdn = 010          |                                   | 70                                  |                                   |       |  |
| The second Chartelesses Towns a setum            | _                        | Device Specific                               | TShdn = 011          |                                   | 80                                  |                                   | °C    |  |
| Thermal Shutdown Temperature                     | T <sub>CHG_SHDN</sub>    | (see Table 3)                                 | TShdn = 100          |                                   | 90                                  |                                   | C     |  |
|                                                  |                          |                                               | TShdn = 101          |                                   | 100                                 |                                   |       |  |
|                                                  |                          |                                               | TShdn = 110          |                                   | 110                                 |                                   |       |  |
|                                                  |                          |                                               | TShdn = 111          |                                   | 120                                 |                                   |       |  |
| CHGIN Boot Retry Timeout                         | tCHG_RETRY_TMO           | ChgAlwTry = 1                                 |                      |                                   | 0.5                                 |                                   | s     |  |
| BATTERY CHARGER                                  |                          |                                               |                      |                                   |                                     |                                   |       |  |
| BAT-to-SYS On-Resistance                         | R <sub>BAT_SYS</sub>     | V <sub>BAT</sub> = 4.2V, I <sub>BA</sub>      | <sub>T</sub> = 300mA |                                   | 80                                  | 140                               | mΩ    |  |
| Thermal Regulation Temperature                   | T <sub>CHG_LIM</sub>     |                                               |                      |                                   | T <sub>CHG</sub> _<br>SHDN - 3      |                                   | °C    |  |
| BAT-to-SYS Switch On<br>Threshold                | V <sub>BAT_SYS_ON</sub>  | SYS falling, measured as VBAT - VSYS          |                      | 10                                | 19                                  | 35                                | mV    |  |
| BAT-to-SYS Switch Off<br>Threshold               | VBAT_SYS_OFF             | SYS rising, mea                               | sured as             | -3.0                              | -1.5                                | 0.0                               | mV    |  |
| SYS-to-BAT Charge Current<br>Reduction Threshold | V <sub>SYS_BAT_LIM</sub> | Measured as V <sub>S</sub><br>SysMinVIt = 000 |                      |                                   | 100                                 |                                   | mV    |  |
|                                                  |                          |                                               | SysMinVIt = 000      |                                   | 3.6                                 |                                   |       |  |
|                                                  |                          |                                               | SysMinVIt = 001      |                                   | 3.7                                 |                                   |       |  |
|                                                  |                          |                                               | SysMinVlt = 010      |                                   | 3.8                                 |                                   |       |  |
| M: : 0\/0\/ !'                                   | .,                       |                                               | SysMinVlt = 011      |                                   | 3.9                                 |                                   | 1     |  |
| Minimum SYS Voltage                              | V <sub>SYS_LIM</sub>     | V <sub>BAT</sub> < 3.4V                       | SysMinVIt = 100      |                                   | 4.0                                 |                                   | V     |  |
|                                                  |                          |                                               | SysMinVlt = 101      |                                   | 4.1                                 |                                   |       |  |
|                                                  |                          |                                               | SysMinVlt = 110      |                                   | 4.2                                 |                                   | 1     |  |
|                                                  |                          |                                               | SysMinVIt = 111      |                                   | 4.3                                 |                                   | 1     |  |
| Charger Current Soft-Start Time                  | t <sub>CHG_SOFT</sub>    |                                               | 1                    |                                   | 1                                   |                                   | ms    |  |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                      | SYMBOL                  | C                       | ONDITIONS                   | MIN                         | TYP                         | MAX | UNITS |
|--------------------------------|-------------------------|-------------------------|-----------------------------|-----------------------------|-----------------------------|-----|-------|
|                                |                         | IPChg = 00              |                             | 0.05 x<br>I <sub>FCHG</sub> |                             |     |       |
| Precharge Current              |                         | IPChg = 01              | 0.09 x<br>I <sub>FCHG</sub> | 0.10 x<br>I <sub>FCHG</sub> | 0.11 x<br>I <sub>FCHG</sub> |     |       |
| Treenarge Current              | I <sub>PCHG</sub>       | IPChg = 10              |                             |                             | 0.20 x<br>I <sub>FCHG</sub> |     | mA    |
|                                |                         | IPChg = 11              |                             |                             | 0.30 x<br>I <sub>FCHG</sub> |     |       |
| Precharge Threshold            |                         | VPChg = 00              | 0                           |                             | 2.10                        |     |       |
|                                |                         | VPChg = 00              | 1                           |                             | 2.25                        |     |       |
|                                |                         | VPChg = 01              | 0                           |                             | 2.40                        |     |       |
|                                | VDAT DOLLO              | VPChg = 01              | 1                           |                             | 2.55                        |     | V     |
|                                | VBAT_PCHG               | VPChg = 10              | 0                           |                             | 2.70                        |     | ·     |
|                                |                         | VPChg = 101             |                             |                             | 2.85                        |     |       |
|                                |                         | VPChg = 110             |                             |                             | 3.00                        |     |       |
|                                |                         | VPChg = 111             |                             | 3.15                        |                             |     |       |
| Precharge Threshold Hysteresis | V <sub>BAT_PCHG_H</sub> |                         |                             |                             | 90                          |     | mV    |
|                                |                         |                         | ChgStepRise = 0000          |                             | 3.80                        |     |       |
|                                |                         |                         | ChgStepRise = 0001          |                             | 3.85                        |     |       |
|                                |                         |                         | ChgStepRise = 0010          |                             | 3.90                        |     |       |
|                                |                         |                         | ChgStepRise = 0011          |                             | 3.95                        |     |       |
|                                |                         |                         | ChgStepRise = 0100          |                             | 4.00                        |     |       |
|                                |                         |                         | ChgStepRise = 0101          |                             | 4.05                        |     |       |
|                                |                         |                         | ChgStepRise = 0110          |                             | 4.10                        |     |       |
| Step-Charge Threshold          | V <sub>BAT</sub> _      | V <sub>BAT</sub> rising | ChgStepRise = 0111          |                             | 4.15                        |     | V     |
| Step-Charge Threshold          | STPCHG                  | v BAT rising            | ChgStepRise = 1000          |                             | 4.20                        |     | V     |
|                                |                         |                         | ChgStepRise = 1001          |                             | 4.25                        |     |       |
|                                |                         |                         | ChgStepRise = 1010          |                             | 4.30                        |     |       |
|                                |                         |                         | ChgStepRise = 1011          |                             | 4.35                        |     |       |
|                                |                         |                         | ChgStepRise = 1100          |                             | 4.40                        |     |       |
|                                |                         |                         | ChgStepRise = 1101          |                             | 4.45                        |     |       |
|                                |                         |                         | ChgStepRise = 1110          |                             | 4.50                        |     |       |
|                                |                         |                         | ChgStepRise = 1111          |                             | 4.55                        |     |       |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                            | SYMBOL                    | CONDITIONS               | MIN   | TYP                     | MAX | UNITS |  |  |
|--------------------------------------|---------------------------|--------------------------|-------|-------------------------|-----|-------|--|--|
|                                      |                           | ChgStepHyst = 000        |       | 100                     |     |       |  |  |
|                                      |                           | ChgStepHyst = 001        |       | 200                     |     | mV    |  |  |
| Step-Charge Threshold                | V                         | ChgStepHyst = 010        |       | 300                     |     |       |  |  |
| Hysteresis                           | V <sub>BAT_STPCHG_H</sub> | ChgStepHyst = 011        |       | 400                     |     |       |  |  |
|                                      |                           | ChgStepHyst = 100        |       | 500                     |     |       |  |  |
|                                      |                           | ChgStepHyst = 101        |       | 600                     |     |       |  |  |
|                                      |                           | ChglStep = 000           |       | I <sub>FCHG</sub> x 0.2 |     |       |  |  |
|                                      |                           | ChglStep = 001           |       | I <sub>FCHG</sub> x 0.3 |     |       |  |  |
|                                      |                           | ChglStep = 010           |       | I <sub>FCHG</sub> x 0.4 |     |       |  |  |
| Fast Charge Current Reduction        | I <sub>FCHG</sub> _       | ChglStep = 011           |       | I <sub>FCHG</sub> x 0.5 |     | mA    |  |  |
| Due to Step-Charge                   | STPCHG                    | ChglStep = 100           |       | I <sub>FCHG</sub> x 0.6 |     |       |  |  |
|                                      |                           | ChglStep = 101           |       | I <sub>FCHG</sub> x 0.7 |     |       |  |  |
|                                      |                           | ChglStep = 110           |       | I <sub>FCHG</sub> x 0.8 |     |       |  |  |
|                                      |                           | ChglStep = 111           | IFCHG |                         |     |       |  |  |
| ISET Current Gain Factor             | K <sub>ISET</sub>         |                          |       | 2000                    |     | A/A   |  |  |
| ISET Regulation Voltage              | V <sub>ISET</sub>         |                          |       | 1                       |     | V     |  |  |
| DATE (OL O CO)                       |                           | $R_{ISET} = 400k\Omega$  |       | 5                       |     |       |  |  |
| BAT Fast Charge Current Set<br>Range | I <sub>FCHG</sub>         | R <sub>ISET</sub> = 40kΩ | 45    | 50                      | 55  | mA    |  |  |
|                                      |                           | R <sub>ISET</sub> = 4kΩ  | 500   |                         |     |       |  |  |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                  | SYMBOL                      | CONDITIONS                           | MIN                       | TYP                          | MAX                             | UNITS    |  |  |  |
|----------------------------|-----------------------------|--------------------------------------|---------------------------|------------------------------|---------------------------------|----------|--|--|--|
|                            |                             | BatReg = 0000                        |                           | 4.050                        |                                 |          |  |  |  |
|                            |                             | BatReg = 0001                        |                           | 4.100                        |                                 |          |  |  |  |
|                            |                             | BatReg = 0010                        |                           | 4.150                        |                                 |          |  |  |  |
|                            |                             | BatReg = 0011, T <sub>A</sub> = 25°C | 4.179                     | 4.200                        | 4.221                           |          |  |  |  |
|                            |                             | BatReg = 0011                        | 4.158                     | 4.200                        | 4.242                           |          |  |  |  |
|                            |                             | BatReg = 0100                        |                           | 4.250                        |                                 |          |  |  |  |
| Battery Regulation Voltage | V <sub>BAT_REG</sub>        | BatReg = 0101                        |                           | 4.300                        |                                 | V        |  |  |  |
|                            |                             | BatReg = 0110                        |                           | 4.350                        |                                 |          |  |  |  |
|                            |                             | BatReg = 0111                        |                           | 4.400                        |                                 |          |  |  |  |
|                            |                             | BatReg = 1000                        |                           | 4.450                        |                                 |          |  |  |  |
|                            |                             | BatReg = 1001                        |                           | 4.500                        |                                 |          |  |  |  |
|                            |                             | BatReg = 1010                        |                           | 4.550                        |                                 |          |  |  |  |
|                            |                             | BatReg = 1011                        |                           | 4.600                        |                                 |          |  |  |  |
|                            |                             | BatReChg = 00                        |                           | 70                           |                                 |          |  |  |  |
| Dettem: Decharge Threehold | V <sub>BAT</sub> _<br>RECHG | BatReChg = 01                        |                           | 120                          |                                 |          |  |  |  |
| Battery Recharge Threshold |                             | BatReChg = 10                        |                           | 170                          |                                 | mV       |  |  |  |
|                            |                             | BatReChg = 11                        |                           | 220                          |                                 |          |  |  |  |
|                            | tрснG                       | PChgTmr = 00                         |                           | 30                           |                                 |          |  |  |  |
| Mariana Darahana Tima      |                             | PChgTmr = 01                         |                           | 60                           |                                 |          |  |  |  |
| Maximum Precharge Time     |                             | PChgTmr = 10                         |                           | 120                          |                                 | min<br>- |  |  |  |
|                            |                             | PChgTmr = 11                         |                           | 240                          |                                 |          |  |  |  |
|                            |                             | FChgTmr = 00                         |                           | 75                           |                                 |          |  |  |  |
| Maniana Fact Change Time   |                             | FChgTmr = 01                         |                           | 150                          |                                 |          |  |  |  |
| Maximum Fast Charge Time   | t <sub>FCHG</sub>           | FChgTmr = 10                         |                           | 300                          |                                 | min      |  |  |  |
|                            |                             | FChgTmr = 11                         |                           | 600                          |                                 |          |  |  |  |
|                            |                             | IChgDone = 00                        |                           | I <sub>FCHG</sub><br>x 0.050 |                                 |          |  |  |  |
| Charge Done Qualification  |                             | IChgDone = 01                        | I <sub>FCHG</sub> x 0.085 | I <sub>FCHG</sub> x 0.100    | I <sub>FCHG</sub><br>x<br>0.115 | A        |  |  |  |
|                            | I <sub>CHG_DONE</sub>       | IChgDone = 10                        |                           | I <sub>FCHG</sub><br>x 0.200 |                                 | mA       |  |  |  |
|                            |                             | IChgDone = 11                        |                           | I <sub>FCHG</sub> x 0.300    |                                 |          |  |  |  |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                               | SYMBOL                 | CONDITIONS                | MIN TYP N                                       | IAX | UNITS              |
|---------------------------------------------------------|------------------------|---------------------------|-------------------------------------------------|-----|--------------------|
|                                                         |                        | MtChgTmr = 00             | 0                                               |     |                    |
|                                                         |                        | MtChgTmr = 01             | 15                                              |     | min                |
| Maximum Maintain Charge Time                            | <sup>t</sup> MTCHG     | MtChgTmr = 10             | 30                                              |     |                    |
|                                                         |                        | MtChgTmr = 11             | 60                                              |     | 1                  |
| Timer Accuracy                                          | t <sub>CHG_ACC</sub>   |                           | -10 -                                           | +10 | %                  |
| Fast Charge Current Timer<br>Extend Threshold           | I <sub>FCHG_TEXT</sub> | See Figure 4              | 50                                              |     | %I <sub>FCHG</sub> |
| Fast Charge Current Timer<br>Suspend Threshold          | I <sub>FCHG_TSUS</sub> | See Figure 4              | 20                                              |     | %I <sub>FCHG</sub> |
|                                                         |                        | Cool/Room/WarmBatReg = 00 | V <sub>BAT</sub> _<br>REG <sup>-</sup><br>150mV |     |                    |
| Battery Regulation Voltage Reduction Due to Temperature | VBAT_REG_JTA           | Cool/Room/WarmBatReg = 01 | V <sub>BAT</sub> _<br>REG <sup>-</sup><br>100mV |     | V                  |
| Reduction Due to Temperature                            |                        | Cool/Room/WarmBatReg = 10 | V <sub>BAT</sub> _<br>REG <sup>-</sup><br>50mV  |     |                    |
|                                                         |                        | Cool/Room/WarmBatReg = 11 | V <sub>BAT</sub> _<br>REG                       |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 000 | I <sub>FCHG</sub><br>x 0.20                     |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 001 | I <sub>FCHG</sub><br>x 0.30                     |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 010 | I <sub>FCHG</sub><br>x 0.40                     |     |                    |
| Fast Charge Current Reduction                           | I <sub>FCHG_JTA</sub>  | Cool/Room/WarmIFChg = 011 | I <sub>FCHG</sub><br>x 0.50                     |     | mA                 |
| Due to Temperature                                      |                        | Cool/Room/WarmIFChg = 100 | I <sub>FCHG</sub><br>x 0.60                     |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 101 | I <sub>FCHG</sub><br>x 0.70                     |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 110 | I <sub>FCHG</sub><br>x 0.80                     |     |                    |
|                                                         |                        | Cool/Room/WarmIFChg = 111 | I <sub>FCHG</sub>                               |     | 1                  |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                             | SYMBOL                  | CON                                       | IDITIONS                                                                    | MIN   | TYP   | MAX   | UNITS             |
|---------------------------------------|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|-------------------|
| BAT UVLO Threshold                    | V <sub>BAT_UVLO</sub>   | present, when \the BAT-SYS sv             | y when CHGIN is  BAT < VBAT_UVLO  witch opens and BAT  SYS through a diode) | 1.95  | 2.05  | 2.15  | V                 |
| BAT UVLO Threshold Hysteresis         | V <sub>BAT UVLO H</sub> |                                           |                                                                             |       | 50    |       | mV                |
| THERMISTOR MONITOR AND N              | TC DETECTION            |                                           |                                                                             |       |       |       |                   |
| THM Hot Threshold                     | V                       | Device                                    | V <sub>THM</sub> falling,<br>JEITASet = 0.                                  | 21.53 | 23.53 | 25.53 | 9/ \ /            |
| THIN HOLTHIESHOID                     | V <sub>ТНМ_</sub> НОТ   | specific (see<br>Table 3)                 | V <sub>THM</sub> falling,<br>JEITASet = 1,                                  | 30.94 | 32.94 | 34.94 | %V <sub>CAP</sub> |
| THM Warm Threshold                    |                         | Device                                    | V <sub>THM</sub> falling,<br>JEITASet = 0                                   | 30.94 | 32.94 | 34.94 | 9/ \ /            |
| Thiri Wallii Tillesiloid              | V <sub>THM_</sub> WARM  | specific (see<br>Table 3)                 | V <sub>THM</sub> falling,<br>JEITASet = 1                                   | 48.20 | 50.20 | 52.20 | %V <sub>CAP</sub> |
| THM Cool Threshold                    | V <sub>THM</sub> _COOL  | V <sub>THM</sub> rising                   | V <sub>THM</sub> rising                                                     |       | 64.31 | 66.31 | %V <sub>CAP</sub> |
| THM Cold Threshold                    | V <sub>THM_COLD</sub>   | V <sub>THM</sub> rising                   |                                                                             | 71.73 | 73.73 | 75.73 | %V <sub>CAP</sub> |
| THM Disable Threshold                 | V <sub>THM DIS</sub>    | V <sub>THM</sub> rising                   |                                                                             | 90.94 | 92.94 | 94.94 | %V <sub>CAP</sub> |
| THM Threshold Hysteresis              | V <sub>THM</sub> H      |                                           |                                                                             |       | 60    |       | mV                |
| THM Input Leakage                     | I <sub>LK</sub> THM     | V <sub>THM</sub> = 0V to 5.5V             |                                                                             | -1    |       | +1    | μA                |
| TPU Input Leakage                     | I <sub>LK_TPU</sub>     | V <sub>TPU</sub> = 0V to 5.               | 5V                                                                          | -1    |       | +1    | μA                |
| TPUEXT Input Leakage                  | I <sub>LK_TPUEXT</sub>  | V <sub>TPUEXT</sub> = 0V t                | to 5.5V                                                                     | -1    |       | +1    | μA                |
| TPUEXT-to-TPU Switch<br>Resistance    | R <sub>TPUEXT_TPU</sub> | V <sub>TPUEXT</sub> = [1.0 through switch | V, V <sub>SYS</sub> ], 3mA                                                  |       | 3     | 10    | Ω                 |
| CAP-to-TPU Switch Resistance          | R <sub>CAP_TPU</sub>    | 3mA through sw                            | vitch                                                                       |       | 3     | 10    | Ω                 |
| THM One-Shot Measurement Time         | t <sub>THM_MEAS</sub>   | THM automatica                            |                                                                             | 450   | 500   |       | ms                |
| IVMON MULTIPLEXER                     |                         |                                           |                                                                             |       |       |       |                   |
|                                       |                         | No load on IVMON pin. Inputs:             | MONRatioCfg<br>= 00                                                         |       | 100.0 |       |                   |
| IV/MONIAN Missississis Quita et Dati- | V                       | Charger<br>Current, BAT,                  | MONRatioCfg<br>= 01                                                         |       | 50.0  |       | 0/                |
| IVMON Multiplexer Output Ratio        | B<br>  B<br>  L         | SYS, BK1OUT,<br>BK2OUT,<br>BK3OUT,        | MONRatioCfg<br>= 10                                                         |       | 33.3  |       | %                 |
|                                       |                         | L1OUT, L2OUT,<br>L3OUT, BBOUT<br>THM, TPU |                                                                             |       | 25.0  |       |                   |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                          | SYMBOL                 | CONI                                                                                | DITIONS             | MIN   | TYP  | MAX   | UNITS |
|----------------------------------------------------|------------------------|-------------------------------------------------------------------------------------|---------------------|-------|------|-------|-------|
| IVMON Multiplexer Output<br>Impedance              | P                      |                                                                                     | MONRatioCfg<br>= 00 |       | 5.5  |       | kΩ    |
|                                                    |                        | IVMON pin. Inputs: Charger Current, BAT, SYS, BK1OUT, BK2OUT, BK3OUT, L1OUT, L2OUT, | MONRatioCfg<br>= 01 |       | 31.0 |       | N.12  |
|                                                    |                        |                                                                                     | MONRatioCfg<br>= 10 |       | 28.0 |       |       |
|                                                    |                        |                                                                                     | MONRatioCfg = 11    |       | 24.0 |       |       |
| IVMON Input Leakage                                | I <sub>LK_IVMON</sub>  | IVMON multiplex<br>pulldown resistar<br>V <sub>IVMON</sub> = 0V to 5                | nce disabled,       | -1    |      | +1    | μA    |
| IVMON Multiplexer Off-State<br>Pulldown Resistance | RIVMON_OFF_PD          | IVMON multiplex pulldown resistar                                                   |                     |       | 59   |       | kΩ    |
| BUCK                                               |                        |                                                                                     |                     |       |      |       |       |
| Input Voltage Range                                | V <sub>IN</sub>        | Input voltage = V                                                                   | SYS                 | 2.700 |      | 5.500 | V     |
|                                                    |                        | 10mV step resolu                                                                    | ution               | 0.700 |      | 1.330 |       |
| Output Voltage Range                               | V <sub>BK_OUT</sub>    | 25mV step resolution                                                                |                     | 0.700 |      | 2.275 | V     |
|                                                    |                        | 50mV step resolution                                                                |                     | 0.700 |      | 3.850 |       |
| Output Voltage UVLO                                | V <sub>UVLO_BK</sub> _ | Falling edge, hys                                                                   | teresis = 75mV      | 0.15  | 0.38 | 0.58  | V     |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                             | SYMBOL                    | CON                                                                                         | DITIONS                                                | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|------|-------|
|                                                       |                           |                                                                                             | V <sub>BK_OUT</sub> = 0.9V,<br>10mV step<br>resolution |      | 0.80 | 1.30 |       |
| Quiescent Supply Current                              | I <sub>Q_BK_</sub>        | $I_{BK\_OUT} = 0,$<br>$V_{SYS} = 3.7V$<br>(Note 3)                                          | V <sub>BK_OUT</sub> = 1.2V,<br>25mV step<br>resolution |      | 0.83 | 1.30 | μA    |
|                                                       |                           | 5                                                                                           | V <sub>BK_OUT</sub> = 1.8V,<br>50mV step<br>resolution |      | 0.90 | 1.35 |       |
| Quiescent Supply Current in Dropout                   | IQ_DO_BK_                 | I <sub>BK_OUT</sub> = 0, V <sub>SYS</sub> - V <sub>BK</sub> OUT ≤ 0.1V                      |                                                        |      | 300  |      | μA    |
| Shutdown Supply Current with Active Discharge Enabled | I <sub>SD_BK</sub> _      | Buck_ disabled,                                                                             | Buck_ActDsc = 1                                        |      | 60   |      | μA    |
| Output Average Voltage<br>Accuracy                    | ACC_BK_                   | I <sub>BK_OUT</sub> = 1mA                                                                   |                                                        | -2.5 |      | +2.5 | %     |
| Peak-to-Peak Voltage Ripple                           | V <sub>RPP_BK</sub> _     | Buck_ISet = 0100 (100mA), C <sub>BK_</sub><br>OUT_EFF = 2.2μF,<br>I <sub>BK_OUT</sub> = 1mA |                                                        |      | 10   |      | mV    |
| Peak Current Set Range                                | I <sub>PSET_BK</sub> _    | 25mA step resolution. The accuracy of codes below 75mA is limited by<br>ton_MIN_BK_         |                                                        | 0    |      | 375  | mA    |
| Load Regulation Error                                 | LOAD_REG_BK_              | Buck_ISet = 0110 (150mA), Buck_<br>IAdptEn = 1,<br>I <sub>BK_OUT</sub> = 300mA              |                                                        |      | -3   |      | %     |
| Line Regulation Error                                 | V <sub>LINE_REG_BK_</sub> | V <sub>SYS</sub> from 2.7 to                                                                | 5.5V                                                   |      | 2    |      | mV    |
| Maximum Operative Output<br>Current                   | I <sub>BK_MAX</sub>       | V <sub>SYS</sub> = 3.7V, Buck_I<br>(200mA), Buck_I<br>regulation error =                    | AdptEn = 1, load                                       | 220  |      |      | mA    |
|                                                       |                           |                                                                                             | 10mV step resolution                                   |      | 40   | 100  |       |
| BK_OUT Pulldown Current with Buck Enabled             | I <sub>PD_BK_E</sub>      | Buck_ enabled                                                                               | 25mV step resolution                                   |      | 100  | 200  | nA    |
|                                                       |                           |                                                                                             | 50mV step resolution                                   |      | 200  | 400  |       |
| BK_OUT Pulldown Resistance with Buck Disabled         | R <sub>PD_BK_D</sub>      | Buck_ disabled                                                                              |                                                        |      | 17.5 |      | МΩ    |
| PMOS On-Resistance                                    | R <sub>P_ON_BK_</sub>     | Buck_FETScale = 0                                                                           |                                                        |      | 0.35 | 0.49 |       |
| rivios on-resistance                                  | RP_ON_BK_FS               | Buck_FETScale                                                                               |                                                        | 0.70 | 0.98 | Ω    |       |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                       | SYMBOL                   | СО                                                                                  | NDITIONS                                                                  | MIN | TYP  | MAX  | UNITS |
|-------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|------|------|-------|
| NMOS On-Resistance                              | R <sub>N_ON_BK_</sub>    | Buck_FETScal                                                                        | le = 0                                                                    |     | 0.25 | 0.40 | Ω     |
| NIVIOS On-Resistance                            | R <sub>N_ON_BK_FS</sub>  | Buck_FETScal                                                                        | le = 1                                                                    |     | 0.50 | 0.70 | 1 12  |
| Freewheeling On-Resistance                      | R <sub>ON_BK_FRWHL</sub> | V <sub>SYS</sub> = 3.7V                                                             |                                                                           |     | 7.5  | 12.5 | Ω     |
| Minimum On-Time                                 | ton_min_bk_              |                                                                                     |                                                                           |     | 60   | 90   | ns    |
| Maximum Duty Cycle                              | D_MAX_BK_                | Buck_IAdptEn                                                                        | = 1                                                                       |     | 95   |      | %     |
| Switching Frequency                             | FREQ_BK_                 | Load Regulation Error = -5%                                                         |                                                                           |     | 3    |      | MHz   |
| Average Current During Short-<br>Circuit to GND | I <sub>SHRT_BK_</sub>    | Buck_ISet = 0110 (150mA), Buck_<br>IAdptEn = 1, V <sub>BK</sub> <sub>OUT</sub> = 0V |                                                                           |     | 100  |      | mA    |
| BK_LX Leakage Current                           | I <sub>LK_BK_LX</sub>    | Buck_ disabled                                                                      | Buck_ disabled                                                            |     |      | 1    | μA    |
| Active Discharge Current                        | I <sub>ACTD_BK</sub> _   |                                                                                     |                                                                           | 5   | 18   | 50   | mA    |
| Passive Discharge Resistance                    | R <sub>PSV_BK</sub> _    |                                                                                     |                                                                           |     | 10   |      | kΩ    |
| Full Turn-On Time                               | ton_bk_                  | Time from enable to full current capability, Buck_SftStrt = 1                       |                                                                           |     | 58   |      | ms    |
|                                                 |                          | IBK_OUT = 10mA, Inductor: Murata DFE201610E-2R2M                                    | Buck_VSet = 0.9V,<br>10mV step<br>resolution, Buck_ISet<br>= 0111 (175mA) |     | 87   |      |       |
| Efficiency                                      | EFFIC_BK_                |                                                                                     | Buck_VSet = 1.2V,<br>25mV step<br>resolution, Buck_ISet<br>= 1000 (200mA) |     | 89   |      | %     |
|                                                 | :                        |                                                                                     | Buck_VSet = 1.8V,<br>50mV step<br>resolution, Buck_ISet<br>= 1001 (225mA) |     | 92   |      |       |
| DIV I V Disir -/F-Ilin - Class Dat              | SLW_BK_                  | Buck_LowEMI                                                                         | = 0                                                                       |     | 2.0  |      | ) //  |
| BK_LX Rising/Falling Slew Rate                  | SLW_BK_L                 | Buck_LowEMI = 1                                                                     |                                                                           |     | 0.5  |      | V/ns  |
| Thermal Shutdown Threshold                      | T <sub>SHDN_BK</sub>     |                                                                                     |                                                                           |     | 140  |      | °C    |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                             | SYMBOL                    | CONDITIONS                                                                                     | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| LDO1 (ALWAYS ON LDO OPTIO                             | N)                        |                                                                                                |       |       |       |       |
| In most Malta ma                                      |                           | LDO mode                                                                                       | 2.7   |       | 5.5   | .,    |
| Input Voltage                                         | V <sub>L1IN</sub>         | Switch mode                                                                                    | 1.2   |       | 5.5   | V     |
| Quiescent Supply Current                              | I <sub>Q_L1</sub>         | LDO enabled, $I_{L1OUT}$ = 0 $\mu$ A,<br>V <sub>L1IN</sub> = 3.7V, LDO1VSet = 3.0V<br>(Note 3) |       | 0.50  | 1.00  | μA    |
|                                                       | _                         | LDO enabled, I <sub>L1OUT</sub> = 0μA, switch mode, V <sub>L1IN</sub> = 3.7V (Note 3)          |       | 0.32  | 0.49  |       |
| Quiescent Supply Current in Dropout                   | I <sub>Q_L1_DRP</sub>     | I <sub>L1OUT</sub> = 0μA, V <sub>L1IN</sub> = 2.9V,<br>LDO1VSet = 3.0V (Note 3)                |       | 88    | 120   | μA    |
| Shutdown Supply Current with Active Discharge Enabled | I <sub>SD_L1</sub>        | LDO disabled, LDO1ActDsc = 1                                                                   |       | 55    |       | μΑ    |
| Output Leakage                                        | I <sub>LK_L10UT</sub>     | V <sub>L1OUT</sub> = GND, LDO disabled                                                         |       |       | 1     | μA    |
| Maximum Output Current                                | I <sub>L1OUT_MAX</sub>    |                                                                                                | 100   |       |       | mA    |
| Output Voltage Range                                  | V <sub>L1OUT</sub>        | 100mV step resolution                                                                          | 0.8   |       | 3.6   | V     |
| Output Voltage Accuracy                               | ACC_LDO1                  | $V_{L1IN}$ = ( $V_{L1OUT}$ + 0.5V) or higher,<br>$I_{L1OUT}$ = 1mA                             | -2.7  |       | +2.7  | %     |
| Dropout Voltage                                       | V <sub>DRP_L1</sub>       | V <sub>L1IN</sub> = 2.9V, I <sub>L1OUT</sub> = 100mA,<br>LDO1VSet = 3.0V                       |       |       | 95    | mV    |
| Line Regulation Error                                 | VLINE_REG_L1              | $V_{L1IN} = (V_{L1OUT} + 0.5V)$ to 5.5V,<br>$I_{L1OUT} = 1$ mA                                 | -0.12 |       | +0.12 | %/V   |
| Load Regulation Error                                 | VLOAD_REG_L1              | I <sub>L1OUT</sub> = 100μA to 100mA                                                            |       | 0.002 | 0.005 | %/mA  |
| Line Transient                                        | V                         | V <sub>L1IN</sub> = 4V to 5V, 200ns rise time                                                  | ±36   |       | mV    |       |
| Line Hansient                                         | V <sub>LINE_TRAN_L1</sub> | V <sub>L1IN</sub> = 4V to 5V, 1µs rise time                                                    |       | ±28   |       | IIIV  |
| Load Transient                                        | V                         | I <sub>L1OUT</sub> = 0mA to 10mA, 200ns rise time                                              |       | 130   |       | \/    |
| Load Transient                                        | VLOAD_TRAN_L1             | I <sub>L1OUT</sub> = 0mA to 100mA, 200ns rise time                                             |       | 290   |       | mV    |
| Passive Discharge Resistance                          | R <sub>PSV_L1</sub>       |                                                                                                | 4     | 10    | 17    | kΩ    |
| Active Discharge Current                              | I <sub>ACTD_L1</sub>      | V <sub>L1IN</sub> = 3.7V                                                                       | 7     | 20    | 36    | mA    |
| Switch Mode Resistance                                | D                         | V <sub>L1IN</sub> = 1.8V, I <sub>L1OUT</sub> = 100mA                                           |       | 0.63  | 1.00  | 0     |
| Switch Mode Resistance                                | R <sub>ON_L1</sub>        | V <sub>L1IN</sub> = 1.2V, I <sub>L1OUT</sub> = 5mA                                             |       | 1.40  | 2.30  | Ω     |
| Turn On Time                                          | <b>t</b>                  | I <sub>L1OUT</sub> = 0mA, time from 10% to 90% of final value                                  |       | 1.60  |       | ma    |
| Гurn-On Time                                          | tON_L1 I                  | I <sub>L1OUT</sub> = 0mA, time from 10% to 90% of final value, switch mode                     |       | 0.25  |       | ms    |
| Short-Circuit Current Limit                           | ISHRT_L1                  | V <sub>L1IN</sub> = 2.7V, V <sub>L1OUT</sub> = 0V                                              | 220   | 400   | 590   | mA    |
| Thermal Shutdown Temperature                          | T <sub>SHDN_L1</sub>      |                                                                                                |       | 150   |       | °C    |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $V_{CHGIN} = 1\mu F$ ,  $V_{CAP} = 1\mu$ 

| PARAMETER                                             | SYMBOL                   | C                                                               | ONDITIONS                                          | MIN   | TYP   | MAX   | UNITS             |
|-------------------------------------------------------|--------------------------|-----------------------------------------------------------------|----------------------------------------------------|-------|-------|-------|-------------------|
| Thermal Shutdown Temperature Hysteresis               | T <sub>SHDN_HYS_L1</sub> |                                                                 |                                                    |       | 20    |       | °C                |
|                                                       |                          |                                                                 | LDO1VSet = 3.3V                                    |       | 110   |       |                   |
| O de al Nilli                                         | .,,                      | 10Hz to                                                         | LDO1VSet = 2.5V                                    |       | 95    |       |                   |
| Output Noise                                          | V <sub>NOISE_L1</sub>    | 100kHz,<br>V <sub>L1IN</sub> = 5V                               | LDO1VSet = 1.2V                                    |       | 60    |       | μV <sub>RMS</sub> |
|                                                       |                          | · LIIIN O                                                       | LDO1VSet = 0.8V                                    |       | 60    |       |                   |
| LDO2                                                  |                          |                                                                 |                                                    |       |       |       |                   |
| Input Voltage                                         | V                        | LDO mode                                                        |                                                    | 1.71  |       | 5.50  | V                 |
| iliput voltage                                        | V <sub>L2IN</sub>        | Switch mode                                                     | )                                                  | 1.20  |       | 5.50  | V                 |
| Ouissant Summly Comment                               |                          | LDO enabled<br>(Note 3)                                         | d, $I_{L2OUT} = 0\mu A$                            |       | 1.00  | 1.90  |                   |
| Quiescent Supply Current                              | lQ_L2                    | LDO enableo mode (Note                                          | d, I <sub>L2OUT</sub> = 0µA, switch<br>3)          |       | 0.32  | 0.51  | μA                |
| Quiescent Supply Current in Dropout                   | IQ_L2_DRP                | I <sub>L2OUT</sub> = 0μ<br>LDO2VSet =                           |                                                    | 2.0   | 3.8   | μA    |                   |
| Shutdown Supply Current with Active Discharge Enabled | I <sub>SD_L2</sub>       | LDO disabled, LDO2ActDsc = 1                                    |                                                    |       | 50    |       | μА                |
| Output Leakage                                        | I <sub>LK L2OUT</sub>    | V <sub>L2OUT</sub> = GND, LDO disabled                          |                                                    |       |       | 1     | μΑ                |
| Maximum Outmut Cumant                                 | _                        | V <sub>L2IN</sub> > 1.8V                                        | 1                                                  | 100   |       |       | Л                 |
| Maximum Output Current                                | IL2OUT_MAX               | V <sub>L2IN</sub> ≤ 1.8V                                        |                                                    | 50    |       |       | mA                |
| Output Voltage Range                                  | V <sub>L2OUT</sub>       | 100mV step resolution                                           |                                                    | 0.9   |       | 4.0   | V                 |
| Output Voltage Accuracy                               | ACC_LDO2                 | $V_{L2IN} = (V_{L2} I_{L2OUT} = 1 m)$                           | <sub>OUT</sub> + 0.5V) or higher,<br>A             | -2.7  |       | +2.7  | %                 |
| Dropout Voltage                                       | V <sub>DRP_L2</sub>      | V <sub>L2IN</sub> = 2.9V<br>LDO2VSet =                          | /, I <sub>L2OUT</sub> = 100mA,<br>: 3V             |       |       | 90    | mV                |
| Line Regulation Error                                 | V <sub>LINE_REG_L2</sub> | V <sub>L2IN</sub> = (V <sub>L2</sub><br>I <sub>L2OUT</sub> = 1m | OUT + 0.5V) to 5.5V,                               | -0.38 |       | +0.38 | %/V               |
| Load Regulation Error                                 | V <sub>LOAD</sub> REG L2 | I <sub>L2OUT</sub> = 100                                        | 0μA to 100mA                                       |       | 0.001 | 0.007 | %/mA              |
| Line Transient                                        | V                        | V <sub>L2IN</sub> = 4V t                                        | o 5V, 200ns rise time                              |       | ±35   |       | \/                |
| Line Transient                                        | VLINE_TRAN_L2            | V <sub>L2IN</sub> = 4V t                                        | o 5V, 1µs rise time                                |       | ±25   |       | mV                |
| 117                                                   | .,                       | I <sub>L2OUT</sub> = 0m<br>time                                 | A to 10mA, 200ns rise                              |       | 100   |       |                   |
| Load Transient                                        | VLOAD_TRAN_L2            | I <sub>L2OUT</sub> = 0m<br>time                                 | A to 100mA, 200ns rise                             |       | 200   |       | mV                |
| Passive Discharge Resistance                          | R <sub>PSV_L2</sub>      |                                                                 |                                                    | 4     | 10    | 17    | kΩ                |
| Active Discharge Current                              | I <sub>ACTD_L2</sub>     | V <sub>L2IN</sub> = 3.7V                                        |                                                    | 7     | 20    | 36    | mA                |
| Switch Mode Resistance                                | Rouse                    | V <sub>L2IN</sub> = 1.8V                                        | /, I <sub>L2OUT</sub> = 100mA                      |       | 0.60  | 0.97  | Ω                 |
| Owiton Mode Resistance                                | I R∩N I 2 ⊢              | V <sub>L2IN</sub> = 1.2V                                        | V <sub>L2IN</sub> = 1.2V, I <sub>L2OUT</sub> = 5mA |       | 1.30  | 2.20  | 32                |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $V_{CHGIN} = 1\mu F$ ,  $V_{CAP} = 1\mu$ 

| PARAMETER                                             | SYMBOL                   | C                                                               | CONDITIONS                                                    | MIN  | TYP   | MAX   | UNITS             |
|-------------------------------------------------------|--------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|------|-------|-------|-------------------|
| Turn-On Time                                          | toure                    |                                                                 | I <sub>L2OUT</sub> = 0mA, time from 10% to 90% of final value |      | 1.50  |       | me                |
| Turn-On Time                                          | t <sub>ON_L2</sub>       |                                                                 | nA, time from 10% to value, switch mode                       |      | 0.25  |       | ms                |
| Short-Circuit Current Limit                           | I <sub>SHRT_L2</sub>     | V <sub>L2IN</sub> = 2.7\                                        | /, V <sub>L2OUT</sub> = GND                                   | 220  | 400   | 590   | mA                |
| Thermal Shutdown Temperature                          | T <sub>SHDN_L2</sub>     |                                                                 |                                                               |      | 150   |       | °C                |
| Thermal Shutdown Temperature Hysteresis               | T <sub>SHDN_HYS_L2</sub> |                                                                 |                                                               |      | 20    |       | °C                |
| L2IN UVLO                                             | V                        | V <sub>L2IN</sub> falling                                       |                                                               | 1.14 | 1.32  |       | V                 |
| LZIN GVLO                                             | V <sub>UVLO_L2</sub>     | V <sub>L2IN</sub> rising                                        |                                                               |      | 1.35  | 1.59  | V                 |
|                                                       |                          |                                                                 | LDO2VSet = 3.3V                                               |      | 110   |       |                   |
| Output Noise                                          | V                        | 10Hz to<br>100kHz,                                              | LDO2VSet = 2.5V                                               |      | 95    |       | \/                |
| Output Noise                                          | V <sub>NOISE_L2</sub>    | V <sub>L2IN</sub> = 5V                                          | LDO2VSet = 1.2V                                               |      | 60    |       | μV <sub>RMS</sub> |
|                                                       |                          | LZIIV                                                           | LDO2VSet = 0.9V                                               |      | 60    |       |                   |
| LDO3                                                  |                          |                                                                 |                                                               |      |       |       |                   |
| Input Voltage                                         | Vioni                    | LDO mode                                                        |                                                               | 1.0  |       | 2.0   | V                 |
| input voitage                                         | V <sub>L3IN</sub>        | Switch mode                                                     |                                                               | 0.7  |       | 2.0   | V                 |
|                                                       |                          | LDO enabled, I <sub>L3OUT</sub> = 0μA<br>(Note 3)               |                                                               |      | 1.05  | 2.55  |                   |
| Quiescent Supply Current                              | I <sub>Q_L3</sub>        | LDO enable<br>mode (Note                                        | d, I <sub>L3OUT</sub> = 0µA, switch<br>3)                     |      | 0.26  | 0.50  | μA                |
|                                                       |                          |                                                                 | d, I <sub>L3OUT</sub> = 0μA, LDO3_<br>= 1, MPC0 high (Note 3) |      | 0.70  | 1.35  |                   |
| Quiescent Supply Current in Dropout                   | IQ_L3_DRP                |                                                                 | A, V <sub>L3IN</sub> = 1.2V,<br>= 1.3V (Note 3)               |      | 2.4   | 4.6   | μA                |
| Output Leakage                                        | I <sub>LK_L3OUT</sub>    | V <sub>L3OUT</sub> = G                                          | ND, LDO disabled                                              |      | 0.015 | 2.500 | μA                |
| Shutdown Supply Current with Active Discharge Enabled | I <sub>SD_L3</sub>       | LDO disable                                                     | d, LDO3ActDsc = 1                                             |      | 50    |       | μA                |
| Maximum Output Current                                | I <sub>L3OUT_MAX</sub>   |                                                                 |                                                               | 50   |       |       | mA                |
| Output Voltage Range                                  | V <sub>L3OUT</sub>       | 25mV step r                                                     | esolution                                                     | 0.50 |       | 1.95  | V                 |
| Output Voltage Accuracy                               | ACC_LDO3                 | V <sub>L3IN</sub> = (V <sub>L3</sub><br>I <sub>L3OUT</sub> = 1m | BOUT + 0.2V) or higher,<br>nA                                 | -3   |       | +3    | %                 |
| Dropout Voltage                                       | V <sub>DRP_L3</sub>      | V <sub>L3IN</sub> = 1V,<br>LDO3VSet =                           | I <sub>L3OUT</sub> = 50mA,<br>= 1.025V                        |      |       | 70    | mV                |
| Line Regulation Error                                 | V <sub>LINE_REG_L3</sub> | V <sub>L3IN</sub> = (V <sub>L3</sub><br>I <sub>L3OUT</sub> = 1m | 30UT + 0.2V) to 2V,<br>nA                                     | -0.4 |       | +0.4  | %/V               |
| Load Regulation Error                                 | V <sub>LOAD_REG_L3</sub> | I <sub>L3OUT</sub> = 10                                         | 0μA to 50mA                                                   |      | 0.003 | 0.013 | %/mA              |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                             | SYMBOL                    | C                                                               | ONDITIONS                                                                  | MIN  | TYP  | MAX  | UNITS             |
|-------------------------------------------------------|---------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|-------------------|
| Line Transient                                        | V                         | V <sub>L3IN</sub> = 1V t                                        | o 2V, 200ns rise time                                                      |      | ±45  |      | mV                |
| Line Transient                                        | V <sub>LINE_TRAN_L3</sub> | V <sub>L3IN</sub> = 1V t                                        | o 2V, 1µs rise time                                                        |      | ±25  |      | mv                |
| Load Transient                                        | V                         | I <sub>L3OUT</sub> = 0m<br>time                                 | I <sub>L3OUT</sub> = 0mA to 10mA, 200ns rise time                          |      | 80   |      | mV                |
| Load Transieni                                        | VLOAD_TRAN_L3             | I <sub>L3OUT</sub> = 0m<br>time                                 | A to 50mA, 200ns rise                                                      |      | 130  |      | mv                |
| Passive Discharge Resistance                          | R <sub>PSV_L3</sub>       |                                                                 |                                                                            | 4    | 10   | 17   | kΩ                |
| Active Discharge Current                              | I <sub>ACTD_L3</sub>      | V <sub>L3IN</sub> = 1.8V                                        | 1                                                                          | 10   | 30   | 60   | mA                |
| Constant Manda Daniatana                              |                           | V <sub>L3IN</sub> = 1.8V                                        | /, I <sub>L3OUT</sub> = 50mA                                               |      | 0.40 | 0.64 | 0                 |
| Switch Mode Resistance                                | R <sub>ON_L3</sub>        | V <sub>L3IN</sub> = 0.7V                                        | /, I <sub>L3OUT</sub> = 1mA                                                |      | 1.50 | 3.30 | Ω                 |
|                                                       |                           | I <sub>L3OUT</sub> = 0m<br>90% of final                         | A, time from 10% to value                                                  |      | 380  |      |                   |
| Turn-On Time                                          | ton L3                    |                                                                 | I <sub>L3OUT</sub> = 0mA, time from 10% to 90% of final value, switch mode |      |      |      | μs                |
|                                                       |                           | I <sub>L3OUT</sub> = 0m<br>1, time from<br>L3OUT final          |                                                                            | 155  | 350  | ns   |                   |
|                                                       |                           | V <sub>L3IN</sub> = 1.2V                                        | /, V <sub>L3OUT</sub> = GND                                                |      | 345  | 950  |                   |
| Short-Circuit Current Limit                           | I <sub>SHRT_L3</sub>      | V <sub>L3IN</sub> = 1.2V, V <sub>L3OUT</sub> = GND, switch mode |                                                                            |      | 310  | 700  | mA                |
| Thermal Shutdown Temperature                          | T <sub>SHDN L3</sub>      |                                                                 |                                                                            |      | 150  |      | °C                |
| Thermal Shutdown Temperature Hysteresis               | T <sub>SHDN_HYS_L3</sub>  |                                                                 |                                                                            |      | 20   |      | °C                |
|                                                       | .,                        | V <sub>L3IN</sub> falling                                       |                                                                            | 0.65 | 0.77 |      | .,                |
| L3IN UVLO                                             | V <sub>UVLO_L3</sub>      | V <sub>L3IN</sub> rising                                        |                                                                            |      | 0.78 | 0.95 | V                 |
|                                                       |                           | 10Hz to                                                         | LDO3VSet = 1.8V                                                            |      | 120  |      |                   |
| Output Noise                                          | V <sub>NOISE_L3</sub>     | 100kHz,                                                         | LDO3VSet = 1.0V                                                            |      | 95   |      | μV <sub>RMS</sub> |
|                                                       |                           | V <sub>L3IN</sub> = 2V                                          | LDO3VSet = 0.5V                                                            |      | 70   |      |                   |
| BUCK-BOOST                                            | I                         |                                                                 |                                                                            |      | ,    |      |                   |
| Input Voltage Range                                   | $V_{BBIN}$                | Input voltage                                                   | e = V <sub>SYS</sub>                                                       | 2.7  |      | 5.5  | V                 |
| Output Voltage Range                                  | V <sub>BBOUT</sub>        | 50mV step resolution, do not exceed the valid voltage range.    |                                                                            | 2.6  |      | 5.5  | V                 |
| Quiescent Supply Current                              | I <sub>Q_BB</sub>         | I <sub>BBOUT</sub> = 0μA, V <sub>BBOUT</sub> = 5V<br>(Note 3)   |                                                                            |      | 2.5  | 5.0  | μA                |
| Shutdown Supply Current with Active Discharge Enabled | I <sub>SD_BB</sub>        | Buck-Boost of BBstActDsc                                        | ,                                                                          |      | 60   |      | μA                |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                             | SYMBOL                        | CONDITIONS                                                                                              | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Maximum Output Operative<br>Power     | P <sub>MAX</sub> _BBOUT       | BBstlpPadPEnb = 0, V <sub>BBIN</sub> ≥ 3.2V, V <sub>BBOUT</sub> ≥ 3.2V at 7.5% load regulation (Note 3) | 1.5  |      |      | W     |
| Load Regulation Error                 | LOAD_REG_ERR                  | BBstlpPadPEnb= 0, BBstVSet > 3.3V, P <sub>OUT</sub> = 1.5W                                              |      | -3.5 |      | %     |
| Average Output Voltage<br>Accuracy    | ACC_BBOUT                     | I <sub>BBOUT</sub> = 1mA, C <sub>BBOUT_EFF</sub> ≥ 5μF                                                  | -3   |      | +3   | %     |
| Maximum Output Current During Startup | ILOAD_MAX_STUP                | V <sub>BBIN</sub> > 3V, BBstlpPadPEnb = 0                                                               | 100  | ,    |      | mA    |
| Startup time                          | t <sub>STUP</sub>             | I <sub>LOAD</sub> < I <sub>LOAD_MAX_STUP</sub> , time from V <sub>BBOUT</sub> = 0V to final value       |      | 13   |      | ms    |
| Input Supply Current During Startup   | I <sub>BBIN_STUP</sub>        | $V_{BBIN} = 3.6V$ , $V_{BBOUT} = 5V$ , $C_{BBOUT\_EFF} = 10\mu F$ , $I_{BBOUT} = 0$                     |      | 10   |      | mA    |
| Output UVLO Threshold                 | V <sub>BBOUT_UVLO</sub>       | Falling edge (50mV hysteresis)                                                                          |      | 1.85 | 2.46 | V     |
| HVLX Leakage Current                  | I <sub>LK_BBH</sub><br>VLX    |                                                                                                         |      |      | 1    | μА    |
| LVLX Leakage Current                  | I <sub>LK_BBL</sub><br>VLX    |                                                                                                         |      |      | 1    | μΑ    |
| Passive Discharge Resistance          | R <sub>PSV_BB</sub>           |                                                                                                         | 5    | 10   | 17   | kΩ    |
| Active Discharge Current              | I <sub>ACTD_BB</sub>          | V <sub>BBOUT</sub> = 2.5V                                                                               | 5    | 20   | 50   | mA    |
| BBOUT Pulldown Current                | I <sub>PD_BB_E</sub>          | BB enabled                                                                                              |      | 200  |      | nA    |
| Thermal Shutdown Threshold            | T <sub>SHDN_BB</sub>          |                                                                                                         |      | 150  |      | °C    |
| LOAD SWITCHES (TYPICAL VA             | LUES AT V <sub>LSW_IN</sub> = | 1.2V)                                                                                                   |      |      |      |       |
| Input Voltage                         | V <sub>LSW_IN</sub>           |                                                                                                         | 0.65 |      | 5.50 | V     |
| Ouisseent Supply Current              | 1                             | Load switch on, voltage protection enabled, V <sub>LSW_IN</sub> = 1.2V (Note 3)                         |      | 0.80 | 1.20 |       |
| Quiescent Supply Current              | I <sub>Q_LSW_</sub>           | Load switch on, voltage protection disabled, V <sub>LSW_IN</sub> = 1.2V (Note 3)                        |      | 0.26 | 0.45 | μΑ    |
| On-Resistance                         | R <sub>ON_LSW_</sub>          | V <sub>SYS</sub> = 3V, V <sub>LSW_IN</sub> = 1.2V,<br>I <sub>LSW_OUT</sub> = 50mA                       |      | 0.44 | 0.75 | Ω     |
| Startup Current                       | I <sub>LSW_START</sub>        | V <sub>LSW_IN</sub> = 1.2V, V <sub>LSW_OUT</sub> = 0V initially                                         | 22   | 63   | 108  | mA    |
| Veltere Destanting The Late           |                               | Rising                                                                                                  |      | 130  | 250  |       |
| Voltage Protection Threshold          | V <sub>LSW_PROT</sub>         | Falling                                                                                                 | 4    | 120  |      | mV    |
| Turn-On Time                          | ton_lsw_                      | V <sub>LSW_IN</sub> = 1.2V, 1μF output capacitance, from 10% to 90% of final value                      |      | 15   |      | μs    |
| Startup Time-Out Time                 | t <sub>STUP_LSW</sub>         |                                                                                                         |      | 5    |      | ms    |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = \ unconnected \ or \ V_{CHGIN\_DET} \ to +28V. \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $T_A = +25^{\circ}C$ ,  $V_{BAT} = 3.7V$ ,  $V_{CHGIN} = 5V$ ,  $C_{CHGIN} = 1\mu F$ ,  $C_{CAP} = 1\mu F$ ,  $C_{SYS\_EFF} = 10\mu F$ ,  $C_{BAT\_EFF} = 1\mu F$ ,  $C_{BK\_OUT\_EFF} = 10\mu F$ ,  $C_{L_IN} = 1\mu F$ 

| PARAMETER                                            | SYMBOL                  | CONDITIONS                                                                                        | MIN                   | TYP                  | MAX  | UNITS |
|------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| Startup Retry Time                                   | t <sub>RETRY_LSW_</sub> |                                                                                                   |                       | 5                    |      | ms    |
| Passive Discharge Resistance                         | R <sub>PSV_LSW_</sub>   |                                                                                                   | 4                     | 10                   | 17   | kΩ    |
| Active Discharge Current                             | I <sub>ACTD_LSW_</sub>  |                                                                                                   | 7                     | 20                   | 36   | mA    |
| Output Leakage                                       | ILK_LSW_                | LSW_OUT = GND, load switch disabled                                                               |                       |                      | 1    | μA    |
| DIGITAL                                              |                         |                                                                                                   |                       |                      |      |       |
| SDA, SCL, MPC_, PFN_, RST, INT Input Leakage Current | I <sub>LK</sub> IO      | Input pullup/pulldown resistances disabled, V <sub>IO</sub> = 0V to 5.5V                          | -1                    |                      | +1   | μA    |
| SDA, SCL, MPC_ Input Logic<br>High                   | V <sub>IO_IH</sub>      |                                                                                                   | 1.4                   |                      |      | V     |
| SDA, SCL, MPC_ Input Logic Low                       | V <sub>IO_IL</sub>      |                                                                                                   |                       |                      | 0.4  | V     |
| PFN_ Input Logic High                                | V <sub>PFN_IH_C</sub>   | Off mode                                                                                          | 0.7                   | 7 x V <sub>VCC</sub> | INT  | V     |
| PFN_ Input Logic Low                                 | V <sub>PFN_IL_C</sub>   | Off mode                                                                                          | 0.0                   | 3 x V <sub>VCC</sub> | INT  | V     |
| PFN_ Input Logic High                                | V <sub>PFN_IH_</sub> T  | On mode                                                                                           | 1.4                   |                      |      | V     |
| PFN_ Input Logic Low                                 | V <sub>PFN_IL_T</sub>   | On mode                                                                                           |                       |                      | 0.4  | V     |
| MPC_, PFN_ Input Pullup<br>Resistance                | R <sub>IO_PU</sub>      | Pullup resistance to VCCINT (Note 2)                                                              |                       | 170                  |      | kΩ    |
| MPC_, PFN_ Input Pulldown Resistance                 | R <sub>IO_PD</sub>      |                                                                                                   |                       | 170                  |      | kΩ    |
| MPC_ Output Logic-High                               | V <sub>IO_ОН</sub>      | I <sub>OH</sub> = 1mA, MPC_ configured as push-pull output, pullup voltage is V <sub>BK3OUT</sub> | V <sub>BK3</sub> (-0. |                      |      | V     |
| SDA, RST, INT, MPC_, PFN_<br>Output Logic Low        | V <sub>IO_OL</sub>      | I <sub>OL</sub> = 4mA                                                                             |                       |                      | 0.4  | V     |
| SCL Clock Frequency                                  | f <sub>SCL</sub>        |                                                                                                   | 0                     |                      | 1000 | kHz   |
| Bus Free Time Between STOP and START Condition       | t <sub>BUF</sub>        |                                                                                                   | 0.5                   |                      |      | μs    |
| START Condition (Repeated)<br>Hold Time              | thd_sta                 |                                                                                                   | 0.26                  |                      |      | μs    |
| Low Period of SCL Clock                              | t <sub>LOW</sub>        |                                                                                                   | 0.5                   |                      |      | μs    |
| High Period of SCL Clock                             | tHIGH                   |                                                                                                   | 0.26                  |                      |      | μs    |
| Setup Time for a Repeated START Condition            | <sup>t</sup> SU_STA     |                                                                                                   | 0.26                  |                      |      | μs    |
| Data Hold Time                                       | t <sub>HD_DAT</sub>     |                                                                                                   | 0.0                   |                      | 0.9  | μs    |
| Data Setup Time                                      | t <sub>SU_DAT</sub>     |                                                                                                   | 50                    |                      |      | ns    |

#### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{SYS} \ UVLO \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN} \ DET \ to +28V. \ T_{A} = -40 ^{\circ}C \ to +85 ^{\circ}C, \ unless \ otherwise \ noted.$ Typical values are at  $T_A$  = +25°C,  $V_{BAT}$  = 3.7V,  $V_{CHGIN}$  = 5V,  $C_{CHGIN}$  = 1 $\mu$ F,  $C_{CAP}$  = 1 $\mu$ F,  $C_{SYS\_EFF}$  = 10 $\mu$ F,  $C_{BAT\_EFF}$  = 1 $\mu$ F,  $C_{BK\_OUT\_EFF}$  = 10 $\mu$ F,  $C_{L\_IN}$  = 1 $\mu$ F,  $C_{L\_OUT\_EFF}$  = 1 $\mu$ F,  $C_{BBOUT\_EFF}$  = 8.8 $\mu$ F,  $C_{L}$  = 2.2 $\mu$ H,  $C_{L}$  Limits are 100% tested at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                     | SYMBOL               | CONDITIONS | MIN  | TYP | MAX | UNITS |
|-----------------------------------------------|----------------------|------------|------|-----|-----|-------|
| Setup Time for STOP Condition                 | tsu_sto              |            | 0.26 |     |     | μs    |
| Spike Pulse Widths Suppressed by Input Filter | t <sub>SP</sub>      |            | 50   |     |     | ns    |
| SPI                                           |                      |            |      |     |     |       |
| SCLK Frequency                                | f <sub>SCLK</sub>    | (Note 3)   |      |     | 10  | MHz   |
| CS Setup Time                                 | t <sub>CS</sub>      |            | 10   |     |     | ns    |
| CS Hold Time                                  | t <sub>CH</sub>      |            | 100  |     |     | ns    |
| CS Pulse-Width High                           | t <sub>IDLE</sub>    |            |      | 60  |     | ns    |
| DIN Setup Time                                | t <sub>DS</sub>      |            | 10   |     |     | ns    |
| DIN Hold Time                                 | t <sub>DH</sub>      |            | 20   |     |     | ns    |
| SCLK Pulse-Width Low                          | t <sub>LOW_SPI</sub> |            | 20   |     |     | ns    |
| SCLK Pulse-Width High                         | tHIGH_SPI            |            | 20   |     |     | ns    |

Note 1: All devices are 100% production tested at TA = +25°C. Limits over the operating temperature range are guaranteed by

Maxim Integrated | 26 www.maximintegrated.com

Note 2: V<sub>VCCINT</sub> is an internal voltage supply generated from either V<sub>BAT</sub> or V<sub>CAP</sub>. The source is determined by the following:if [( V<sub>CHGIN</sub> > V<sub>CHGIN\_DET</sub> AND V<sub>CAP</sub> > V<sub>CAP\_DET</sub> ) or V<sub>CAP</sub> > ( V<sub>BAT</sub> + V<sub>THSWOVER</sub> )], then V<sub>VCCINT</sub> = V<sub>CAP</sub>, ELSE V<sub>VCCINT</sub> = V<sub>BAT</sub> where V<sub>THSWOVER</sub> = [0-300]mV

Note 3: Quiescent current is guaranteed by design only and not production tested.

### **Typical Operating Characteristics**

 $(V_{BAT} = +3.7V, C_{CHGIN} = 1\mu F, C_{CAP} = 1\mu F, C_{SYS\_EFF} = 10\mu F, C_{BAT\_EFF} = 1\mu F, C_{BK\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{BROUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{L\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{L\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 10\mu F, C$ 



















#### **Typical Operating Characteristics (continued)**

 $(V_{BAT}=+3.7V,C_{CHGIN}=1\mu F,C_{CAP}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L$ 



















#### **Typical Operating Characteristics (continued)**

 $(V_{BAT} = +3.7V, C_{CHGIN} = 1\mu F, C_{CAP} = 1\mu F, C_{SYS\_EFF} = 10\mu F, C_{BAT\_EFF} = 1\mu F, C_{BK\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{BROUT} = 4.4\mu F, V_{BBOUT} = 5V, L_{BK} = 2.2\mu H, L_{BBOUT} = 2.2\mu H, T_{A} = +25^{\circ}C, unless otherwise noted.)$ 



















#### **Typical Operating Characteristics (continued)**

 $(V_{BAT} = +3.7V, C_{CHGIN} = 1\mu F, C_{CAP} = 1\mu F, C_{SYS\_EFF} = 10\mu F, C_{BAT\_EFF} = 1\mu F, C_{BK\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{BOUT\_EFF} = 4.4\mu F, V_{BBOUT} = 5V, L_{BK} = 2.2\mu H, L_{BBOUT} = 2.2\mu H, T_{A} = +25^{\circ}C, unless otherwise noted.)$ 



















#### **Typical Operating Characteristics (continued)**

 $(V_{BAT} = +3.7V, C_{CHGIN} = 1\mu F, C_{CAP} = 1\mu F, C_{SYS\_EFF} = 10\mu F, C_{BAT\_EFF} = 1\mu F, C_{BK\_OUT\_EFF} = 10\mu F, C_{L\_IN} = 1\mu F, C_{L\_OUT\_EFF} = 1\mu F, C_{BBOUT} = 4.4\mu F, V_{BBOUT} = 5V, L_{BK} = 2.2\mu H, L_{BBOUT} = 2.2\mu H, T_{A} = +25^{\circ}C, unless otherwise noted.)$ 



### **Typical Operating Characteristics (continued)**

 $(V_{BAT} = +3.7V, C_{CHGIN} = 1\mu\text{F}, C_{CAP} = 1\mu\text{F}, C_{SYS\_EFF} = 10\mu\text{F}, C_{BAT\_EFF} = 1\mu\text{F}, C_{BK\_OUT\_EFF} = 10\mu\text{F}, C_{L\_IN} = 1\mu\text{F}, C_{L\_OUT\_EFF} = 1\mu\text{F}, C_{BBOUT} = 5V, L_{BK} = 2.2\mu\text{H}, L_{BBOUT} = 2.2\mu\text{H}, T_{A} = +25^{\circ}\text{C}, unless otherwise noted.})$ 



### **Typical Operating Characteristics (continued)**

 $(V_{BAT}=+3.7V,C_{CHGIN}=1\mu F,C_{CAP}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L\_IN}=1\mu F,C_{L\_OUT\_EFF}=10\mu F,C_{L\_IN}=10\mu F,C_{L\_IN}=10\mu$ 







## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### **Pin Configuration**



### **Pin Description**

| PIN                                         | NAME   | FUNCTION                                                                                                                                                                              |  |
|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A1                                          | BBHVLX | Buck-Boost Regulator Switch HV Side. Connect through 2.2µH inductor to BBLVLX.                                                                                                        |  |
| A2, A7,<br>C5, D4,<br>D5, E4,<br>E5, G2, G7 | GND    | Ground. All GND bumps must be connected on PCB using a low-impedance trace or GND plane.                                                                                              |  |
| A3                                          | BBLVLX | Buck-Boost Regulator Switch LV Side. Connect through 2.2µH inductor to BBHVLX.                                                                                                        |  |
| A4, B3,<br>B8, D1,<br>D2, F1, F8            | SYS    | System Load Connection. All SYS bumps must be connected on PCB using a low-impedance trace or SYS plane. Bypass common node with a minimum 10µF of capacitance to GND.                |  |
| A5                                          | L2OUT  | LDO2 Output. Bypass with 1µF of capacitance to GND.                                                                                                                                   |  |
| A6                                          | L3OUT  | LDO3 Output. Bypass with 1µF of capacitance to GND.                                                                                                                                   |  |
| A8                                          | BK3LX  | Buck3 Regulator Switch. Connect through 2.2µH to BK3OUT.                                                                                                                              |  |
| B1, B2                                      | BBOUT  | Buck-Boost Regulator Output. Bypass with 8.8 µF of capacitance to GND.                                                                                                                |  |
| B4                                          | ISET   | External Resistor for Battery Charge Current Level Setting. Do not connect any capacitance on this pin. Maximum allowed capacitance: C <sub>ISET</sub> < (5µs/R <sub>ISET</sub> ) pF. |  |
| B5                                          | L2IN   | LDO2 Input. Bypass with 1µF capacitor to GND                                                                                                                                          |  |
| B6                                          | L3IN   | LDO3 Input. Bypass with 1µF capacitor to GND                                                                                                                                          |  |
| B7                                          | BK3OUT | Buck3 Regulator Output. Bypass with 10µF of capacitance to GND.                                                                                                                       |  |
| C1, C2                                      | BAT    | Battery Connection. Connect to positive battery terminal. Bypass with a minimum 1µF capacitance to GND.                                                                               |  |
| C3                                          | THM    | Battery Temperature Measurement Thermistor Sensing Connection.                                                                                                                        |  |
| C4                                          | TPU    | Battery Temperature Measurement Pullup Resistor Connection.                                                                                                                           |  |
| C6                                          | MPC0   | Multipurpose Control I/O 0. LDO3 direct control option.                                                                                                                               |  |
| C7                                          | MPC2   | Multipurpose Control I/O 2                                                                                                                                                            |  |
| C8                                          | MPC3   | Multipurpose Control I/O 3                                                                                                                                                            |  |
| D3                                          | TPUEXT | External Voltage Connection to be used as Supply of the Battery Temperature Measurement Resistive Divider.                                                                            |  |
| D6                                          | PFN2   | Configurable Power Mode Control Pin (e.g. KOUT)                                                                                                                                       |  |
| D7                                          | MPC1   | Multipurpose Control I/O 1. Buck-Boost FAST control option.                                                                                                                           |  |
| D8                                          | SCL    | I <sup>2</sup> C Serial Clock Input                                                                                                                                                   |  |
| E1, E2                                      | CHGIN  | +28V/-5.5V Protected Charger Input. Bypass with 1µF capacitor to GND.                                                                                                                 |  |
| E3                                          | CAP    | Internal Reference Supply. Bypass with 1µF capacitor to GND.                                                                                                                          |  |
| E6                                          | RST    | Reset Open-Drain Output. Active-low.                                                                                                                                                  |  |
| E7                                          | PFN1   | Configurable Power Mode Control Pin (e.g., KIN).                                                                                                                                      |  |
| E8                                          | SDA    | I <sup>2</sup> C Serial Data Input / Open-Drain Output                                                                                                                                |  |
| F2                                          | BK2OUT | Buck2 Regulator Output. Bypass with 10μF of capacitance to GND.                                                                                                                       |  |
| F3                                          | L1IN   | LDO1 Input. Bypass with 1μF capacitor to GND.                                                                                                                                         |  |
| F4                                          | LSW1IN | Load Switch 1 Input                                                                                                                                                                   |  |
| F5                                          | LSW2IN | Load Switch 2 Input                                                                                                                                                                   |  |
| F6                                          | IVMON  | Voltages and Charging Current Monitor Multiplexer Output                                                                                                                              |  |

#### **Pin Description (continued)**

| PIN | NAME    | FUNCTION                                                          |
|-----|---------|-------------------------------------------------------------------|
| F7  | BK10UT  | Buck1 Regulator Output. Bypass with 10µF of capacitance to GND.   |
| G1  | BK2LX   | Buck2 Regulator Switch. Connect through 2.2µH inductor to BK2OUT. |
| G3  | L10UT   | LDO1 Output. Bypass with 1µF of capacitance to GND.               |
| G4  | LSW10UT | Load Switch 1 Output                                              |
| G5  | LSW2OUT | Load Switch 2 Output                                              |
| G6  | ĪNT     | Interrupt Open-Drain Output. Active-low.                          |
| G8  | BK1LX   | Buck1 Regulator Switch. Connect through 2.2µH inductor to BK1OUT. |

### **Detailed Description**

#### **Power Regulation**

The MAX20345 features three high-efficiency, low-quiescent-current buck regulators, a Buck-Boost regulator, two load switches, and three low-quiescent-current, low-dropout (LDO) linear regulators that are configurable as load switches. Excellent light-load efficiency allows the switching regulators to run continuously without significant energy cost. The buck and Buck-Boost regulators can operate in a fixed peak current mode for low-current applications, as well as an adaptive peak current mode to improve load regulation, and extend the high-efficiency range.

#### **LDO3 MPC0 Control**

All of MAX20345s LDOs can be enabled using an MPC input and are configurable as load switches. The low voltage LDO3 offers an additional, on-the-fly configuration option. Setting the LDO3 MPC0CNT bit to 1 configures LDO3 to be adjusted by MPC0 based on the state of LDO3 MPC0CNF. If LDO3 MPC0CNF = 0, MPC0 toggles LDO3 between LDO mode and switch mode. If LDO3 MPC0CNF = 1, then MPC0 enables or disables LDO3 in switch mode. Using this MPC control allows the state of LDO3 to be changed much more quickly than through I<sup>2</sup>C writes, on the order of microseconds. Rapid control of LDO3 supports applications that require minimal delays. For example, quickly increasing the LDO3 voltage reduces the time required for an application processor to transition from a low-power sleep mode to a higher voltage active state.

#### **Load Switches**

The MAX20345s load switches allow a system to disconnect loads when inactive to reduce quiescent current. Each load switch initially behaves as a constant current source with the value  $I_{LSW\_START}$ . A switch charges its output until it meets the condition  $V_{LSW\_IN}$ -  $V_{LSW\_OUT} < V_{LSW\_PROT}$ . Once the condition is met, the switch turns fully on and connects LSW\_IN to LSW\_OUT. If this condition is not met within the startup time-out  $t_{STUP\_LSW}$ , the switch attempts to turn on after a retry delay  $t_{RTRY\_LSW}$ . Both switches feature optional voltage protection at their inputs. A protection comparator monitors the difference between the input and output voltages. If the difference exceeds  $V_{SW\_PROT}$ , the switch is opened to protect downstream circuitry. The comparator can be disabled with the LSW\_Lowlq bit to reduce quiescent current.

#### **Power Switch and Reset Control**

The MAX20345 features a power switch that provides the ability to execute a reset sequence or to turn off the main system power and enter Off mode to extend battery life. Shutdown and reset events are triggered by an external control through the power function (PFN) control inputs, I<sup>2</sup>C commands, or if other conditions are met. The behavior of the PFN pins is preconfigured to support one of the multiple types of wearable application cases. Table 1 describes the behavior of the PFN1 and PFN2 pins based on the PwrRstCfg[3:0] bits, while Figure 1a through Figure 1g shows basic flow diagrams associated with each mode.

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

A soft-reset sends a 10ms pulse on  $\overline{RST}$  and either leaves register settings unchanged or resets them to their default values depending on the device version (see  $\underline{Table\ 3}$  for device settings). A hard reset on any device initiates a complete power-on reset (POR) sequence.

The device enters Off mode on cold boot (initial battery attach,  $V_{CHGIN} = 0V$ ), in response to a power-off I<sup>2</sup>C command or to a valid PFN signal based on the PwrRstCfg[3:0] setting, in the case of an undervoltage (UVLO) condition on SYS and in the case of an overcurrent (OCP) condition on BAT. When the device is in Off

mode, the BAT-SYS connection is opened and all functions are disabled except for the power function controller and LDO1 (if configured as always-on).

The MAX20345 exits Off mode and turns the main power back on when there is a qualified PFN1 signal (PwrRstCfg[3:0] = 0000, 0001, 0110, 0111, 1000, 1001, 1010) or when a valid voltage is applied to CHGIN. In the powered-on state, the SYS node is enabled and other functions can be controlled through the I<sup>2</sup>C registers. When the power-on event occurs, the power path to SYS is enabled after a 30ms delay. Figure 2 illustrates a complete boot sequence coming out of the Off state.

**Table 1. PwrRstCfg Settings** 

| PwrRstCfg[3:0] | MODE      | PFN1<br>FUNCTION                                 | PFN2<br>FUNCTION                                 | BEHAVIOR                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|-----------|--------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000           | On/Off    | Enable                                           | Manual RESET                                     | On/Off Mode with 10ms Debounce. PFN1 is the active-high on/off control input. PFN2 is the active-low soft-reset input.                                                                                                                                                                                                                                                                                                       |
| 0001           | On/Off    | Disable                                          | Manual RESET                                     | On/Off Mode with 10ms Debounce. PFN1 is the active-low on/off control input. PFN2 is the active-low soft-reset input.                                                                                                                                                                                                                                                                                                        |
| 0010           | Always-On | Hard-Reset<br>on Rising<br>Edge                  | Soft-Reset on<br>Rising Edge                     | Always-On Mode. A rising edge on PFN1 generates a hard-reset after a 200ms delay. A rising edge on PFN2 generates a soft-reset after a 200ms delay. The device can only enter the off state by writing to the PwrCmd register.                                                                                                                                                                                               |
| 0011           | Always-On | Hard-Reset<br>on Falling<br>Edge                 | Soft-Reset on Falling Edge                       | Always-On Mode. A falling edge on PFN1 generates a hard-<br>reset after a 200ms delay. A falling edge on PFN2 generates a<br>soft-reset after a 200ms delay. The device can only enter the off<br>state by writing to the PwrCmd register.                                                                                                                                                                                   |
| 0100           | Always-On | Hard-Reset<br>when High<br>on CHGIN<br>Insertion | Soft-Reset<br>when High on<br>CHGIN<br>Insertion | Always-On Mode. Holding PFN1 high during a CHGIN insertion generates a hard-reset after a 200ms delay. Holding PFN2 high during a CHGIN insertion triggers a soft-reset after a 200ms delay. The device can only enter the off state by writing to the PwrCmd register.                                                                                                                                                      |
| 0101           | Always-On | Hard-Reset<br>when Low<br>on CHGIN<br>Insertion  | Soft-Reset<br>when Low on<br>CHGIN<br>Insertion  | Always-On Mode. Holding PFN1 low during a CHGIN insertion generates a hard-reset after a 200ms delay. Holding PFN2 low during a CHGIN insertion triggers a soft-reset after a 200ms delay. The device can only enter the off state by writing to the PwrCmd register.                                                                                                                                                        |
| 0110           | KIN       | KIN                                              | KOUT                                             | On/Off Through Key Presses. PFN1 is the active-low $\overline{\text{KIN}}$ button. PFN2 is the open-drain KOUT output, which buffers the $\overline{\text{KIN}}$ input. The device enters on mode through a short (400ms) $\overline{\text{KIN}}$ press or a CHGIN insertion. The device enters off mode through a long (> 12s) $\overline{\text{KIN}}$ press or through the PwrCmd register.                                |
| 0111           | KIN       | KIN                                              | KOUT                                             | On/Reset Through Key Presses. PFN1 is the active-low $\overline{\text{KIN}}$ button. PFN2 is the open-drain KOUT output, which buffers the $\overline{\text{KIN}}$ input. The device enters on mode through a long (> 3s) $\overline{\text{KIN}}$ press or a CHGIN insertion. A long (> 12s) $\overline{\text{KIN}}$ press generates a softreset. The device can only enter the off state by writing to the PwrCmd register. |

Table 1. PwrRstCfg Settings (continued)

| PwrRstCfg[3:0] | MODE      | PFN1<br>FUNCTION                                                                        | PFN2<br>FUNCTION                                                                      | BEHAVIOR                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|-----------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000           | KIN       | KIN                                                                                     | Manual RESET                                                                          | On/Reset Through Key Presses. PFN1 is the active-low KIN button. The device enters on mode through a long (3s) KIN press or a CHGIN insertion. A long (> 12s) PFN2 press generates a soft-reset. The device can only enter the off state by writing to the PwrCmd register.                                                                                                                                                                       |
| 1001           | Always-On | Hard-Reset<br>when High<br>on CHGIN<br>Insertion or<br>Abort Hard-<br>Reset when<br>Low | Soft-Reset<br>when High on<br>CHGIN Inser-<br>tion or Abort<br>Soft-Reset<br>when Low | Always-On Mode. The device can only enter the on state through a CHGIN insertion. Holding PFN1 high during a CHGIN insertion generates a hard-reset after a 15 second delay. If PFN1 is brought low during this delay (10ms debounce), the hard-reset is aborted. Holding PFN2 high during a CHGIN insertion generates a soft-reset after a 15 second delay. If PFN2 is brought low during this delay (10ms debounce), the hard-reset is aborted. |
| 1010           | Always-On | Hard-Reset<br>when Low<br>on CHGIN<br>Insertion or<br>Abort Hard-<br>Reset when<br>High | Soft-Reset<br>when Low on<br>CHGIN Inser-<br>tion or Abort<br>Soft-Reset<br>when High | Always-On Mode. The device can only enter the on state through a CHGIN insertion. Holding PFN1 low during a CHGIN insertion generates a hard-reset after a 15 second delay. If PFN1 is brought high during this delay (10ms debounce), the hard-reset is aborted. Holding PFN2 low during a CHGIN insertion generates a soft-reset after a 15 second delay. If PFN2 is brought high during this delay (10ms debounce), the hard-reset is aborted. |
| 1011-1111      |           | 1                                                                                       | 1                                                                                     | RFU                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### **PwrRstCfg Diagrams**



Figure 1a. PrwRstCfg = 0000,0001



Figure 1b. PrwRstCfg = 0010, 0011



Figure 1c. PwrRstCfg = 0100, 0101



Figure 1d. PwrRstCfg = 0110



Figure 1e. PwrRstCfg = 0111



Figure 1f. PwrRstCfg = 1000



Figure 1g. PwrRstCfg = 1001, 1010

### **Boot Sequence**



Figure 2. The MAX20345 Boot Sequence

### **Power Sequencing**

The sequencing of the switching regulators, LDOs, and load switches during power-on is configurable. See each function's sequencing bits for details. Regulators and switches can turn on at one of three points during the power-on process: 45ms after the power-on event, at the time the  $\overline{RST}$  signal is released, or at two points in between. The two points between the 45ms delay and the  $\overline{RST}$  rising edge are fixed proportionally to the duration of the power-on reset (POR) process boot delay (tRST). The value of the tRST delay ranges from 80ms to 420ms and is stored in the BootDly[1:0] bits of register 0x4D. The timing relationship is presented graphically in Figure 3.

Alternatively, the regulators and switches can remain off by default to be turned on manually with an  $I^2C$  command after  $\overline{RST}$  is released. LDO1 can be configured to be always-on as long as SYS or BAT is present.

The SYS voltage is monitored during the power-on sequence. If  $V_{SYS}$  falls below  $V_{SYS\_UVLO}$  during the sequencing process with a valid voltage at CHGIN, the process repeats from the point where SYS was enabled to allow more time for the voltage to stabilize. If there is not a valid voltage at CHGIN, the device returns to the OFF state to avoid draining the battery. Power is also turned off if a current greater than IBatOc is sunk from BAT for more than  $t_{BAT\_OC\_D}$ .



Figure 3. Reset Sequence Programming

#### System Load Switch

An internal  $80m\Omega$  (typ) MOSFET connects BAT to SYS when no voltage source is available on CHGIN. When an external source is detected at CHGIN, this switch opens and SYS is powered from the input source through the input current limiter. The SYS-to-BAT switch also prevents VSYS from falling below VBAT when the system load exceeds the input current limit. If VSYS drops to VBAT due to the current limit, the BAT-SYS switch turns on so the load is supported by the battery. If the system load continuously exceeds the input current limit, the battery is not charged. This is useful for handling loads that are nominally below the input current limit but have high current peaks exceeding the input current limit. During these peaks, battery energy is used, but at all other times the battery charges.

#### **Smart Power Selector**

The smart power selector seamlessly distributes power from the external CHGIN input to the BAT and SYS nodes. With both an external adapter and battery connected, the smart power selector basic functions are:

- When the system load requirements are less than the input current limit, the battery is charged with residual power from the input.
- When the system load requirements exceed the input current limit, the battery supplies supplemental current to the load.
- When the battery is connected and there is no external power input, the system is powered from the battery.

#### **Input Limiter**

The input limiter distributes power from the external adapter to the system load and battery charger. In addition to the input limiter's primary function of passing power to the system load and charger, it performs several additional functions to optimize use of available power.

#### Invalid CHGIN Voltage Protection

If CHGIN is above the overvoltage threshold  $V_{CHGIN\_OV}$ , the device enters overvoltage lockout (OVLO). OVLO protects the MAX20345 and downstream circuitry from high-voltage stress up to +28V. During OVLO, the internal circuit remains powered and an interrupt is sent to the host. The negative voltage protection down to -5.5V disconnects CHGIN and the device is powered only by BAT. The charger turns off and the system load switch closes, allowing the battery to power SYS. CHGIN is also invalid if it is less than  $V_{BAT}$ , or less than the  $V_{CHGIN\_DET}$  threshold. With an invalid input voltage, the BAT-SYS load switch closes and allows the battery to power SYS.

#### **CHGIN Input Current Limit**

The CHGIN input current is limited to prevent input overload. The input current limit  $I_{LIM}$  is  $I^2C$  controlled through paramter ILimCntl[2:0]. To accommodate systems with a high in-rush current, the limiter includes a blanking time  $t_{ILIM\_BLANK}$ ,  $I^2C$  programmable through the parameter ILimBlank[1:0], during which the input current limit increases to  $I_{LIM\_MAX}$ .

#### **Thermal Limiting**

In case the die temperature ( $T_{DIE}$ ) exceeds the  $T_{CHG\_LIM}$ , the MAX20345 attempts to limit temperature increase by reducing the input current from CHGIN. In particular, the system load has priority over the charger current, so the input current is first reduced by lowering the charge current. If the junction temperature continues to rise and reaches the maximum operating limit  $T_{CHG\_SHDN}$ , no input current is drawn from CHGIN and the battery powers the entire system load.

### **Adaptive Battery Charging**

While the system is powered from CHGIN, the charger draws power from SYS to charge the battery. If the total load exceeds the input current limit, an adaptive charger control loop reduces charge current to prevent V<sub>SYS</sub> from collapsing below the maximum between V<sub>SYS\_LIM</sub>, I<sup>2</sup>C programmable through the SysMin[2:0] parameter, and V<sub>SYS\_BAT\_LIM</sub> values. When the charge current is reduced below 50% (I<sub>FCHG\_TEXT</sub> threshold) due to V<sub>SYS\_LIM</sub>/V<sub>SYS\_BAT\_LIM</sub> or T<sub>CHG\_LIM</sub> limits, the timer clock operates at half speed. When the charge current is reduced below 20% (I<sub>FCHG\_TSUS</sub> threshold) due to V<sub>SYS\_LIM</sub>/V<sub>SYS\_BAT\_LIM</sub> or T<sub>CHG\_LIM</sub> limits, the timer clock is paused.

### **Fast Charge Current Setting**

The MAX20345 uses an external resistor connected from ISET to GND to set the fast-charge current I<sub>FCHG</sub>. The precharge, I<sub>PCHG</sub>, and charge-done (I<sub>CHG\_DONE</sub>) currents are I<sup>2</sup>C programmed using IPChg[1:0] and IChgDone[1:0] parameters, respectively, as a percentage of this value. The fast-charge current resistor can be calculated as:

RISET = KISET X VISET/IFCHG

where K<sub>ISET</sub> has a typical value of 2000A/A and V<sub>ISET</sub> has a typical value of +1V. The range of acceptable resistors for R<sub>ISET</sub> is  $4k\Omega$  to  $400k\Omega$ . A capacitive load on ISET can cause instability of the charger if the condition (C<sub>ISET</sub> <  $5\mu$ s/R<sub>ISET</sub>) pF is violated.

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **JEITA Monitoring with Charger Control**

To enhance safety when charging Li+ batteries, the MAX20345 includes a JEITA compliant temperature monitoring. A resistive divider is formed on THM by attaching a pullup resistor to TPU and connecting the thermistor of a battery-pack (do not exceed 2mA load on TPU). TPU is internally connected to the internal reference CAP. The divider output is read by internal comparators when JEITA monitoring is enabled and the resulting temperature measurement places the battery into one of five temperature zones: cold, cool, room, warm, and hot. Charging is always inhibited in cold and hot regions or if the thermistor is not detected, while charging behavior is configurable in warm, room, and cool regions using the I<sup>2</sup>C-controlled ThmEn[2:0] parameter. In particular, the battery regulation voltage can be reduced to  $V_{BAT}\ _{REG}\ _{JTA}$  value using the I<sup>2</sup>C-programmed Cool/Room/WarmBatReg[1:0] parameters, while the fast-charge current can be reduced to I<sub>FCHG JTA</sub> value using the I<sup>2</sup>C-programmed Cool/Room/ WarmIFChg[2:0] parameters. Charging can also be inhibited in cool and warm regions using ThmEn[2:0].

### **THM One-Shot Measurement**

Although the MON MUX can route the THM voltage to IVMON with any divider setting, only the 1:1 divider should be used. This ensures the MUX divider impedance does not interfere with the output of the thermistor resistive divider. By default, the thermistor pullup TPU is internally connected to CAP. This does not pose any problem if the application ADC can tolerate the CAP voltage level. If the application ADC requires a lower voltage, however, THM must be sampled using a one-shot measurement procedure.

If a lower voltage reference is needed for thermistor monitoring, an external reference should be connected to TPUEXT and the one-shot THM measurement command should be used to measure the thermistor voltage. When the one-shot is triggered, the MAX20345 performs the following sequence of actions:

- The internal JEITA settings are stored to continue charging in the last sampled temperature region
- The MON MUX is forced into its Hi-Z state
- The internal TPU connection is switched from CAP to TPUEXT
- IVMON is set to output THM at a 1:1 ratio

- IVMON passes THM through for 500ms
- The MON MUX is forced into its Hi-Z state
- The internal TPU connection is switched back from TPUEXT to CAP
- The MON MUX returns to its last state before the one-shot

The command is triggered by a rising edge of ThmtoMonEna. The application ADC has 500ms (typ) to take a THM reading before the one-shot expires and the MON MUX returns to its previous state. A rising edge on ThmtoMonAbr aborts the one-shot procedure and returns the TPU reference to CAP.

### **Step Charging**

Lithium batteries suffer capacity degradation over their lifetimes. One of the primary causes of degradation over the lifetime of a battery is due to an effect called lithium plating which describes the formation of metallic lithium on the anode of the battery. Lithium plating has many causes, but one of the most common is when the battery is charged at high rates relative to the capacity of the battery when the battery is at a high state of charge (SOC). To combat this effect, the MAX20345 includes a step charge function. This function allows the user to select a voltage threshold at which the charge current can be reduced in order to avoid lithium plating and prolong the lifetime of the battery. The settings of this function can be found in the StepChgCfg0 and StepChgCfg1 registers. The ChgStepRise[3:0] field allows the setting of the rising voltage VBAT STPCHG at which the charge current should be reduced. The ChglStep[2:0] field sets the percentage IFCHG STPCHG of the full fast-charge current to which the charger should be set when the battery is above the VBAT STPCHG value specified with ChgStepRise[3:0]. Lastly, the ChgStepHyst[2:0] field sets the VBAT STPCHG H hysteresis for the step charge function in order to avoid oscillations in case a high battery impedance causes the voltage to fall a large amount upon reduction of the battery current. If this function is not desirable, set the ChglStep[2:0] field to 100% ("111") to disable it.

In case both JEITA and Step-Charging related fast-charge current reductions are active, the minimum between the two is selected and applied.

### **Battery Charger State Diagram**



Figure 4. Battery Charger State Diagram

### **Function Locking**

All regulator voltages and the end-of-charge behavior of the charger can be locked. I2C writes to a locked bitfield have no effect. To lock a function, its lock mask must be removed in the LockMsk register. To remove the lock mask, set the corresponding function's mask bit to 0. By writing the lock password 0xAA to the LockUnlock register, all unmasked functions are locked. To unlock functions, repeat the mask/unmask process and write the unlock password 0x55 to the LockUnlock register.

#### **Monitor MUX**

In order to simplify system monitoring, the MAX20345 includes a voltage monitor multiplexer (MUX). The MUX, I<sup>2</sup>C controlled using the MONCntl[3:0] parameter, connects the IVMON pin to the scaled value of one of the seven voltage regulators, THM, TPU, BAT, or SYS. A resistive divider scales the selected voltage to one of four ratios determined by MONRatioCfg[1:0]. Because the MUX can only tolerate voltages up to +5.5V, V<sub>CHGIN</sub> is not available to MON.

Additionally, the ISET voltage is available to monitor the charging current according to the following equation:

VISET = ICHG / (ICHG PROG X ICHG RED) [V] where:

I<sub>CHG</sub> = Actual charging current flowing into BAT

I<sub>CHG PROG</sub> = Either the fast charge or precharge programmed current

I<sub>CHG RED</sub> = Eventual reduction factor can be due to JEITA and/or Step-Charging (see ChglStep[2:0] and Cool/ Room/WarmIFChg[2:0] parameters). If neither JEITA nor Step-Charging current reduction is active,  $I_{CHG\ RED}$  is equal to 1.

### **Buck-Boost Regulator**

The MAX20345's Buck-Boost regulator provides a lowripple voltage rail with the ability to boost the battery voltage to 5V. A higher voltage rail eliminates the need for an external regulator to supply systems that cannot otherwise operate from the battery's voltage level. This includes OHR systems with short wavelength LEDs that require large forward voltage drops.

Several controls optimize the efficiency and output noise of the regulator. These include peak current control and automatic peak and valley current adjustment. Additionally, the Buck-Boost regulator can operate in buck-only mode to increase efficiency when VBBOUT is much lower than V<sub>SYS</sub>.

#### **Architecture and Switching Phases**

The Buck-Boost comprises a typical noninverting Buck-Boost topology. Figure 5 illustrates the regulator's basic structure with arrows depicting the current flow in each switching phase. Depending on the Buck-Boost configurations, the topology enters different sequences of phases to generate the desired output voltage. Only two switches are on in each phase.

- Phase 1: MP1 on, MP2 on. Inductor charges.
- Phase 2: MP1 on, MN2 on. Inductor charges.
- Phase 3: MN1 on, MP2 on. Inductor discharges.
- Phase 4: MN1 on, MN2 on. Freewheeling.

The Buck-Boost features a frequency comparator to monitor its switching frequency. Switching frequency increases as the load current increases. Under low loads, the Buck-Boost optimizes its feedback loop for low guiescent current. When load requirements increase the switching frequency to the fHIGH threshold, the lowquiescent current mode is disabled to improve response time. The f<sub>HIGH</sub> threshold is set by the BBFHighSH[1:0] in the BBstCfg1 register. Hysteresis prevents the Buck-Boost regulator from resuming the low-quiescent current mode until the switch frequency decreases to f<sub>HIGH</sub> / 4.



Figure 5. The Buck-Boost Regulator and Switching Phases

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **Buck-Boost Mode**

When BBstMode (register 0x31[1]) is 0, the regulator operates in Buck-Boost mode. The inductor charges in phase 2 up to BBstlPSet1 (register 0x33[3:0]). The Buck-Boost then transitions to phase 1. If V<sub>SYS</sub> > V<sub>BBOUT</sub>, the inductor continues charging until either the current reaches BBstlPSet1 + BBstIPSet2 (register 0x33[7:4]) or after a 500ns delay. If V<sub>SYS</sub> ≤ V<sub>BBOUT</sub>, the Buck-Boost waits for the 500ns delay to elapse or until the current drops to the valley limit. Next, the regulator enters phase 3 to discharge the inductor current to the valley limit. When the inductor current reaches the valley-current crossing threshold or falls below 0, the regulator freewheels in phase 4 until the next charge phase. When operating in continuous conduction mode (CCM), the Buck-Boost enters phase 4 for approximately 30ns if BBZCCmpEnb = 1. The Buck-Boost skips phase 4 when operating in CCM and BBZCCmpEnb = 0. The valley behavior is determined by BBZCCmpEnb (register 0x34[5]). Figure 6 shows the inductor current in Buck-Boost mode.

### **Buck-Only Mode**

To maximize efficiency when  $V_{SYS} > V_{BBOUT}$ , the Buck-Boost regulator has a buck-only mode. When BBstMode = 1, the regulator behaves as a synchronous buck regulator. The inductor charges in phase 1 until the inductor current reaches BBstlPSet1. The regulator then transitions to phase 3 to provide a path to deliver the inductor current to the output. Figure 7 shows the inductor current in buck-only mode.

Buck-only mode reduces switching losses present in Buck-Boost mode. Buck-only mode should be used when  $V_{BBOUT}$  is always less than  $V_{SYS}$  to maximize efficiency.



Figure 6. Buck-Boost Inductor Current in Buck-Boost Mode



Figure 7. Buck-Boost Inductor Current in Buck-Only Mode

#### **Inductor Peak and Valley Current Limits**

The Buck-Boost regulator monitors the maximum and minimum values of the inductor current to control output noise and reduce switching losses. Peak and valley currents can be fixed to the values in BBstlSet and 0mA, respectively, or allowed to change based on load requirements if BBstlPAdptDis (register 0x34[7]) = 0.

Peak currents are set in the BBstlSet register. BBstlPSet1 controls the peak current when  $V_{SYS} < V_{BBOUT}$  and when the regulator is in buck-only mode. BBstlPSet2 sets a secondary current limit when  $V_{SYS} > V_{BBOUT}$ 

in Buck-Boost mode. The total inductor current limit when  $V_{SYS} > V_{BBOUT}$  is BBstlPSet1 + BBstlPSet2. The Buck-Boost regulator transitions to phase 3 if the inductor current reaches BBstlPSet2 before the 500ns timeout has elapsed. Minimizing the difference between BBstlPSet1 and BBstlPSet2 reduces the output ripple, but decreases efficiency. Care must be taken to optimize the peak current settings to keep a low output ripple while maximizing efficiency. Figure 8 presents the safe operating area of BBstlPSet2 with respect to BBstlPSet1. Selecting values lower than those of Figure 8 for a given BBstlPSet1 value may reduce efficiency and increase output ripple.



Figure 8. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

<u>Figure 9</u> is a graphical guide to selecting combinations of BBstPSet1 and BBstIPSet2 to maximize efficiency for specific BBstVSet values.

When BBstlPAdptDis = 0, the regulator automatically increases the peak current limits when the load increases to improve load regulation and efficiency at high loads. When BBZCCmpEnb = 1, the Buck-Boost operates with peak and valley current limits. In discontinuous conduction mode (DCM), the valley limit is 0mA and acts as a zero crossing. In CCM mode, the peak and valley limits are automatically adjusted by the voltage loop if BBstlPAdptDis = 0.

When BBZCCmpEnb = 0, the Buck-Boost operates with peak, valley, and zero crossing current limits. The zero crossing limit is fixed at 0mA while the peak and valley limits are adjusted by the voltage loop if BBstlPAdptDis = 0.

In DCM mode, the valley current limit is negative so the end of phase 1 or 3 is determined by the zero-crossing current. In CCM mode, the valley current limit is  $\geq$  0mA if BBZCCmpEnb = 0. The end of phase 1 or 3 is thus determined by the valley current comparator.

Disabling the zero current crossing comparator reduces the Buck-Boost output ripple. Enabling the comparator improves EMI in CCM mode by removing the phase 4 stage in CCM mode that is otherwise present when BBZCCmpEnb = 1.



Figure 9. Recommended BBstIPSet1 and BBstIPSet2 Settings

### **Dynamic Voltage Scaling**

All of the MAX20345's switching regulator outputs can be changed without restarting the regulator. This function is called dynamic voltage scaling (DVS). The MAX20345 provides three methods for dynamic voltage scaling of the bucks and Buck-Boost outputs: I<sup>2</sup>C DVS mode, GPIO DVS mode and SPI DVS Mode. The I<sup>2</sup>C mode is the slowest, but requires only simple I<sup>2</sup>C writes to execute. The GPIO control mode offers the fastest control and least complexity. The SPI mode offers a combination of speed and flexibility. Note that the slew-rate of the output voltage scaling is the same in all modes. Only the overhead and delay to initiate the transition changes. DVS modes are selected using the Buck\_DVSCfg and BBstDVSCfg bitfields.

### DVS Mode 0 (I2C DVS Mode)

DVS Mode 0 configures the regulator outputs to be controlled by I<sup>2</sup>C. If Buck\_DVSCfg or BBstDVSCfg = 000, the output voltage of that regulator is controlled by I<sup>2</sup>C writes to the Buck\_VSet or BBstVSet bitfield. Note, that a regulator in I<sup>2</sup>C mode must be unlocked before modifying the output voltage. Regulators are unlocked by setting their lock mask bit to 0 in LockMsk (register 0x52) and writing the unlock password 0x55 to the LockUnlock register (register 0x53).

#### **DVS Mode 1 (GPIO DVS Mode)**

In DVS Mode 1, two MPC inputs select the regulator output from four programmed values. To configure a regulator output for GPIO mode, set the corresponding Buck\_DVSCfg or BBstDVSCfg bits to any value between 001 and 110. Each code selects a different pair of MPC pins to control the regulator. See the DVSCfg register descriptions for details on which MPC inputs are used for a code. In each case, the first MPC listed controls the low bit and the second MPC controls the high bit.

The four voltage levels share the same default value when the MAX20345 first powers on. After the startup process, each 6-bit output voltage level can be programmed using the I<sup>2</sup>C for each converter in the Buck\_DVSVIt\_ and BBstDVSVIt\_ bitfields. As the MPC inputs change, the regulator output adjusts to the newly selected level as illustrated in Figure 10. Voltage levels are selected as shown in Table 2:

**Table 2. DVS Mode 1 Voltage Selection** 

| GPIO1 | GPIO0 | DVS VOLTAGE |
|-------|-------|-------------|
| 0     | 0     | VIt0        |
| 0     | 1     | VIt1        |
| 1     | 0     | VIt2        |
| 1     | 1     | VIt3        |



Figure 10. DVS Mode 1, GPIO Control

### SPI DVS Mode (DVS Mode 2)

In DVS Mode 2, the regulator voltages are changed by writing command bytes to a 3-wire SPI interface. The SPI interface uses MPC0-2. MPC0 becomes the active-low chip select pin  $\overline{\text{CS}}$ , MPC1 becomes the clock SCLK, and MPC2 is the data input pin DIN. Data is clocked in on the SCLK rising edge. The maximum SPI clock frequency is 8MHz. A command byte comprises two address bits

ADD[1:0] that select the regulator and six voltage bits VLT[5:0] that set the voltage. Figure 11 shows how data is clocked in SPI mode.

The output voltage is latched on the 8<sup>th</sup> rising edge of the clock. Note that voltages set by the SPI interface are mirrored in the Buck\_VltSet and BBstVltSet bitfields for each converter. Figure 12 shows two regulators controlled in DVS Mode 2.



Figure 11. DVS Mode 2 SPI Timing



Figure 12. DVS Mode 2, SPI Control

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

The DVS SPI interface supports single and burst mode data transfer. In single-byte mode,  $\overline{\text{CS}}$  goes high after each command byte is transferred. In burst-mode, all command bytes are written to the MAX20345 before  $\overline{\text{CS}}$  returns high.  $\overline{\text{Figure 13}}$  shows how data is written in both modes.

### I<sup>2</sup>C Interface Overview

The MAX20345 uses the two-wire I<sup>2</sup>C interface to communicate with a host microcontroller. The configuration settings and status information provided through this interface are detailed in the register descriptions. The device has the seven-bit slave address 0b0101000 (0x50 for writes, 0x51 for reads). Refer to the <u>Applications Information</u> section for details on the I<sup>2</sup>C interface.



Figure 13. Single-Byte and Burst-Mode SPI Access

## **Register Map**

| Appress |                       | MOD               |                  |                    |                   |                  |                    |                     | 1.00            |
|---------|-----------------------|-------------------|------------------|--------------------|-------------------|------------------|--------------------|---------------------|-----------------|
| ADDRESS | NAME                  | MSB               |                  |                    |                   |                  |                    |                     | LSB             |
| User    | ChinIDI7.01           |                   |                  |                    | ChinID            | 17.01            |                    |                     |                 |
| 0x00    | ChipID[7:0]           |                   |                  |                    | ChipID            |                  |                    |                     |                 |
| 0x01    | ChipRev[7:0]          |                   | Ι                |                    | ChipRe            | V[7:0]           |                    | 01 01 150 01        |                 |
| 0x02    | Status0[7:0]          | _                 | _                |                    | ThmStat[2:0]      |                  |                    | ChgStat[2:0]        |                 |
| 0x03    | Status1[7:0]          | _                 | _                | ILim               | UsbOVP            | UsbOk            | ChgJEITA<br>SD     | ChgJEITA<br>Reg     | ChgTmo          |
| 0x04    | Status2[7:0]          | ThmSD             | ThmtoMon         | ThmLDO_<br>LSW     | UVLOL<br>DO2      | UVLOL<br>DO3     | _                  | -                   | -               |
| 0x05    | Status3[7:0]          | BBstFault         | BBst<br>UVLO     | Sys<br>BatLim      | ChgSysLim         | StepChg          | ThmBk1             | ThmBk2              | ThmBk3          |
| 0x06    | Int0[7:0]             | Thm<br>StatInt    | ChgStatInt       | lLimInt            | UsbOVPInt         | UsbOkInt         | ChgJEITA<br>SDInt  | ChgJEITA<br>RegInt  | Chg<br>TmoInt   |
| 0x07    | Int1[7:0]             | ThmSDInt          | ThmtoMon<br>Int  | ThmLDO_<br>LSWInt  | UVLOL<br>DO2Int   | UVLOL<br>DO3Int  | _                  | LSW1<br>TmoInt      | LSW2<br>TmoInt  |
| 000     | 1-+0[7-0]             | BBst              | BBst             | SYSBat             | ChgSys            | Step             | Thm                | Thm                 | Thm             |
| 0x08    | Int2[7:0]             | FaultInt          | UVLOInt          | LimInt             | LimInt            | Chglnt           | Bk1Int             | Bk2Int              | Bk3Int          |
| 0x09    | IntMask0[7:0]         | Thm<br>StatIntM   | Chg<br>StatIntM  | ILimIntM           | Usb<br>OVPIntM    | Usb<br>OkIntM    | ChgJEITA<br>SDIntM | ChgJEITA<br>RegIntM | Chg<br>TmoIntM  |
| 0x0A    | IntMask1[7:0]         | Thm<br>SDIntM     | ThmtoMon<br>IntM | ThmLDO_<br>LSWIntM | UVLOL<br>DO2IntM  | UVLOL<br>DO3IntM | _                  | LSW1<br>TmoIntM     | LSW2<br>TmoIntM |
| 0x0B    | IntMask2[7:0]         | BBstFau<br>ItIntM | BBstUV<br>LOIntM | SysBat<br>LimIntM  | ChgSys<br>LimIntM | Step<br>ChgIntM  | Thm<br>Bk1IntM     | Thm<br>Bk2IntM      | Thm<br>Bk3IntM  |
| 0x0C    | ILimCntl[7:0]         | Ten read          | SysMin[2:0]      | Limitati           | ILimBlar          |                  |                    | ILimCntl[2:0]       |                 |
| 0x0D    | ChgCntl0[7:0]         | _                 | BatReC           | Cha[1:0]           | izimbiai          | BatRe            |                    | izimona[z.o]        | ChgEn           |
| 0x0E    | ChgCntl1[7:0]         |                   | Dance            | VPChg[2:0]         | <u> </u>          | i                | ig[1:0]            | IChgDo              |                 |
| 0x0F    | ChgTmr[7:0]           | Chg<br>AutoStp    | ChgAuto<br>ReSta |                    | Tmr[1:0]          |                  |                    |                     | mr[1:0]         |
| 0x10    | StepChgCfg0[7:0]      | Autosip<br>–      |                  | l<br>ngStepHyst[/  | 2:01              |                  | ChaSter            | <br>pRise[3:0]      |                 |
| 0x11    | StepChgCfg1[7:0]      | _                 | _                | _                  |                   | _                |                    | ChglStep[2:0        | 1               |
| 0x12    | ThmCfg0[7:0]          |                   | ThmEn[2:0]       |                    | CoolBatR          | !<br>?ea[1:0]    |                    | CoollFChg[2:0       |                 |
| 0x13    | ThmCfg1[7:0]          | _                 | _                | _                  | RoomBati          |                  |                    | oomIFChg[2:         |                 |
| 0x14    | ThmCfg2[7:0]          | _                 | _                | _                  | WarmBati          |                  |                    | armIFChg[2:         |                 |
| 0x14    | MONCfg[7:0]           | _                 | MONRati          | oCfa[1:0]          | MonHiZ            | (cg[1.0]         |                    | Ontl[3:0]           | <u> </u>        |
| 0x16    | Buck1Cfg[7:0]         |                   | Buck1Seq[2:0     |                    | Buck1E            | n[1:0]           |                    | CSet[1:0]           | Buck1<br>PsvDsc |
| 0x17    | Buck1VSet[7:0]        | Buck1<br>LowEMI   | Buck1<br>RampEn  |                    |                   | Buck1V           | Set[5:0]           |                     | 130030          |
| 0x18    | Buck3lSet[7:0]        | Buck1<br>IAdptEn  | Buck1<br>SftStrt | Buck1<br>ActDsc    | Buck1<br>FETScale |                  | Buck1              | Set[3:0]            |                 |
| 0x19    | Buck1Ctr[7:0]         | -                 | Bu               | ck1DVSCfg[         | 2:0]              | Buck1<br>MPC3    | Buck1<br>MPC2      | Buck1<br>MPC1       | Buck1<br>MPC0   |
| 0x1A    | Buck1<br>DVSCfg0[7:0] | _                 | _                |                    |                   | Buck1DV          | SVIt0[5:0]         |                     |                 |

## **Register Map (continued)**

| 4000000 | NAME                   | 140D             |                  | I                 | I                 | 1             | 1             | T             | 1.00            |
|---------|------------------------|------------------|------------------|-------------------|-------------------|---------------|---------------|---------------|-----------------|
| ADDRESS | NAME                   | MSB              |                  |                   |                   |               |               |               | LSB             |
| User    |                        |                  | 1                | 1                 |                   |               |               |               |                 |
| 0x1B    | Buck1<br>DVSCfg1 [7:0] | _                | _                |                   |                   | Buck1DV       | 'SVIt1[5:0]   |               |                 |
| 0x1C    | Buck1<br>DVSCfg2[7:0]  | _                | _                |                   |                   | Buck1DV       | SVIt2[5:0]    |               |                 |
| 0x1D    | Buck1<br>DVSCfg3[7:0]  | _                | -                | Buck1DVSVlt3[5:0] |                   |               |               |               |                 |
| 0x1E    | Buck1<br>DVSSPI[7:0]   | _                | _                |                   |                   | Buck1SI       | PIVIt[5:0]    |               |                 |
| 0x1F    | Buck2Cfg[7:0]          | Е                | Buck2Seq[2:0     | )]                | Buck2E            | in[1:0]       | Buck2IZ       | CSet[1:0]     | Buck2<br>PsvDsc |
| 0x20    | Buck2VSet[7:0]         | Buck2<br>LowEMI  | Buck2<br>RampEn  |                   |                   | Buck2V        | /Set[5:0]     |               | 1 37230         |
| 0x21    | Buck2lSet[7:0]         | Buck2<br>IAdptEn | Buck2<br>SftStrt | Buck2<br>ActDsc   | Buck2<br>FETScale |               | Buck2         | ISet[3:0]     |                 |
| 0x22    | Buck2Ctr[7:0]          | _                | Bu               | uck2DVSCfg[2:0]   |                   |               |               |               | Buck2<br>MPC0   |
| 0x23    | Buck2<br>DVSCfg0[7:0]  | _                | _                |                   |                   | Buck2DV       | SVIt0[5:0]    |               |                 |
| 0x24    | Buck2<br>DVSCfg1[7:0]  | _                | -                |                   |                   | Buck2DV       | SVIt1[5:0]    |               |                 |
| 0x25    | Buck2<br>DVSCfg2[7:0]  | _                | _                |                   |                   | Buck2DV       | SVIt2[5:0]    |               |                 |
| 0x26    | Buck2<br>DVSCfg3[7:0]  | _                | _                |                   |                   | Buck2DV       | SVIt3[5:0]    |               |                 |
| 0x27    | Buck2<br>DVSSPI[7:0]   | _                | -                |                   |                   | Buck2SI       | PIVIt[5:0]    |               |                 |
| 0x28    | Buck3Cfg[7:0]          | Е                | Buck3Seq[2:0     | )]                | Buck3E            | in[1:0]       | Buck3IZ       | CSet[1:0]     | Buck3<br>PsvDsc |
| 0x29    | Buck3VSet[7:0]         | Buck3<br>LowEMI  | Buck3<br>RampEn  |                   |                   | Buck3V        | 'Set[5:0]     |               |                 |
| 0x2A    | Buck3lSet[7:0]         | Buck3<br>IAdptEn | Buck3<br>SftStrt | Buck3<br>ActDsc   | Buck3<br>FETScale |               | Buck3         | ISet[3:0]     |                 |
| 0x2B    | Buck3Ctr[7:0]          | _                | Bu               | ick3DVSCfg        | [2:0]             | Buck3<br>MPC3 | Buck3<br>MPC2 | Buck3<br>MPC1 | Buck3<br>MPC0   |
| 0x2C    | Buck3<br>DVSCfg0[7:0]  | _                | _                | Buck3DVSVIt0[5:0] |                   |               |               |               | ,               |
| 0x2D    | Buck3<br>DVSCfg1[7:0]  | _                | _                | Buck3DVSVlt1[5:0] |                   |               |               |               |                 |
| 0x2E    | Buck3<br>DVSCfg2[7:0]  | _                | _                | Buck3DVSVlt2[5:0] |                   |               |               |               |                 |
| 0x2F    | Buck3<br>DVSCfg3[7:0]  | _                | _                |                   |                   | Buck3DV       | SVIt3[5:0]    |               |                 |
| 0x30    | Buck3<br>DVSSPI[7:0]   | _                | -                |                   |                   | Buck3Sl       | PIVIt[5:0]    |               |                 |

## **Register Map (continued)**

| ADDRESS | NAME             | MSB               |                  |                             |             |              |                |               | LSB            |  |
|---------|------------------|-------------------|------------------|-----------------------------|-------------|--------------|----------------|---------------|----------------|--|
| User    |                  |                   |                  |                             | ı           |              |                |               |                |  |
| 0x31    | BBstCfg0[7:0]    |                   | BBstSeq[2:0]     |                             | BBstEi      | า[1:0]       | BBst<br>RampEn | BBstMode      | BBst<br>PsvDsc |  |
| 0x32    | BBstVSet[7:0]    | BBst<br>LowEMI    | BBstAct<br>Dsc   | BBs                         |             |              | Set[5:0]       |               |                |  |
| 0x33    | BBstlSet[7:0]    |                   | BBstIPs          | Set2[3:0]                   |             |              | BBstIP         | Set1[3:0]     |                |  |
| 0x34    | BBstCfg1[7:0]    | BBstl<br>PAdptDis | BBstFast         | BBZC BBst - CmpDis FETScale |             |              | -              | BBFHigl       | hSh[1:0]       |  |
| 0x35    | BBstCtr[7:0]     | BBst<br>MPC1FCT   | BI               | BstDVSCfg[2                 | 2:0]        | BBst<br>MPC3 | BBst<br>MPC2   | BBst<br>MPC1  | BBst<br>MPC0   |  |
| 0x36    | BBstDVSCfg0[7:0] | _                 | _                |                             |             | BBstDVS      | SVIt0[5:0]     |               |                |  |
| 0x37    | BBstDVSCfg1[7:0] | _                 | _                |                             |             | BBstDVS      | SVIt1[5:0]     |               |                |  |
| 0x38    | BBstDVSCfg2[7:0] | _                 | _                |                             |             | BBstDVS      | SVIt2[5:0]     |               |                |  |
| 0x39    | BBstDVSCfg3[7:0] | _                 | _                |                             |             | BBstDVS      | SVIt3[5:0]     |               |                |  |
| 0x3A    | BBstDVSSPI[7:0]  | _                 | _                |                             |             | BBstSP       | IVIt[5:0]      |               |                |  |
| 0x3B    | LDO1Cfg[7:0]     | L                 | .DO1Seq[2:0      | ]                           | LDO1En[1:0] |              |                | LDO1<br>Mode  | LDO1<br>PsvDsc |  |
| 0x3C    | LDO1VSet[7:0]    | -                 | -                | _                           | – Li        |              |                | 0]            |                |  |
| 0x3D    | LDO1Ctr[7:0]     | -                 | -                | -                           | _           | LDO1<br>MPC3 | LDO1<br>MPC2   | LDO1<br>MPC1  | LDO1<br>MPC0   |  |
| 0x3E    | LDO2Cfg[7:0]     | L                 | LDO2Seq[2:0]     |                             | LDO2E       | n[1:0]       | LDO2<br>ActDsc | LDO2<br>Mode  | LDO2<br>PsvDsc |  |
| 0x3F    | LDO2VSet[7:0]    | -                 | _                | _                           |             | L            | DO2VSet[4:     | 0]            |                |  |
| 0x40    | LDO2Ctr[7:0]     | _                 | _                | -                           | _           | LDO2<br>MPC3 | LDO2<br>MPC2   | LDO2<br>MPC1  | LDO2<br>MPC0   |  |
| 0x41    | LDO3Cfg[7:0]     | L                 | .DO3Seq[2:0      | ]                           | LDO3E       | n[1:0]       | LDO3<br>ActDsc | LDO3<br>Mode  | LDO3<br>PsvDsc |  |
| 0x42    | LDO3VSet[7:0]    | _                 | _                |                             |             | LDO3V        | Set[5:0]       |               |                |  |
| 0x43    | LDO3Ctr[7:0]     | LDO3_MP<br>C0CNT  | LDO3_MP<br>C0CNF | -                           | _           | LDO3<br>MPC3 | LDO3<br>MPC2   | LDO3<br>MPC1  | LDO3<br>MPC0   |  |
| 0x44    | LSW1Cfg[7:0]     | L                 | .SW1Seq[2:0      | )]                          | LSW1E       | n[1:0]       | LSW1<br>ActDsc | LSW1<br>Lowlq | LSW1<br>PsvDsc |  |
| 0x45    | LSW1Ctr[7:0]     | _                 | -                | -                           | _           | LSW1<br>MPC3 | LSW1<br>MPC2   | LSW1<br>MPC1  | LSW1<br>MPC0   |  |
| 0x46    | LSW2Cfg[7:0]     | L                 | .SW2Seq[2:0      | )]                          | LSW2E       | n[1:0]       | LSW2<br>ActDsc | LSW2<br>Lowlq | LSW2<br>PsvDsc |  |
| 0x47    | LSW2Ctr[7:0]     | _                 | _                | _                           | _           | LSW2<br>MPC3 | LSW2<br>MPC2   | LSW2<br>MPC1  | LSW2<br>MPC0   |  |
| 0x48    | MPC0Cfg[7:0]     | MPC0Pin           | _                | -                           | MPC0Out     | MPC0OD       | MPC0<br>HiZB   | MPC0Res       | MPC0Pup        |  |
| 0x49    | MPC1Cfg[7:0]     | MPC1Pin           | _                | _                           | MPC1Out     | MPC10D       | MPC1<br>HiZB   | MPC1Res       | MPC1Pup        |  |

## **Register Map (continued)**

| ADDRESS | NAME            | MSB            |                   |           |         |           |              |         | LSB           |  |
|---------|-----------------|----------------|-------------------|-----------|---------|-----------|--------------|---------|---------------|--|
| User    |                 |                |                   |           |         |           |              |         |               |  |
| 0x4A    | MPC2Cfg[7:0]    | MPC2Pin        | -                 | -         | MPC2Out | MPC2OD    | MPC2<br>HiZB | MPC2Res | MPC2Pup       |  |
| 0x4B    | MPC3Cfg[7:0]    | MPC3Pin        | -                 | -         | MPC3Out | MPC3OD    | MPC3<br>HiZB | MPC3Res | MPC3Pup       |  |
| 0x4C    | PFN[7:0]        | -              | _                 | _         | -       | -         | -            | PFN2Pin | PFN1Pin       |  |
| 0x4D    | BootCfg[7:0]    |                | PwrRst            | :Cfg[3:0] |         | SftRstCfg | BootDly[1:0] |         | Chg<br>AlwTry |  |
| 0x4E    | PwrCfg[7:0]     | ThmtoMon<br>En | ThmtoMon<br>Abr   | -         | -       | -         | -            | -       | StayOn        |  |
| 0x4F    | PwrCmd[7:0]     |                | PowerCommand[7:0] |           |         |           |              |         |               |  |
| 0x52    | LockMsk[7:0]    | LDO3Lck        | LDO2Lck           | LDO1Lck   | BBstLck | Bk3Lck    | Bk2Lck       | Bk1Lck  | ChgLck        |  |
| 0x53    | LockUnlock[7:0] |                | PASSWORD[7:0]     |           |         |           |              |         |               |  |

## **Register Descriptions**

### ChipID (0x00)

| BIT         | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|-------------|---|---|---|---|---|---|--|--|
| Field       |   | ChipID[7:0] |   |   |   |   |   |   |  |  |
| Reset       |   | 0x00        |   |   |   |   |   |   |  |  |
| Access Type |   | Read Only   |   |   |   |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                           |  |  |  |
|----------|------|-------------------------------------------------------|--|--|--|
| ChipID   | 7:0  | ChipID[7:0] indicates the version of MAX20345 in use. |  |  |  |

### ChipRev (0x01)

| BIT         | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|--------------|---|---|---|---|---|---|--|--|
| Field       |   | ChipRev[7:0] |   |   |   |   |   |   |  |  |
| Reset       |   | 0x00         |   |   |   |   |   |   |  |  |
| Access Type |   | Read Only    |   |   |   |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                                                  |
|----------|------|------------------------------------------------------------------------------|
| ChipRev  | 7:0  | ChipRev[7:0] bits show information about the revision of the silicon in use. |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### **Status0 (0x02)**

| BIT         | 7 | 6 | 5 | 4                   | 3 | 2            | 1   | 0 |  |
|-------------|---|---|---|---------------------|---|--------------|-----|---|--|
| Field       | _ | _ |   | ThmStat[2:0]        |   | ChgStat[2:0] |     |   |  |
| Reset       | _ | _ |   | 000                 |   |              | 000 |   |  |
| Access Type | _ | _ |   | Read Only Read Only |   |              |     |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ThmStat  | 5:3  | Status of Thermistor Monitoring  000 = Cold Temperature Region  001 = Cool Temperature Region  010 = Room Temperature Region  011 = Warm Temperature Region  100 = Hot Temperature Region  101 = No thermistor detected (THM high due to external pullup). Note that if a parallel resistor is used for thermistor monitoring, this status may not function properly.  110 = NTC input disable by ThmEn[2:0]  111 = Detection disabled because CHGIN is not present. THM can still be measured by IVMON. |
| ChgStat  | 2:0  | Status of Charger Mode  000 = Charger off  001 = Charging suspended due to temperature (see Figure 4)  010 = Pre-charge in progress  011 = Fast-charge constant current mode in progress  100 = Fast-charge constant voltage mode in progress  101 = Maintain charge in progress  110 = Maintain charge timer done  111 = Charger fault condition (see Figure 4)                                                                                                                                         |

### **Status1 (0x03)**

| BIT         | 7 | 6 | 5         | 4         | 3         | 2          | 1           | 0         |
|-------------|---|---|-----------|-----------|-----------|------------|-------------|-----------|
| Field       | _ | _ | ILim      | UsbOVP    | UsbOk     | ChgJEITASD | ChgJEITAReg | ChgTmo    |
| Reset       | _ | _ | 0         | 0         | 0         | 0          | 0           | 0         |
| Access Type | _ | _ | Read Only | Read Only | Read Only | Read Only  | Read Only   | Read Only |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                            |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILim        | 5    | Status of CHGIN Input Current Limit 0 = CHGIN input current below limit 1 = CHGIN input current limit active                                                                                           |
| UsbOVP      | 4    | Status of CHGIN OVP 0 = CHGIN overvoltage not detected 1 = CHGIN overvoltage detected                                                                                                                  |
| UsbOk       | 3    | Status of CHGIN Input 0 = CHGIN Input not present or outside of valid range 1 = CHGIN Input present and valid                                                                                          |
| ChgJEITASD  | 2    | Status of JEITA Thermal Shutdown 0 = Charger in normal operating mode, or disabled 1 = Charger is in thermal shutdown as set by ThmEn[2:0]                                                             |
| ChgJEITAReg | 1    | Status of Thermal Regulation 0 = Charger is in normal operating mode, or disabled 1 = Charger is in thermal regulation mode and charging current is being actively reduced according to JEITA settings |
| ChgTmo      | 0    | Status of Charger Time-Out Condition 0 = Charger is in normal operating mode, or disabled 1 = Charger has reached a time-out condition                                                                 |

### **Status2 (0x04)**

| BIT         | 7         | 6         | 5          | 4         | 3         | 2 | 1 | 0 |
|-------------|-----------|-----------|------------|-----------|-----------|---|---|---|
| Field       | ThmSD     | ThmtoMon  | ThmLDO_LSW | UVLOLDO2  | UVLOLDO3  | _ | _ | _ |
| Reset       | 0         |           | 0          | 0         | 0         | - | _ | - |
| Access Type | Read Only | Read Only | Read Only  | Read Only | Read Only | - | - | - |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                 |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ThmSD      | 7    | Status of Charger and Limiter Thermal Shutdown 0 = Charger and Limiter operating normally 1 = Charger and Limiter in thermal shutdown                       |
| ThmtoMon   | 6    | Status of the One-Shot THM Monitor 0 = MON MUX under manual control 1 = MON MUX performing one-shot THM measurement                                         |
| ThmLDO_LSW | 5    | Status of LDO1, LDO2, LDO3, LSW1, LSW2 Thermal Shutdown 0 = All the above blocks are operating normally 1 = One of the above blocks is in thermal shutdown. |
| UVLOLDO2   | 4    | Status of LDO2 UVLO 0 = LDO2 operating normally 1 = LDO2 UVLO active                                                                                        |
| UVLOLDO3   | 3    | Status of LDO3 UVLO 0 = LDO3 operating normally 1 = LDO3 UVLO active                                                                                        |

### **Status3 (0x05)**

| BIT         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Field       | BBstFault | BBstUVLO  | SysBatLim | ChgSysLim | StepChg   | ThmBk1    | ThmBk2    | ThmBk3    |
| Reset       |           |           | 0         | 0         | 0         | 0         | 0         | 0         |
| Access Type | Read Only |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                         |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstFault | 7    | Status of Buck-Boost Fault 0 = Buck-Boost operating normally 1 = Buck-Boost under fault condition                                                                                   |
| BBstUVLO  | 6    | Status of Buck-Boost UVLO 0 = Buck-Boost operating normally 1 = Buck-Boost UVLO active                                                                                              |
| SysBatLim | 5    | Status of SYS Regulation Current Limit 0 = Charge current is not being actively reduced to regulate SYS collapse 1 = Charge current actively being reduced to regulate SYS collapse |
| ChgSysLim | 4    | Status of CHGIN Regulation Current Limit  0 = Input current limit normal  1 = Input current limit being reduced to regulate CHGIN collapse                                          |
| StepChg   | 3    | Status of Charger Step Charge 0 = Charger is not in step-charging mode 1 = Charger is in step-charging mode (fast-charge current reduction)                                         |
| ThmBk1    | 2    | Status of Buck1 Thermal Shutdown 0 = Buck1 operating normally 1 = Buck1 in thermal shutdown                                                                                         |
| ThmBk2    | 1    | Status of Buck2 Thermal Shutdown 0 = Buck2 operating normally 1 = Buck2 in thermal shutdown                                                                                         |
| ThmBk3    | 0    | Status of Buck3 Thermal Shutdown 0 = Buck3 operating normally 1 = Buck3 in thermal shutdown                                                                                         |

### Int0 (0x06)

| BIT         | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field       | ThmStatInt         | ChgStatInt         | lLimInt            | UsbOVPInt          | UsbOkInt           | ChgJEITA<br>SDInt  | ChgJEITA<br>RegInt | ChgTmoInt          |
| Reset       | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| Access Type | Read Clears<br>All |

| BITFIELD       | BITS | DESCRIPTION                               |
|----------------|------|-------------------------------------------|
| ThmStatInt     | 7    | Change in ThmStat caused an interrupt     |
| ChgStatInt     | 6    | Change in ChgStat caused an interrupt     |
| lLimInt        | 5    | Input current limit caused an interrupt   |
| UsbOVPInt      | 4    | Change in UsbOVP caused an interrupt      |
| UsbOkInt       | 3    | Change in UsbOk caused an interrupt       |
| ChgJEITASDInt  | 2    | Change in ChgJEITASD caused an interrupt  |
| ChgJEITARegInt | 1    | Change in ChgJEITAReg caused an interrupt |
| ChgTmoInt      | 0    | Change in ChgTmo caused an interrupt      |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Int1 (0x07)

| BIT         | 7                  | 6           | 5                  | 4                  | 3                  | 2 | 1                  | 0                  |
|-------------|--------------------|-------------|--------------------|--------------------|--------------------|---|--------------------|--------------------|
| Field       | ThmSDInt           | ThmtoMonInt | ThmLDO_<br>LSWInt  | UVLOL<br>DO2Int    | UVLOL<br>DO3Int    | _ | LSW1<br>TmoInt     | LSW2<br>TmoInt     |
| Reset       | 0                  |             | 0                  | 0                  | 0                  | _ | 0                  | 0                  |
| Access Type | Read Clears<br>All | Read Only   | Read Clears<br>All | Read Clears<br>All | Read Clears<br>All | _ | Read Clears<br>All | Read Clears<br>All |

| BITFIELD      | BITS | DESCRIPTION                                  |
|---------------|------|----------------------------------------------|
| ThmSDInt      | 7    | Change in ThmSD caused an interrupt          |
| ThmtoMonInt   | 6    | Change in ThmtoMon caused an interrupt       |
| ThmLDO_LSWInt | 5    | Change in ThmLDO_LSW caused an interrupt     |
| UVLOLDO2Int   | 4    | Change in UVLOLDO2 caused an interrupt       |
| UVLOLDO3Int   | 3    | Change in UVLOLDO3 caused an interrupt       |
| LSW1TmoInt    | 1    | LSW1 failed to startup during timeout period |
| LSW2TmoInt    | 0    | LSW2 failed to startup during timeout period |

### Int2 (0x08)

| BIT         | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field       | BBstFaultInt       | BBstU<br>VLOInt    | SYSBat<br>LimInt   | ChgSys<br>LimInt   | StepChgInt         | ThmBk1Int          | ThmBk2Int          | ThmBk3Int          |
| Reset       |                    |                    | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                | 0b0                |
| Access Type | Read Clears<br>All |

| BITFIELD     | BITS | DESCRIPTION                             |
|--------------|------|-----------------------------------------|
| BBstFaultInt | 7    | Change in BBstFault caused an interrupt |
| BBstUVLOInt  | 6    | Change in BBstUVLO caused an interrupt  |
| SYSBatLimInt | 5    | Change in SysBatLim caused an interrupt |
| ChgSysLimInt | 4    | Change in ChgSysLim caused an interrupt |
| StepChgInt   | 3    | Change in StepChg caused an interrupt   |
| ThmBk1Int    | 2    | Change in ThmBk1 caused an interrupt    |
| ThmBk2Int    | 1    | Change in ThmBk2 caused an interrupt    |
| ThmBk3Int    | 0    | Change in ThmBk3 caused an interrupt    |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### IntMask0 (0x09)

| BIT         | 7               | 6           | 5           | 4              | 3           | 2                  | 1                   | 0              |
|-------------|-----------------|-------------|-------------|----------------|-------------|--------------------|---------------------|----------------|
| Field       | Thm<br>StatIntM | ChgStatIntM | lLimIntM    | Usb<br>OVPIntM | UsbOkIntM   | ChgJEITAS<br>DIntM | ChgJEITA<br>RegIntM | Chg<br>TmoIntM |
| Reset       | 0               | 0           | 0           | 0              | 0           | 0                  | 0                   | 0              |
| Access Type | Write, Read     | Write, Read | Write, Read | Write, Read    | Write, Read | Write, Read        | Write, Read         | Write, Read    |

| BITFIELD        | BITS | DESCRIPTION                                                                                                |
|-----------------|------|------------------------------------------------------------------------------------------------------------|
| ThmStatIntM     | 7    | ThmStatIntM masks the ThmStatInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked        |
| ChgStatIntM     | 6    | ChgStatIntM masks the ChgStatInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked        |
| ILimIntM        | 5    | ILimIntM masks the ILimInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked              |
| UsbOVPIntM      | 4    | UsbOVPIntM masks the UsbOVPInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked          |
| UsbOkIntM       | 3    | UsbOkIntM masks the UsbOkInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked            |
| ChgJEITASDIntM  | 2    | ChgThmSDIntM masks the ChgThmSDInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked      |
| ChgJEITARegIntM | 1    | ChgJEITARegIntM masks the ChgJEITARegInt interrupt in the Int0 register (0x06).  0 = Masked 1 = Not masked |
| ChgTmoIntM      | 0    | ChgTmoIntM masks the ChgTmoInt interrupt in the Int0 register (0x06).  0 = Masked  1 = Not masked          |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### IntMask1 (0x0A)

| BIT         | 7           | 6                | 5                  | 4                | 3                | 2 | 1               | 0               |
|-------------|-------------|------------------|--------------------|------------------|------------------|---|-----------------|-----------------|
| Field       | ThmSDIntM   | Thmto<br>MonIntM | ThmLDO_<br>LSWIntM | UVLOL<br>DO2IntM | UVLOL<br>DO3IntM | _ | LSW1T<br>moIntM | LSW2T<br>moIntM |
| Reset       | 0           |                  | 0                  | 0                | 0                | _ | 0               | 0               |
| Access Type | Write, Read | Write, Read      | Write, Read        | Write, Read      | Write, Read      | _ | Write, Read     | Write, Read     |

| BITFIELD       | BITS | DESCRIPTION                                                                                               |
|----------------|------|-----------------------------------------------------------------------------------------------------------|
| ThmSDIntM      | 7    | ThmSDIntM masks the ThmSDInt interrupt in the Int1 register (0x07). 0 = Masked 1 = Not masked             |
| ThmtoMonIntM   | 6    | ThmtoMonIntM masks the ThmtoMonInt interrupt in the Int1 register (0x07).  0 = Masked  1 = Not masked     |
| ThmLDO_LSWIntM | 5    | ThmLDO_LSWIntM masks the ThmLDO_LSWInt interrupt in the Int1 register (0x07).  0 = Masked  1 = Not masked |
| UVLOLDO2IntM   | 4    | UVLOLDO2IntM masks the UVLOLDO2Int interrupt in the Int1 register (0x07). 0 = Masked 1 = Not masked       |
| UVLOLDO3IntM   | 3    | UVLOLDO3IntM masks the UVLOLDO3Int interrupt in the Int1 register (0x07). 0 = Masked 1 = Not masked       |
| LSW1TmoIntM    | 1    | LSW1TmoIntM masks the LSW1TmoInt interrupt in the Int1 register (0x07).  0 = Masked  1 = Not masked       |
| LSW2TmoIntM    | 0    | LSW2TmoIntM masks the LSW2TmoInt interrupt in the Int1 register (0x07).  0 = Masked  1 = Not masked       |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### IntMask2 (0x0B)

| BIT         | 7 | 6 | 5             | 4             | 3           | 2           | 1           | 0           |
|-------------|---|---|---------------|---------------|-------------|-------------|-------------|-------------|
| Field       | - | - | SysBatLimIntM | ChgSysLimIntM | StepChgIntM | ThmBk1IntM  | ThmBk2IntM  | ThmBk3IntM  |
| Reset       | - | - | 0             | 0             | 0           | 0           | 0           | 0           |
| Access Type | _ | _ | Write, Read   | Write, Read   | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD      | BITS | DESCRIPTION                                                                                             |
|---------------|------|---------------------------------------------------------------------------------------------------------|
| SysBatLimIntM | 5    | SysBatLimIntM masks the SysBatLimInt interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked |
| ChgSysLimIntM | 4    | ChgSysLimIntM masks the ChgSysLimInt interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked |
| StepChgIntM   | 3    | StepChgIntM masks the StepChgInt interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked     |
| ThmBk1IntM    | 2    | ThmBk1IntM masks the ThmBk1Int interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked       |
| ThmBk2IntM    | 1    | ThmBk2IntM masks the ThmBk2Int interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked       |
| ThmBk3IntM    | 0    | ThmBk3IntM masks the ThmBk3Int interrupt in the Int2 register (0x08).  0 = Masked  1 = Not masked       |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### ILimCntl (0x0C)

| BIT         | 7           | 6           | 5 | 4       | 3        | 2                    | 1 | 0 |
|-------------|-------------|-------------|---|---------|----------|----------------------|---|---|
| Field       | SysMin[2:0] |             |   | ILimBla | ank[1:0] | k[1:0] ILimCntl[2:0] |   |   |
| Reset       |             |             |   |         |          |                      |   |   |
| Access Type |             | Write, Read |   |         | Read     | Write, Read          |   |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                             |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SysMin    | 7:5  | System Voltage Minimum Threshold Voltage below which charging current is reduced to prevent SYS from collapsing 000 = 3.6V 001 = 3.7V 010 = 3.8V 011 = 3.9V 100 = 4.0V 101 = 4.1V 110 = 4.2V 111 = 4.3V |
| ILimBlank | 4:3  | CHGIN Current Limiter Blanking Time 00 = No debounce (allow a few clock cycles for resampling) 01 = 0.5ms 10 = 1ms 11 = 10ms                                                                            |
| ILimCntl  | 2:0  | CHGIN Programmable Input Current Limit  000 = 50mA  001 = 90mA  010 = 150mA  011 = 200mA  100 = 300mA  101 = 400mA  111 = 450mA  111 = 1000mA                                                           |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### ChgCntl0 (0x0D)

| BIT         | 7 | 6      | 5        | 4           | 3           | 2 | 1 | 0           |
|-------------|---|--------|----------|-------------|-------------|---|---|-------------|
| Field       | _ | BatReC | Chg[1:0] |             | BatReg[3:0] |   |   | ChgEn       |
| Reset       | _ |        |          |             |             |   |   |             |
| Access Type | - | Write, | Read     | Write, Read |             |   |   | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BatReChg | 6:5  | Recharge Threshold in Relation to BatReg[3:0] 00 = BatReg - 70mV 01 = BatReg - 120mV 10 = BatReg - 170mV 11 = BatReg - 220mV                                                                               |
| BatReg   | 4:1  | Battery Regulation Voltage<br>0000 = 4.05V<br>0001 = 4.10V<br>0010 = 4.15V<br>0011 = 4.20V<br>0100 = 4.25V<br>0101 = 4.30V<br>0110 = 4.35V<br>0111 = 4.40V<br>1000 = 4.45V<br>1001 = 4.55V<br>1011 = 4.60V |
| ChgEn    | 0    | On/Off Control for Charger Does not affect SYS node 0 = Charger Disabled 1 = Charger Enabled                                                                                                               |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### ChgCntl1 (0x0E)

| BIT         | 7 | 6          | 5           | 4 | 3           | 2 | 1             | 0    |
|-------------|---|------------|-------------|---|-------------|---|---------------|------|
| Field       | - | VPChg[2:0] |             |   | IPChg[1:0]  |   | IChgDone[1:0] |      |
| Reset       | - |            |             |   |             |   |               |      |
| Access Type | _ |            | Write, Read |   | Write, Read |   | Write,        | Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                        |  |  |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VPChg    | 6:4  | Precharge Voltage Threshold Setting 000 = 2.10V 001 = 2.25V 010 = 2.40V 011 = 2.55V 100 = 2.70V 101 = 2.85V 110 = 3.00V 111 = 3.15V                |  |  |
| IPChg    | 3:2  | Precharge Current Setting 00 = 0.05 x I <sub>FCHG</sub> 01 = 0.1 x I <sub>FCHG</sub> 10 = 0.2 x I <sub>FCHG</sub> 11 = 0.3 x I <sub>FCHG</sub>     |  |  |
| IChgDone | 1:0  | Charge Done Current Threshold Setting $00 = 0.05 \times I_{FCHG}$ $01 = 0.1 \times I_{FCHG}$ $10 = 0.2 \times I_{FCHG}$ $11 = 0.3 \times I_{FCHG}$ |  |  |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## ChgTmr (0x0F)

| BIT         | 7           | 6            | 5             | 4 | 3            | 2 | 1            | 0 |
|-------------|-------------|--------------|---------------|---|--------------|---|--------------|---|
| Field       | ChgAutoStp  | ChgAutoReSta | MtChgTmr[1:0] |   | FChgTmr[1:0] |   | PChgTmr[1:0] |   |
| Reset       |             |              |               |   |              |   |              |   |
| Access Type | Write, Read | Write, Read  | Write, Read   |   | Write, Read  |   | Write, Read  |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                                             |  |  |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ChgAutoStp   | 7    | Charger Auto-Stop Controls the Transition from Maintain Charge to Maintain Charge Done. See Figure 4. 0 = Auto-Stop Disabled 1 = Auto-Stop Enabled                                                                                                      |  |  |
| ChgAutoReSta | 6    | Charger Auto-Restart Control See Figure 4. 0 = Charger Remains in Maintain Charge Done even when V <sub>BAT</sub> is Less than Charger Restart Threshold 1 = Charger Automatically Restarts when V <sub>BAT</sub> Drops Below Charger Restart Threshold |  |  |
| MtChgTmr     | 5:4  | Maintain Charge Timer Setting 00 = 0min 01 = 15min 10 = 30min 11 = 60min                                                                                                                                                                                |  |  |
| FChgTmr      | 3:2  | Fast Charge Timer Setting 00 = 75min 01 = 150min 10 = 300min 11 = 600min                                                                                                                                                                                |  |  |
| PChgTmr      | 1:0  | Precharge Timer Setting 00 = 30min 01 = 60min 10 = 120min 11 = 240min                                                                                                                                                                                   |  |  |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### StepChgCfg0 (0x10)

| BIT         | 7 | 6 | 5                | 4 | 3 | 2                | 1    | 0 |  |  |
|-------------|---|---|------------------|---|---|------------------|------|---|--|--|
| Field       | _ | С | ChgStepHyst[2:0] |   |   | ChgStepRise[3:0] |      |   |  |  |
| Reset       | _ |   |                  |   |   |                  |      |   |  |  |
| Access Type | _ |   | Write, Read      |   |   | Write,           | Read |   |  |  |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                   |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgStepHyst | 6:4  | Step Charge Voltage Threshold Hysteresis<br>000 = 100mV<br>001 = 200mV<br>010 = 300mV<br>011 = 400mV<br>100 = 500mV<br>101 = 600mV<br>11x = Reserved                                                                                          |
| ChgStepRise | 3:0  | Step Charge Voltage Threshold 0000 = 3.80V 0001 = 3.85V 0010 = 3.90V 0011 = 3.95V 0100 = 4.00V 0101 = 4.05V 0110 = 4.10V 0111 = 4.15V 1000 = 4.20V 1001 = 4.25V 1010 = 4.30V 1011 = 4.35V 1100 = 4.40V 1111 = 4.45V 1110 = 4.50V 1111 = 4.55V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

# StepChgCfg1 (0x11)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2             | 1           | 0 |  |
|-------------|---|---|---|---|---|---------------|-------------|---|--|
| Field       | _ | _ | - | _ | - | ChglStep[2:0] |             |   |  |
| Reset       | - | - | - | - | - |               |             |   |  |
| Access Type | _ | _ | _ | _ | _ |               | Write, Read |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChglStep | 2:0  | Step Charge Current Scaling Sets the modified Fast Charge current once the Step Charge Threshold is exceeded. The Fast Charge current is the minimum of the value set by ChglStep and the applicable JEITA current scaling register (0x12, 0x13, or 0x14).  000 = 0.2 x IFCHG 001 = 0.3 x IFCHG 010 = 0.4 x IFCHG 011 = 0.5 x IFCHG 100 = 0.6 x IFCHG 101 = 0.7 x IFCHG 111 = 1.0 x IFCHG |

### ThmCfg0 (0x12)

| BIT         | 7           | 6 | 5                    | 4       | 3           | 2              | 1 | 0 |
|-------------|-------------|---|----------------------|---------|-------------|----------------|---|---|
| Field       | ThmEn[2:0]  |   |                      | CoolBat | Reg[1:0]    | CoollFChg[2:0] |   |   |
| Reset       |             |   |                      | 1       | 1           | 111            |   |   |
| Access Type | Write, Read |   | Write, Read Write, R |         | Write, Read |                |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                            |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ThmEn      | 7:5  | Charger Thermal Monitor Control 000 = Thermal monitoring disabled 001 = Charging enabled in the cool and room temperature regions 010 = Charging enabled in the room and warm temperature regions 011 = Charging enabled in the cool, room and warm temperature regions 1xx = Reserved |
| CoolBatReg | 4:3  | Cool Zone Battery Regulation Voltage Sets the modified BatReg[3:0] in the Cool Temperature Zone 00 = BatReg - 150mV 01 = BatReg -100mV 10 = BatReg - 50mV 11 = BatReg                                                                                                                  |
| CoollFChg  | 2:0  | Cool Zone Fast Charge Current Scaling Sets the modified Fast Charge current in the Cool Temperature Zone  000 = 0.2 x IFCHG  001 = 0.3 x IFCHG  010 = 0.4 x IFCHG  011 = 0.5 x IFCHG  100 = 0.6 x IFCHG  101 = 0.7 x IFCHG  110 = 0.8 x IFCHG  111 = 1.0 x IFCHG                       |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### **ThmCfg1 (0x13)**

| BIT         | 7 | 6 | 5 | 4               | 3 | 2              | 1           | 0 |
|-------------|---|---|---|-----------------|---|----------------|-------------|---|
| Field       | _ | _ | _ | RoomBatReg[1:0] |   | RoomIFChg[2:0] |             |   |
| Reset       | _ | _ | _ | 11              |   |                | 111         |   |
| Access Type | _ | - | _ | - Write, Read   |   |                | Write, Read |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RoomBatReg | 4:3  | Room Zone Battery Regulation Voltage Sets the modified BatReg[3:0] in the Room Temperature Zone 00 = BatReg - 150mV 01 = BatReg -100mV 10 = BatReg - 50mV 11 = BatReg                                                                                                                                                                    |
| RoomIFChg  | 2:0  | Room Zone Fast Charge Current Scaling Sets the modified Fast Charge current in the Room Temperature Zone $000 = 0.2 \times I_{FCHG}$ $001 = 0.3 \times I_{FCHG}$ $010 = 0.4 \times I_{FCHG}$ $011 = 0.5 \times I_{FCHG}$ $100 = 0.6 \times I_{FCHG}$ $101 = 0.7 \times I_{FCHG}$ $110 = 0.8 \times I_{FCHG}$ $111 = 1.0 \times I_{FCHG}$ |

#### ThmCfg2 (0x14)

| BIT         | 7 | 6 | 5 | 4               | 3 | 2              | 1           | 0 |
|-------------|---|---|---|-----------------|---|----------------|-------------|---|
| Field       | - | _ | _ | WarmBatReg[1:0] |   | WarmIFChg[2:0] |             |   |
| Reset       | _ | _ | _ | 11              |   |                | 111         |   |
| Access Type | - | _ | _ | Write, Read     |   |                | Write, Read |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                        |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WarmBatReg | 4:3  | Warm Zone Battery Regulation Voltage Sets the modified BatReg[3:0] in the Warm Temperature Zone 00 = BatReg - 150mV 01 = BatReg -100mV 10 = BatReg - 50mV 11 = BatReg                                                              |
| WarmIFChg  | 2:0  | Warm Zone Fast Charge Current Scaling Sets Modified Fast Charge Current in the Warm Temperature Zone 000 = 0.2 x IFCHG 001 = 0.3 x IFCHG 010 = 0.4 x IFCHG 011 = 0.5 x IFCHG 100 = 0.6 x IFCHG 101 = 0.7 x IFCHG 111 = 1.0 x IFCHG |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### MONCfg (0x15)

| BIT         | 7 | 6       | 5                | 4           | 3            | 2 | 1 | 0 |  |
|-------------|---|---------|------------------|-------------|--------------|---|---|---|--|
| Field       | _ | MONRati | MONRatioCfg[1:0] |             | MONCntl[3:0] |   |   |   |  |
| Reset       | _ | 0       | 00               |             | 0000         |   |   |   |  |
| Access Type | _ | Write,  | Read             | Write, Read | Write, Read  |   |   |   |  |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                       |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MONRatioCfg | 6:5  | IVMON Resistive Partition Selector<br>00 = 1:1<br>01 = 2:1<br>10 = 3:1<br>11 = 4:1                                                                                                                                                                                                                                |
| MonHiZ      | 4    | IVMON Pin Off Mode Condition $0 = \text{Pulled Low by } 59k\Omega \text{ (typ) pulldown resistor } 1 = \text{Hi-Z}$                                                                                                                                                                                               |
| MONCntl     | 3:0  | IVMON Multiplexer Input Source Selection  0000 = Off Mode  0001 = Charger Current (buffered version of V <sub>ISET</sub> )  0010 = BAT  0011 = SYS  0100 = BK1OUT  0101 = BK2OUT  0110 = BK3OUT  0111 = L1OUT  1000 = L2OUT  1001 = L3OUT  1010 = BBOUT  1011 = THM  1100 = TPU  1101 = Reserved  111x = Reserved |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck1Cfg (0x16)

| BIT         | 7             | 6 | 5      | 4     | 3            | 2    | 1           | 0           |
|-------------|---------------|---|--------|-------|--------------|------|-------------|-------------|
| Field       | Buck1Seq[2:0] |   |        | Buck1 | Buck1En[1:0] |      | CSet[1:0]   | Buck1PsvDsc |
| Reset       |               |   |        |       |              |      |             | 1           |
| Access Type | Read Only     |   | Write, | Read  | Write,       | Read | Write, Read |             |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1Seq    | 7:5  | Buck1 Enable Configuration 000 = Disabled 001 = Reserved 010 = Enabled at 0% of Boot/POR Process Delay Control 011 = Enabled at 25% of Boot/POR Process Delay Control 100 = Enabled at 50% of Boot/POR Process Delay Control 101 = Reserved 110 = Reserved 111 = Controlled by Buck1En [1:0] after 100% of Boot/POR Process Delay Control |
| Buck1En     | 4:3  | Buck1 Enable Configuration (effective only when Buck1Seq = 111)  00 = Disabled: BK1OUT not actively discharged unless Hard-Reset/Shut-down/Off mode  01 = Enabled  10 = Controlled by MPC_ (See Buck1MPC_ bits in register 0x19)  11 = Reserved                                                                                           |
| Buck1IZCSet | 2:1  | Buck1 Zero Crossing Current Threshold Optimizes Buck1 for a given voltage setting. 00 = 10mA, Use for Buck1VSet < 1V 01 = 20mA, Use for 1V ≤ Buck1VSet < 1.8V 10 = 30mA, Use for 1.8V ≤ Buck1VSet < 3V 11 = 40mA, Use for Buck1Vset ≥ 3V                                                                                                  |
| Buck1PsvDsc | 0    | Buck1 Passive Discharge Control 0 = Buck1 passively discharged only in Hard-Reset 1 = Buck1 passively discharged in Hard-Reset or Enable Low                                                                                                                                                                                              |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

# Buck1VSet (0x17)

| BIT         | 7           | 6           | 5              | 4 | 3 | 2 | 1 | 0 |
|-------------|-------------|-------------|----------------|---|---|---|---|---|
| Field       | Buck1LowEMI | Buck1RampEn | Buck1VSet[5:0] |   |   |   |   |   |
| Reset       | 0           | 1           |                |   |   |   |   |   |
| Access Type | Write, Read | Write, Read | Write, Read    |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                              |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1LowEMI | 7    | Buck1 Low EMI Mode 0 = Normal operation 1 = Increase rise/fall time on BK1LX by 3x                                                                                                       |
| Buck1RampEn | 6    | Buck1 Ramp Enable 0 = Voltage setting transition is performed without intermediate steps 1 = Voltage setting transition to a higher value is performed with incremental steps every 20µs |
| Buck1VSet   | 5:0  | Buck1 Output Voltage Setting 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See Table 3, e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V             |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck1ISet (0x18)

| BIT         | 7            | 6            | 5           | 4             | 3 | 2 | 1             | 0  |
|-------------|--------------|--------------|-------------|---------------|---|---|---------------|----|
| Field       | Buck1IAdptEn | Buck1SftStrt | Buck1ActDsc | Buck1FETScale |   |   | Buck1ISet[3:0 | )] |
| Reset       | 1            |              | 0           |               |   |   |               |    |
| Access Type | Write, Read  | Write, Read  | Write, Read | Write, Read   |   |   | Write, Read   |    |

| BITFIELD      | BITS | DESCRIPTION                                                                                                                                                                                                                   |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1IAdptEn  | 7    | Buck1 Adaptive Peak Current Mode  0 = Inductor peak current fixed at the programmed value by means of Buck1ISet  1 = Inductor peak current automatically increased to provide better load regulation                          |
| Buck1SftStrt  | 6    | Buck1 Soft-Start Time Buck1 has reduced current capability during soft-start 0 = 100ms 1 = 50ms                                                                                                                               |
| Buck1ActDsc   | 5    | Buck1 Active Discharge Control 0 = Buck1 actively discharged only in Hard-Reset 1 = Buck1 actively discharged in Hard-Reset or Enable Low                                                                                     |
| Buck1FETScale | 4    | Buck1 Force FET Scaling Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck1ISet must be < 100mA (e.g., to mitigate noise at low frequencies). 0 = FET scaling disabled 1 = FET scaling enabled |
| Buck1 Set     | 3:0  | Buck1 Inductor Peak Current Setting For the best efficiency, use = between 150mA and 200mA. Linear scale, 25mA increments, settings below 75mA can be limited by the minimum ton 0000 = 0mA 0001 = 25mA 1111 = 375mA          |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

# Buck1Ctr (0x19)

| BIT         | 7 | 6  | 5                | 4 | 3 | 2           | 1           | 0           |
|-------------|---|----|------------------|---|---|-------------|-------------|-------------|
| Field       | _ | Ві | Buck1DVSCfg[2:0] |   |   | Buck1MPC2   | Buck1MPC1   | Buck1MPC0   |
| Reset       | - |    | 000              |   |   | 0           | 0           | 1           |
| Access Type | _ |    | Write, Read      |   |   | Write, Read | Write, Read | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSCfg | 6:4  | Buck1 DVS Configuration 000 = Disabled 001 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC0 and MPC1 010 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC0 and MPC2 011 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC0 and MPC3 100 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC1 and MPC2 101 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC1 and MPC3 110 = DVS Mode 1 Enabled, Buck1 DVS controlled by MPC2 and MPC3 111 = DVS Mode 2 Enabled (SPI: MPC0 is CS, MPC1 is SCLK, MPC2 is DIN.) |
| Buck1MPC3   | 3    | Buck1 MPC3 Enable Control Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control Buck1 1 = Buck1 controlled by MPC3                                                                                                                                                                                                                                                                                     |
| Buck1MPC2   | 2    | Buck1 MPC2 Enable Control Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control Buck1 1 = Buck1 controlled by MPC2                                                                                                                                                                                                                                                                                     |
| Buck1MPC1   | 1    | Buck1 MPC1 Enable Control Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control Buck1 1 = Buck1 controlled by MPC1                                                                                                                                                                                                                                                                                     |
| Buck1MPC0   | 0    | Buck1 MPC0 Enable Control Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control Buck1 1 = Buck1 controlled by MPC0                                                                                                                                                                                                                                                                                     |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck1DVSCfg0 (0x1A)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | _ | Buck1DVSVIt0[5:0] |   |        |      |   |   |
| Reset       | _ | _ | 0x00              |   |        |      |   |   |
| Access Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVIt0 | 5:0  | Buck1 Alternate Output Voltage Setting 1 (Controlling MPCs = 00) 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See Table 3, e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V |

### Buck1DVSCfg1 (0x1B)

| BIT         | 7 | 6 | 5                 | 4    | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|------|--------|------|---|---|
| Field       | _ | _ | Buck1DVSVlt1[5:0] |      |        |      |   |   |
| Reset       | _ | _ |                   | 0x00 |        |      |   |   |
| Access Type | _ | _ |                   |      | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt1 | 5:0  | Buck1 Alternate Output Voltage Setting 2 (Controlling MPCs = 01) 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See Table 3, e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V |

#### Buck1DVSCfg2 (0x1C)

| BIT         | 7 | 6 | 5                 | 4    | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|------|--------|------|---|---|
| Field       | _ | _ | Buck1DVSVlt2[5:0] |      |        |      |   |   |
| Reset       | _ | _ |                   | 0x00 |        |      |   |   |
| Access Type | _ | _ |                   |      | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt2 | 5:0  | Buck1 Alternate Output Voltage Setting 1 (Controlling MPCs = 10) 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See Table 3, e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck1DVSCfg3 (0x1D)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | - | Buck1DVSVlt3[5:0] |   |        |      |   |   |
| Reset       | _ | - | 0x00              |   |        |      |   |   |
| Access Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                              |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt3 | 5:0  | Buck1 Alternate Output Voltage Setting 1 (Controlling MPCs = 11) 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See <u>Table 3</u> , e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V |

### Buck1DVSSPI (0x1E)

| BIT         | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|------------------|---|---|---|---|---|
| Field       | _ | _ | Buck1SPIVIt[5:0] |   |   |   |   |   |
| Reset       | _ | _ |                  |   |   |   |   |   |
| Access Type | - | _ | Read Only        |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                    |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1SPIVIt | 5:0  | Buck1 SPI DVS Readback 0.7V to (63 x Bk1Step), linear scale, increments of Bk1Step. See <u>Table 3</u> , e.g., for Bk1Step = 10mV: 000000 = 0.7V 000001 = 0.71V 111111 = 1.33V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2Cfg (0x1F)

| BIT         | 7             | 6         | 5            | 4      | 3                | 2      | 1           | 0           |
|-------------|---------------|-----------|--------------|--------|------------------|--------|-------------|-------------|
| Field       | Buck2Seq[2:0] |           | Buck2En[1:0] |        | Buck2IZCSet[1:0] |        | Buck2PsvDsc |             |
| Reset       |               |           |              |        |                  |        |             | 0b1         |
| Access Type |               | Read Only |              | Write, | Read             | Write, | Read        | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2Seq    | 7:5  | Buck2 Enable Configuration  000 = Disabled  001 = Reserved  010 = Enabled at 0% of Boot/POR Process Delay Control  011 = Enabled at 25% of Boot/POR Process Delay Control  100 = Enabled at 50% of Boot/POR Process Delay Control  101 = Reserved  110 = Reserved  111 = Controlled by Buck2En [1:0] after 100% of Boot/POR Process Delay  Control |
| Buck2En     | 4:3  | Buck2 Enable Configuration (effective only when Buck2Seq = 111)  00 = Disabled: BK2OUT not actively discharged unless Hard-Reset/Shut-down/Off mode  01 = Enabled  10 = Controlled by MPC_ (See Buck2MPC_ bits in register 0x22)  11 = Reserved                                                                                                    |
| Buck2IZCSet | 2:1  | Buck2 Zero Crossing Current Threshold Optimizes Buck2 for a given voltage setting. 00 = 10mA, Use for Buck2VSet < 1V 01 = 20mA, Use for 1V ≤ Buck2VSet < 1.8V 10 = 30mA, Use for 1.8V ≤ Buck2VSet < 3V 11 = 40mA, Use for Buck2Vset ≥ 3V                                                                                                           |
| Buck2PsvDsc | 0    | Buck2 Passive Discharge Control 0 = Buck2 passively discharged only in Hard-Reset 1 = Buck2 passively discharged in Hard-Reset or Enable Low                                                                                                                                                                                                       |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2VSet (0x20)

| BIT         | 7           | 6           | 5              | 4 | 3 | 2 | 1 | 0 |
|-------------|-------------|-------------|----------------|---|---|---|---|---|
| Field       | Buck2LowEMI | Buck2RampEn | Buck2VSet[5:0] |   |   |   |   |   |
| Reset       | 0b0         | 0b1         |                |   |   |   |   |   |
| Access Type | Write, Read | Write, Read | Write, Read    |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                              |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2LowEMI | 7    | Buck2 Low EMI Mode 0 = Normal operation 1 = Increase rise/fall time on BK2LX by 3x                                                                                                       |
| Buck2RampEn | 6    | Buck2 Ramp Enable 0 = Voltage setting transition is performed without intermediate steps 1 = Voltage setting transition to a higher value is performed with incremental steps every 20µs |
| Buck2VSet   | 5:0  | Buck2 Output Voltage Setting 0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See Table 3, e.g., for Bk2Step = 25mV: 000000 = 0.7V 000001 = 0.725V 111111 = 2.275V           |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2lSet (0x21)

| BIT         | 7            | 6            | 5           | 4                 | 3 | 2      | 1        | 0 |
|-------------|--------------|--------------|-------------|-------------------|---|--------|----------|---|
| Field       | Buck2IAdptEn | Buck2SftStrt | Buck2ActDsc | Buck2<br>FETScale |   | Buck2l | Set[3:0] |   |
| Reset       | 0b1          |              | 0b0         |                   |   |        |          |   |
| Access Type | Write, Read  | Write, Read  | Write, Read | Write, Read       |   | Write, | Read     |   |

| BITFIELD      | BITS | DESCRIPTION                                                                                                                                                                                                                   |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2IAdptEn  | 7    | Buck2 Adaptive Peak Current Mode  0 = Inductor peak current fixed at the programmed value by means of Buck2ISet  1 = Inductor peak current automatically increased to provide better load regulation                          |
| Buck2SftStrt  | 6    | Buck2 Soft-Start Time Buck2 has reduced current capability during soft-start 0 = 100ms 1 = 50ms                                                                                                                               |
| Buck2ActDsc   | 5    | Buck2 Active Discharge Control 0 = Buck2 actively discharged only in Hard-Reset 1 = Buck2 actively discharged in Hard-Reset or Enable Low                                                                                     |
| Buck2FETScale | 4    | Buck2 Force FET Scaling Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck2ISet must be < 100mA (e.g., to mitigate noise at low frequencies). 0 = FET scaling disabled 1 = FET scaling enabled |
| Buck2lSet     | 3:0  | Buck2 Inductor Peak Current Setting For the best efficiency, use Buck2ISet = 150mA and 200mA. Linear scale, 25mA increments, settings below 75mA might be limited by the minimum ton 0000 = 0mA 0001 = 25mA 1111 = 375mA      |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2Ctr (0x22)

| BIT         | 7 | 6  | 5                | 4 | 3 | 2           | 1           | 0           |
|-------------|---|----|------------------|---|---|-------------|-------------|-------------|
| Field       | _ | Ві | Buck2DVSCfg[2:0] |   |   | Buck2MPC2   | Buck2MPC1   | Buck2MPC0   |
| Reset       | _ |    | 000              |   |   | 0           | 1           | 0           |
| Access Type | _ |    | Write, Read      |   |   | Write, Read | Write, Read | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DVSCfg | 6:4  | Buck2 DVS Configuration 000 = Disabled 001 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC0 and MPC1 010 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC0 and MPC2 011 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC0 and MPC3 100 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC1 and MPC2 101 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC1 and MPC3 110 = DVS Mode 1 Enabled, Buck2 DVS controlled by MPC2 and MPC3 111 = DVS Mode 2 Enabled (SPI: MPC0 is CS, MPC1 is SCLK, MPC2 is DIN.) |
| Buck2MPC3   | 3    | Buck2 MPC3 Enable Control Only valid when Buck2Seq = 111 and Buck2En = 10. If mutliple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control Buck2 1 = Buck2 controlled by MPC3                                                                                                                                                                                                                                                                                     |
| Buck2MPC2   | 2    | Buck2 MPC2 Enable Control Only valid when Buck2Seq = 111 and Buck2En = 10. If mutliple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control Buck2 1 = Buck2 controlled by MPC2                                                                                                                                                                                                                                                                                     |
| Buck2MPC1 1 |      | Buck2 MPC1 Enable Control Only valid when Buck2Seq = 111 and Buck2En = 10. If mutliple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control Buck2 1 = Buck2 controlled by MPC1                                                                                                                                                                                                                                                                                     |
| Buck2MPC0   | 0    | Buck2 MPC0 Enable Control Only valid when Buck2Seq = 111 and Buck2En = 10. If mutliple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control Buck2 1 = Buck2 controlled by MPC0                                                                                                                                                                                                                                                                                     |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2DVSCfg0 (0x23)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | _ | Buck2DVSVIt0[5:0] |   |        |      |   |   |
| Reset       | _ | - | 0x00              |   |        |      |   |   |
| Access Type | _ | - |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                |
|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DVSVIt0 | 5:0  | Buck2 Alternate Output Voltage Setting 1 (Controlling MPCs = 00) 0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See <u>Table 3</u> , e.g., for Bk2Step = 25mV: 000000 = 0.7V 000001 = 0.725V 111111 = 2.275V |

### Buck2DVSCfg1 (0x24)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | - | _ | Buck2DVSVlt1[5:0] |   |        |      |   |   |
| Reset       | _ | - | 0x00              |   |        |      |   |   |
| Access Type | _ | - |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                        |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DVSVlt1 | 5:0  | Buck2 Alternate Output Voltage Setting 2 (Controlling MPCs = 01) 0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See Table 3, e.g., for Bk2Step = 25mV: 000000 = 0.7V 000001 = 0.725V 111111 = 2.275V |

### Buck2DVSCfg2 (0x25)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | - | - | Buck2DVSVlt2[5:0] |   |        |      |   |   |
| Reset       | - | - | 0x00              |   |        |      |   |   |
| Access Type | - | - |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                        |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DVSVlt2 | 5:0  | Buck2 Alternate Output Voltage Setting 3 (Controlling MPCs = 10) 0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See Table 3, e.g., for Bk2Step = 25mV: 000000 = 0.7V 000001 = 0.725V 111111 = 2.275V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck2DVSCfg3 (0x26)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | _ | Buck2DVSVlt3[5:0] |   |        |      |   |   |
| Reset       | _ | _ | 0x00              |   |        |      |   |   |
| Access Type | - | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                    |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DVSVlt3 | 5:0  | Buck2 Alternate Output Voltage Setting 4 (Controlling MPCs = 11)  0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See <u>Table 3</u> , e.g., for Bk2Step = 25mV:  000000 = 0.7V  000001 = 0.725V  111111 = 2.275V |

#### Buck2DVSSPI (0x27)

| BIT         | 7 | 6 | 5                | 4         | 3 | 2 | 1 | 0 |
|-------------|---|---|------------------|-----------|---|---|---|---|
| Field       | - | _ | Buck2SPIVIt[5:0] |           |   |   |   |   |
| Reset       | - | - |                  |           |   |   |   |   |
| Access Type | - | - |                  | Read Only |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                      |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2SPIVIt | 5:0  | Buck2 SPI DVS Readback 0.7V to (63 x Bk2Step), linear scale, increments of Bk2Step. See <u>Table 3</u> , e.g., for Bk2Step = 25mV: 000000 = 0.7V 000001 = 0.725V 111111 = 2.275V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck3Cfg (0x28)

| BIT         | 7             | 6         | 5 | 4      | 3       | 2        | 1         | 0           |
|-------------|---------------|-----------|---|--------|---------|----------|-----------|-------------|
| Field       | Buck3Seq[2:0] |           |   | Buck3l | En[1:0] | Buck3IZ0 | CSet[1:0] | Buck3PsvDsc |
| Reset       |               |           |   |        |         |          |           | 0b1         |
| Access Type |               | Read Only |   | Write, | Read    | Write,   | Read      | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3Seq    | 7:5  | Buck3 Enable Configuration 000 = Disabled 001 = Reserved 010 = Enabled at 0% of Boot/POR Process Delay Control 011 = Enabled at 25% of Boot/POR Process Delay Control 100 = Enabled at 50% of Boot/POR Process Delay Control 101 = Reserved 110 = Reserved 111 = Controlled by Buck3En [1:0] after 100% of Boot/POR Process Delay Control |
| Buck3En     | 4:3  | Buck3 Enable Configuration (effective only when Buck3Seq = 111)  00 = Disabled: BK3OUT not actively discharged unless Hard-Reset/Shut-down/Off mode  01 = Enabled  10 = Controlled by MPC_ (See Buck3MPC_ bits in register 0x2B)  11 = Reserved                                                                                           |
| Buck3IZCSet | 2:1  | Buck3 Zero Crossing Current Threshold Optimizes Buck3 for a given voltage setting. 00 = 10mA, Use for Buck3VSet < 1V 01 = 20mA, Use for 1V ≤ Buck3VSet < 1.8V 10 = 30mA, Use for 1.8V ≤ Buck3VSet < 3V 11 = 40mA, Use for Buck3Vset ≥ 3V                                                                                                  |
| Buck3PsvDsc | 0    | Buck3 Passive Discharge Control 0 = Buck3 passively discharged only in Hard-Reset 1 = Buck3 passively discharged in Hard-Reset or Enable Low                                                                                                                                                                                              |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck3VSet (0x29)

| BIT         | 7           | 6           | 5 | 4 | 3      | 2        | 1 | 0 |
|-------------|-------------|-------------|---|---|--------|----------|---|---|
| Field       | Buck3LowEMI | Buck3RampEn |   |   | Buck3V | Set[5:0] |   |   |
| Reset       | 0b0         | 0b1         |   |   |        |          |   |   |
| Access Type | Write, Read | Write, Read |   |   | Write, | Read     |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                              |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3LowEMI | 7    | Buck3 Low EMI Mode 0 = Normal operation 1 = Increase rise/fall time on BK3LX by 3x                                                                                                       |
| Buck3RampEn | 6    | Buck3 Ramp Enable 0 = Voltage setting transition is performed without intermediate steps 1 = Voltage setting transition to a higher value is performed with incremental steps every 20µs |
| Buck3VSet   | 5:0  | Buck3 Output Voltage Setting 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See Table 3, e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V             |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### Buck3ISet (0x2A)

| BIT         | 7            | 6            | 5           | 4                 | 3 | 2      | 1        | 0 |
|-------------|--------------|--------------|-------------|-------------------|---|--------|----------|---|
| Field       | Buck3lAdptEn | Buck3SftStrt | Buck3ActDsc | Buck3<br>FETScale |   | Buck3l | Set[3:0] |   |
| Reset       | 0b1          |              | 0b0         |                   |   |        |          |   |
| Access Type | Write, Read  | Write, Read  | Write, Read | Write, Read       |   | Write, | Read     |   |

| BITFIELD      | BITS | DESCRIPTION                                                                                                                                                                                                                   |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3IAdptEn  | 7    | Buck3 Adaptive Peak Current Mode 0 = Inductor peak current fixed at the programmed value by means of Buck3I-Set 1 = Inductor peak current automatically increased to provide better load regulation                           |
| Buck3SftStrt  | 6    | Buck3 Soft-Start Time Buck3 has reduced current capability during soft-start 0 = 100ms 1 = 50ms                                                                                                                               |
| Buck3ActDsc   | 5    | Buck3 Active Discharge Control 0 = Buck3 actively discharged only in Hard-Reset 1 = Buck3 actively discharged in Hard-Reset or Enable Low                                                                                     |
| Buck3FETScale | 4    | Buck3 Force FET Scaling Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck3ISet must be < 100mA (e.g., to mitigate noise at low frequencies). 0 = FET scaling disabled 1 = FET scaling enabled |
| Buck3ISet     | 3:0  | Buck3 Inductor Peak Current Setting For the best efficiency, use Buck3ISet = 150mA. Linear scale, 25mA increments, settings below 75mA may be limited by the minimum ton 0000 = 0mA 0001 = 25mA 1111 = 375mA                  |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

# Buck3Ctr (0x2B)

| BIT         | 7 | 6  | 5                | 4 | 3 | 2           | 1           | 0           |
|-------------|---|----|------------------|---|---|-------------|-------------|-------------|
| Field       | - | Ві | Buck3DVSCfg[2:0] |   |   | Buck3MPC2   | Buck3MPC1   | Buck3MPC0   |
| Reset       | - |    | 000              |   |   | 1           | 0           | 0           |
| Access Type | _ |    | Write, Read      |   |   | Write, Read | Write, Read | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DVSCfg | 6:4  | Buck3 DVS Configuration  000 = Disabled  001 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC0 and MPC1  010 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC0 and MPC2  011 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC0 and MPC3  100 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC1 and MPC2  101 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC1 and MPC3  110 = DVS Mode 1 Enabled, Buck3 DVS controlled by MPC2 and MPC3  111 = DVS Mode 2 Enabled (SPI: MPC0 is CS, MPC1 is SCLK, MPC2 is DIN.) |
| Buck3MPC3   | 3    | Buck3 MPC3 Enable Control Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control Buck3 1 = Buck3 controlled by MPC3                                                                                                                                                                                                                                                                                             |
| Buck3MPC2   | 2    | Buck3 MPC2 Enable Control Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control Buck3 1 = Buck3 controlled by MPC2                                                                                                                                                                                                                                                                                             |
| Buck3MPC1   | 1    | Buck3 MPC1 Enable Control Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control Buck3 1 = Buck3 controlled by MPC1                                                                                                                                                                                                                                                                                             |
| Buck3MPC0   | 0    | Buck3 MPC0 Enable Control Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control Buck3 1 = Buck3 controlled by MPC0                                                                                                                                                                                                                                                                                             |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck3DVSCfg0 (0x2C)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | _ | Buck3DVSVlt0[5:0] |   |        |      |   |   |
| Reset       | _ | - |                   |   | 0x     | 00   |   |   |
| Access Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DVSVIt0 | 5:0  | Buck3 Alternate Output Voltage Setting 1 (Controlling MPCs = 00) 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See Table 3, e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V |

#### Buck3DVSCfg1 (0x2D)

| BIT         | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|---|--------|------|---|---|
| Field       | _ | _ | Buck3DVSVlt1[5:0] |   |        |      |   |   |
| Reset       | _ | _ |                   |   | 0x     | 00   |   |   |
| Access Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DVSVlt1 | 5:0  | Buck3 Alternate Output Voltage Setting 2 (Controlling MPCs = 01) 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See Table 3, e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V |

#### Buck3DVSCfg2 (0x2E)

| BIT         | 7 | 6 | 5                 | 4    | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|------|--------|------|---|---|
| Field       | _ | _ | Buck3DVSVlt2[5:0] |      |        |      |   |   |
| Reset       | _ | - |                   | 0x00 |        |      |   |   |
| Access Type | _ | _ |                   |      | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DVSVlt2 | 5:0  | Buck3 Alternate Output Voltage Setting 3 (Controlling MPCs = 10) 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See Table 3, e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### Buck3DVSCfg3 (0x2F)

| BIT         | 7 | 6 | 5                 | 4    | 3      | 2    | 1 | 0 |
|-------------|---|---|-------------------|------|--------|------|---|---|
| Field       | _ | _ | Buck3DVSVlt3[5:0] |      |        |      |   |   |
| Reset       | _ | _ |                   | 0x00 |        |      |   |   |
| Access Type | _ | _ |                   |      | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                              |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DVSVlt3 | 5:0  | Buck3 Alternate Output Voltage Setting 4 (Controlling MPCs = 11) 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See <u>Table 3</u> , e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V |

#### Buck3DVSSPI (0x30)

| BIT         | 7 | 6 | 5                | 4         | 3 | 2 | 1 | 0 |
|-------------|---|---|------------------|-----------|---|---|---|---|
| Field       | - | _ | Buck3SPIVIt[5:0] |           |   |   |   |   |
| Reset       | _ | - |                  |           |   |   |   |   |
| Access Type | - | - |                  | Read Only |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                    |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3SPIVIt | 5:0  | Buck3 SPI DVS Readback 0.7V to (63 x Bk3Step), linear scale, increments of Bk3Step. See <u>Table 3</u> , e.g., for Bk3Step = 50mV: 000000 = 0.7V 000001 = 0.75V 111111 = 3.85V |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstCfg0 (0x31)

| BIT         | 7            | 6         | 5 | 4      | 3       | 2           | 1           | 0           |
|-------------|--------------|-----------|---|--------|---------|-------------|-------------|-------------|
| Field       | BBstSeq[2:0] |           |   | BBstE  | En[1:0] | BBstRampEn  | BBstMode    | BBstPsvDsc  |
| Reset       |              |           |   |        |         |             |             | 1           |
| Access Type |              | Read Only |   | Write, | Read    | Write, Read | Write, Read | Write, Read |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                  |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstSeq    | 7:5  | Buck-Boost Enable Configuration 000 = Disabled 001 = Reserved 010 = Enabled at 0% of Boot/POR Process Delay Control 011 = Enabled at 25% of Boot/POR Process Delay Control 100 = Enabled at 50% of Boot/POR Process Delay Control 101 = Reserved 110 = Reserved 111 = Controlled by BBstEn[1:0] after 100% of Boot/POR Process Delay Control |
| BBstEn     | 4:3  | Buck-Boost Enable Configuration (effective only when BBstSeq = 111) 00 = Disabled: BBOUT not actively discharged unless Hard-Reset/Shutdown/ Off mode 01 = Enabled 10 = Controlled by MPC_ (See BBstMPC_ bits in register 0x34) 11 = Reserved                                                                                                |
| BBstRampEn | 2    | Buck-Boost Ramp Enable 0 = Voltage setting transition is performed without intermediate steps 1 = Voltage setting transition to a higher value is performed with incremental steps every 20µs                                                                                                                                                |
| BBstMode   | 1    | Buck-Boost Operating Mode 0 = Buck-Boost 1 = Buck Only                                                                                                                                                                                                                                                                                       |
| BBstPsvDsc | 0    | Buck-Boost Passive Discharge Control 0 = Buck-Boost passively discharged only in Hard-Reset 1 = Buck-Boost passively discharged in Hard-Reset or Enable Low                                                                                                                                                                                  |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstVSet (0x32)

| BIT         | 7           | 6           | 5           | 4 | 3     | 2         | 1 | 0 |
|-------------|-------------|-------------|-------------|---|-------|-----------|---|---|
| Field       | BBstLowEMI  | BBstActDsc  |             |   | BBst\ | /Set[5:0] |   |   |
| Reset       | 0           | 0           |             |   |       |           |   |   |
| Access Type | Write, Read | Write, Read | Write, Read |   |       |           |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                      |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstLowEMI | 7    | Buck-Boost Low EMI Mode 0 = Normal operation 1 = Increase rise/fall time on HVLX/LVLX by 3x                                                                                                                      |
| BBstActDsc | 6    | Buck-Boost Active Discharge Control 0 = Buck-Boost actively discharged only in Hard-Reset 1 = Buck-Boost actively discharged in Hard-Reset or Enable Low                                                         |
| BBstVSet   | 5:0  | Buck-Boost Output Voltage Setting 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with VBBOUT_UVLO and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstlSet (0x33)

| BIT         | 7 | 6       | 5         | 4 | 3               | 2      | 1    | 0 |  |
|-------------|---|---------|-----------|---|-----------------|--------|------|---|--|
| Field       |   | BBstIPS | Set2[3:0] | • | BBstlPSet1[3:0] |        |      |   |  |
| Reset       |   |         |           |   |                 |        |      |   |  |
| Access Type |   | Write,  | Read      |   |                 | Write, | Read |   |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |      | Buck-Boost nominal maximum peak current setting. See Buck-Boost Regulator section for a description of the peak current settings. 0mA to 375mA, linear scale, 25mA increments, settings below 75mA may be limited by the minimum t <sub>ON</sub> . 0000 = BBstlPSet1 + 0mA 0001 = BBstlPSet1 + 25mA                                                                                                                                                                                                                                                                                                                                                 |
| BBstIPSet2 | 7:4  | 1111 = BBstIPSet1 + 375mA Recommended settings: V <sub>BBOUT</sub> ≤ 2.65V: 250mA 2.7V < V <sub>BBOUT</sub> ≤ 3.05V: 225mA 3.1V < V <sub>BBOUT</sub> ≤ 3.6V: 200mA 3.65V < V <sub>BBOUT</sub> ≤ 4.35V: 175mA V <sub>BBOUT</sub> > 4.4V: 150mA                                                                                                                                                                                                                                                                                                                                                                                                       |
| BBstlPSet1 | 3:0  | Buck-Boost nominal peak current setting.  Nominal peak current when charging inductor between V <sub>IN</sub> and GND.  See Buck-Boost Regulator section for a description of the peak current settings.  0mA to 375mA, linear scale, 25mA increments, settings below 75mA may be limited by the minimum t <sub>ON</sub> 0000 = 0mA)  0001 = 25mA  1111 = 375mA  Recommended settings:  VBBOUT ≤ 2.65V: 50mA  2.7V < VBBOUT ≤ 3.05V: 75mA  3.1V < VBBOUT ≤ 3.4V: 100mA  3.45V < VBBOUT ≤ 3.8V: 125mA  3.85V < VBBOUT ≤ 4.15V: 150mA  4.2V < VBBOUT ≤ 4.55V: 175mA  4.6V < VBBOUT ≤ 4.9V: 200mA  4.95V < VBBOUT ≤ 5.3V: 225mA  VBBOUT > 5.35V: 250mA |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstCfg1 (0x34)

| BIT         | 7             | 6           | 5           | 4            | 3 | 2 | 1       | 0        |
|-------------|---------------|-------------|-------------|--------------|---|---|---------|----------|
| Field       | BBstlPAdptDis | BBstFast    | BBZCCmpDis  | BBstFETScale | _ | _ | BBFHigl | nSh[1:0] |
| Reset       | 0             |             |             |              | - | - |         |          |
| Access Type | Write, Read   | Write, Read | Write, Read | Write, Read  | _ | - | Write,  | Read     |

| BITFIELD      | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstIPAdptDis | 7    | Adaptive Peak/Valley Current Adjustment Enable 0 = Enabled 1 = Disabled, peak current fixed and is set by BBstIPSet1,2. Valley current is fixed to 0mA                                                                                                                                                                  |
| BBstFast      | 6    | Buck-Boost Pre-Trigger Mode Setting 0 = Normal, low quiescent current operation 1 = Increased quiescent mode for fast load transient response. Quiescent current increased to 30µA.                                                                                                                                     |
| BBZCCmpDis    | 5    | Buck-Boost Zero-Crossing Comparator Disable 0 = Enable 1 = Disable                                                                                                                                                                                                                                                      |
| BBstFETScale  | 4    | Buck-Boost Force FET Scaling Reduce the FET size by factor 2 to optimize the efficiency at light loads 0 = FET scaling disabled 1 = FET scaling enabled                                                                                                                                                                 |
| BBFHighSh     | 1:0  | Buck-Boost $f_{HIGH}$ Thresholds Selects the switching frequency threshold $f_{HIGH}$ . If $f_{SW} > f_{HIGH}$ all the blocks are kept ON ( $I_Q$ is higher). A small glitch on $V_{BBOUT}$ can be present at the $f_{HIGH}$ crossoverover. 00 = 25khz/6.125Khz 01 = 35Khz/8.25Khz 10 = 50khz/12.5Khz 11 = 100khz/25khz |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstCtr (0x35)

| BIT         | 7                | 6               | 5           | 4 | 3        | 2           | 1           | 0           |
|-------------|------------------|-----------------|-------------|---|----------|-------------|-------------|-------------|
| Field       | BBstMP-<br>C1FCT | BBstDVSCfg[2:0] |             |   | BBstMPC3 | BBstMPC2    | BBstMPC1    | BBstMPC0    |
| Reset       |                  |                 |             |   |          | 0           | 0           | 0           |
| Access Type | Write, Read      |                 | Write, Read |   |          | Write, Read | Write, Read | Write, Read |

| DITEIR      | DITO | DECOSIDEIO:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BBstMPC1FCT | 7    | Buck-Boost FAST mode enable by MPC1. Improves interoperability with MAX86170/171. Tie MPC1 to INT2 on MAX86170/171 if this mode will be used. 0 = FAST status controlled by BBstFast Register 1 = FAST mode controlled by MPC1.  MPC1 = 0: FAST disabled  MPC1 = 1: FAST enabled, IQ increased by 30µA                                                                                                                                                                                                                                           |
| BBstDVSCfg  | 6:4  | Buck-Boost DVS Configuration 000 = Disabled 001 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC0 and MPC1 010 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC0 and MPC2 011 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC0 and MPC3 100 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC1 and MPC2 101 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC1 and MPC3 110 = DVS Mode 1 Enabled, Buck-Boost DVS controlled by MPC1 and MPC3 111 = DVS Mode 2 Enabled (SPI: MPC0 is CS, MPC1 is SCLK, MPC2 is DIN.) |
| BBstMPC3    | 3    | Buck-Boost MPC3 Enable Control Only valid when BBstSeq = 111 and BBstEn = 10. If mutliple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs. 0 = MPC3 does not control Buck-Boost 1 = Buck-Boost controlled by MPC3                                                                                                                                                                                                                                                                                                      |
| BBstMPC2    | 2    | Buck-Boost MPC2 Enable Control Only valid when BBstSeq = 111 and BBstEn = 10. If mutliple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs.  0 = MPC2 does not control Buck-Boost 1 = Buck-Boost controlled by MPC2                                                                                                                                                                                                                                                                                                     |
| BBstMPC1    | 1    | Buck-Boost MPC1 Enable Control Only valid when BBstSeq = 111 and BBstEn = 10. If mutliple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs. 0 = MPC1 does not control Buck-Boost 1 = Buck-Boost controlled by MPC1                                                                                                                                                                                                                                                                                                      |
| BBstMPC0    | 0    | Buck-Boost MPC0 Enable Control Only valid when BBstSeq = 111 and BBstEn = 10. If mutliple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs.  0 = MPC0 does not control Buck-Boost 1 = Buck-Boost controlled by MPC0                                                                                                                                                                                                                                                                                                     |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstDVSCfg0 (0x36)

| BIT         | 7 | 6 | 5                | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|------------------|---|--------|------|---|---|
| Field       | _ | _ | BBstDVSVIt0[5:0] |   |        |      |   |   |
| Reset       | _ | _ | 0x00             |   |        |      |   |   |
| Access Type | _ | _ |                  |   | Write, | Read |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDVSVlt0 | 5:0  | Buck-Boost Alternate Output Voltage Setting 1 (Controlling MPCs = 00) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

#### BBstDVSCfg1 (0x37)

| BIT         | 7 | 6 | 5                | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|------------------|---|--------|------|---|---|
| Field       | _ | _ | BBstDVSVIt1[5:0] |   |        |      |   |   |
| Reset       | - | - | 0x00             |   |        |      |   |   |
| Access Type | _ | _ |                  |   | Write, | Read |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDVSVlt1 | 5:0  | Buck-Boost Alternate Output Voltage Setting 2 (Controlling MPCs = 01) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

#### BBstDVSCfg2 (0x38)

| BIT         | 7 | 6 | 5                | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|------------------|---|--------|------|---|---|
| Field       | _ | _ | BBstDVSVlt2[5:0] |   |        |      |   |   |
| Reset       | _ | _ | 0x00             |   |        |      |   |   |
| Access Type | _ | - |                  |   | Write, | Read |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDVSVlt2 | 5:0  | Buck-Boost Alternate Output Voltage Setting 3 (Controlling MPCs = 10) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### BBstDVSCfg3 (0x39)

| BIT         | 7 | 6 | 5                | 4 | 3      | 2    | 1 | 0 |
|-------------|---|---|------------------|---|--------|------|---|---|
| Field       | _ | _ | BBstDVSVlt3[5:0] |   |        |      |   |   |
| Reset       | _ | - | 0x00             |   |        |      |   |   |
| Access Type | _ | _ |                  |   | Write, | Read |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDVSVlt3 | 5:0  | Buck-Boost Alternate Output Voltage Setting 4 (Controlling MPCs = 11) 2.6V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

#### BBstDVSSPI (0x3A)

| BIT         | 7 | 6 | 5 | 4 | 3      | 2          | 1 | 0 |
|-------------|---|---|---|---|--------|------------|---|---|
| Field       | _ | _ |   |   | BBstSP | 'IVIt[5:0] |   |   |
| Reset       | _ | - |   |   |        |            |   |   |
| Access Type | _ | _ |   |   | Read   | Only       |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                            |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstSPIVIt | 5:0  | Buck-Boost SPI DVS Readback 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LDO1Cfg (0x3B)

| BIT         | 7 | 6            | 5 | 4           | 3    | 2           | 1           | 0           |
|-------------|---|--------------|---|-------------|------|-------------|-------------|-------------|
| Field       |   | LDO1Seq[2:0] |   | LDO1En[1:0] |      | LDO1ActDsc  | LDO1Mode    | LDO1PsvDsc  |
| Reset       |   |              |   |             |      | 0           |             | 1           |
| Access Type |   | Read Only    |   | Write,      | Read | Write, Read | Write, Read | Write, Read |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1Seq    | 7:5  | LDO1 Enable Configuration (Read only)  000 = Disabled  001 = Enabled always when BAT/SYS is present  010 = Enabled at 0% of Boot/ POR Process Delay Control  011 = Enabled at 25% of Boot/ POR Process Delay Control  100 = Enabled at 50% of Boot/ POR Process Delay Control  101 = Reserved  110 = Reserved  111 = Controlled by LDO1En [1:0] after 100% of Boot/POR Process Delay Control |
| LDO1En     | 4:3  | LDO1 Enable Configuration (effective only when LDO1Seq = 111) 00 = Disabled 01 = Enabled 10 = Controlled by MPC_ (See LDO1MPC_ bits in register 0x3D) 11 = Reserved                                                                                                                                                                                                                          |
| LDO1ActDsc | 2    | LDO1 Active Discharge Control 0 = LDO1 output will be actively discharged only in Hard-Reset mode 1 = LDO1 output will be actively discharged in Hard-Reset mode and also when its Enable goes Low                                                                                                                                                                                           |
| LDO1Mode   | 1    | LDO1 Mode Control When FET is On, the output is unregulated. This setting is internally latched and can change only when the LDO is disabled.  0 = Normal LDO operating mode 1 = Load switch mode. FET is either fully On or Off depending on state of LDO1En.                                                                                                                               |
| LDO1PsvDsc | 0    | LDO1 Passive Discharge Control 0 = LDO1 output will be discharged only entering Off and Hard-Reset modes. 1 = LDO1 output will be discharged only entering Off and Hard-Reset modes and when the enable is Low                                                                                                                                                                               |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LDO1VSet (0x3C)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2             | 1 | 0 |
|-------------|---|---|---|---|---|---------------|---|---|
| Field       | _ | _ | _ |   |   | LDO1VSet[4:0] | ] |   |
| Reset       | _ | _ | - |   |   |               |   |   |
| Access Type | _ | _ | _ |   |   | Write, Read   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1VSet | 4:0  | LDO1 Output Voltage Setting Limited by input supply.  0.8V to 3.6V, Linear Scale, 100mV increments  00000 = 0.8V  00001 = 0.9V   11100 = 3.6V >11101 = N/A |

#### LDO1Ctr (0x3D)

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | _ | _ | _ | _ | LDO1MPC3    | LDO1MPC2    | LDO1MPC1    | LDO1MPC0    |
| Reset       | - | _ | _ | _ | 0           | 0           | 0           | 1           |
| Access Type | _ | _ | _ | _ | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1MPC3 | 3    | LDO1 MPC3 Enable Control Only valid when LDO1Seq = 111 and LDO1En = 10. If mutliple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control LDO1 1 = LDO1 controlled by MPC3 |
| LDO1MPC2 | 2    | LDO1 MPC2 Enable Control Only valid when LDO1Seq = 111 and LDO1En = 10. If mutliple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control LDO1 1 = LDO1 controlled by MPC2 |
| LDO1MPC1 | 1    | LDO1 MPC1 Enable Control Only valid when LDO1Seq = 111 and LDO1En = 10. If mutliple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control LDO1 1 = LDO1 controlled by MPC1 |
| LDO1MPC0 | 0    | LDO1 MPC0 Enable Control Only valid when LDO1Seq = 111 and LDO1En = 10. If mutliple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control LDO1 1 = LDO1 controlled by MPC0 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LDO2Cfg (0x3E)

| BIT         | 7            | 6 | 5           | 4    | 3               | 2           | 1               | 0 |
|-------------|--------------|---|-------------|------|-----------------|-------------|-----------------|---|
| Field       | LDO2Seq[2:0] |   | LDO2En[1:0] |      | LDO2ActD-<br>sc | LDO2Mode    | LDO2Ps-<br>vDsc |   |
| Reset       |              |   |             |      |                 | 0           |                 | 1 |
| Access Type | Read Only    |   | Write,      | Read | Write, Read     | Write, Read | Write, Read     |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2Seq    | 7:5  | LDO2 Enable Configuration (Read only) 000 = Disabled 001 = Reserved 010 = Enabled at 0% of Boot/ POR Process Delay Control 011 = Enabled at 25% of Boot/ POR Process Delay Control 100 = Enabled at 50% of Boot/ POR Process Delay Control 101 = Reserved 110 = Reserved 111 = Controlled by LDO2En [1:0] after 100% of Boot/POR Process Delay Control |
| LDO2En     | 4:3  | LDO2 Enable Configuration (effective only when LDO2Seq = 111) 00 = Disabled 01 = Enabled 10 = Controlled by MPC_ (See LDO2MPC_ bits in register 0x40) 11 = Reserved                                                                                                                                                                                    |
| LDO2ActDsc | 2    | LDO2 Active Discharge Control 0 = LDO2 output will be actively discharged only in Hard-Reset mode 1 = LDO2 output will be actively discharged in Hard-Reset mode and also when its Enable goes Low                                                                                                                                                     |
| LDO2Mode   | 1    | LDO2 Mode Control When FET is On, the output is unregulated. This setting is internally latched and can change only when the LDO is disabled.  0 = Normal LDO operating mode 1 = Load switch mode. FET is either fully On or Off depending on state of LDO2En.                                                                                         |
| LDO2PsvDsc | 0    | LDO2 Passive Discharge Control 0 = LDO2 output will be discharged only entering Off and Hard-Reset modes. 1 = LDO2 output will be discharged only entering Off and Hard-Reset modes and when the enable is Low                                                                                                                                         |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LDO2VSet (0x3F)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2             | 1 | 0 |
|-------------|---|---|---|---|---|---------------|---|---|
| Field       | _ | _ | _ |   |   | LDO2VSet[4:0] | ] |   |
| Reset       | - | - | - |   |   |               |   |   |
| Access Type | _ | _ | _ |   |   | Write, Read   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                       |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2VSet | 4:0  | LDO2 Output Voltage Setting Limited by input supply. 0.9V to 4V, Linear Scale, 100mV increments 000000 = 0.9V 000001 = 1V 11110 = 3.9V 11111 = 4V |

#### **LDO2Ctr (0x40)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | _ | _ | - | - | LDO2MPC3    | LDO2MPC2    | LDO2MPC1    | LDO2MPC0    |
| Reset       | - | - | - | - | 0           | 0           | 1           | 0           |
| Access Type | - | _ | - | _ | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2MPC3 | 3    | LDO2 MPC3 Enable Control Only valid when LDO2Seq = 111 and LDO2En = 10. If mutliple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control LDO2 1 = LDO2 controlled by MPC3 |
| LDO2MPC2 | 2    | LDO2 MPC2 Enable Control Only valid when LDO2Seq = 111 and LDO2En = 10. If mutliple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control LDO2 1 = LDO2 controlled by MPC2 |
| LDO2MPC1 | 1    | LDO2 MPC1 Enable Control Only valid when LDO2Seq = 111 and LDO2En = 10. If mutliple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control LDO2 1 = LDO2 controlled by MPC1 |
| LDO2MPC0 | 0    | LDO2 MPC0 Enable Control Only valid when LDO2Seq = 111 and LDO2En = 10. If mutliple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control LDO2 1 = LDO2 controlled by MPC0 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LDO3Cfg (0x41)

| BIT         | 7            | 6 | 5           | 4    | 3           | 2           | 1           | 0 |
|-------------|--------------|---|-------------|------|-------------|-------------|-------------|---|
| Field       | LDO3Seq[2:0] |   | LDO3En[1:0] |      | LDO3ActDsc  | LDO3Mode    | LDO3PsvDsc  |   |
| Reset       |              |   |             |      |             | 0           |             | 1 |
| Access Type | Read Only    |   | Write,      | Read | Write, Read | Write, Read | Write, Read |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                    |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO3Seq    | 7:5  | LDO3 Enable Configuration (Read only)  000 = Disabled  001 = Reserved  010 = Enabled at 0% of Boot/ POR Process Delay Control  011 = Enabled at 25% of Boot/ POR Process Delay Control  100 = Enabled at 50% of Boot/ POR Process Delay Control  101 = Reserved  110 = Reserved  111 = Controlled by LDO3En [1:0] after 100% of Boot/POR Process Delay Control |
| LDO3En     | 4:3  | LDO3 Enable Configuration (effective only when LDO3Seq = 111) 00 = Disabled 01 = Enabled 10 = Controlled by MPC_ (See LDO3MPC_ bits in register 0x43) 11 = Reserved                                                                                                                                                                                            |
| LDO3ActDsc | 2    | LDO3 Active Discharge Control 0 = LDO3 output will be actively discharged only in Hard-Reset mode 1 = LDO3 output will be actively discharged in Hard-Reset mode and also when its Enable goes Low                                                                                                                                                             |
| LDO3Mode   | 1    | LDO3 Mode Control When FET is On, the output is unregulated. This setting is internally latched and can change only when the LDO is disabled.  0 = Normal LDO operating mode 1 = Load switch mode. FET is either fully On or Off depending on state of LDO3En.                                                                                                 |
| LDO3PsvDsc | 0    | LDO3 Passive Discharge Control 0 = LDO3 output will be discharged only entering Off and Hard-Reset modes. 1 = LDO3 output will be discharged only entering Off and Hard-Reset modes and when the enable is Low                                                                                                                                                 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### LDO3VSet (0x42)

| BIT         | 7 | 6 | 5           | 4 | 3     | 2        | 1 | 0 |
|-------------|---|---|-------------|---|-------|----------|---|---|
| Field       | _ | _ |             |   | LDO3V | Set[5:0] |   |   |
| Reset       | _ | _ |             |   |       |          |   |   |
| Access Type | _ | _ | Write, Read |   |       |          |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                      |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO3VSet | 5:0  | LDO3 Output Voltage Setting Limited by input supply. 0.5V to 1.95V, Linear Scale, 25mV increments 000000 = 0.5V 000001 = 0.525V 111010 = 1.95V >111010 = Limited by input supply |

#### LDO3Ctr (0x43)

| BIT         | 7                | 6                | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|------------------|------------------|---|---|-------------|-------------|-------------|-------------|
| Field       | LDO3_<br>MPC0CNT | LDO3_<br>MPC0CNF | _ | _ | LDO3MPC3    | LDO3MPC2    | LDO3MPC1    | LDO3MPC0    |
| Reset       | 0x0              | 0x0              | - | - | 0           | 1           | 0           | 0           |
| Access Type | Write, Read      | Write, Read      | - | - | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                         |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO3_MPC0CNT | 7    | LDO3/MPC0 Control Bit 0 = MPC0 has no effect on the LDO3 1 = LDO3_MPC0CNF is valid and MPC0 function is enabled.                                                                                                    |
| LDO3_MPC0CNF | 6    | MPC0 configuration bit 0 = MPC0 controls LDO/SW mode of LDO3 (MPC0 = 0 Ido mode, MPC0 = 1 sw mode) 1 = MPC0 controls Enable of LDO3 (MPC0 = 0 disabled, MPC0 = 1 enabled in sw mode)                                |
| LDO3MPC3     | 3    | LDO3 MPC3 Enable Control Only valid when LDO3Seq = 111 and LDO3En = 10. If mutliple MPCs are selected, LDO3 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control LDO3 1 = LDO3 controlled by MPC3 |
| LDO3MPC2     | 2    | LDO3 MPC2 Enable Control Only valid when LDO3Seq = 111 and LDO3En = 10. If mutliple MPCs are selected, LDO3 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control LDO3 1 = LDO3 controlled by MPC2 |
| LDO3MPC1     | 1    | LDO3 MPC1 Enable Control Only valid when LDO3Seq = 111 and LDO3En = 10. If mutliple MPCs are selected, LDO3 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control LDO3 1 = LDO3 controlled by MPC1 |
| LDO3MPC0     | 0    | LDO3 MPC0 Enable Control Only valid when LDO3Seq = 111 and LDO3En = 10. If mutliple MPCs are selected, LDO3 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control LDO3 1 = LDO3 controlled by MPC0 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

### LSW1Cfg (0x44)

| BIT         | 7            | 6 | 5           | 4    | 3           | 2           | 1           | 0 |
|-------------|--------------|---|-------------|------|-------------|-------------|-------------|---|
| Field       | LSW1Seq[2:0] |   | LSW1En[1:0] |      | LSW1ActDsc  | LSW1Lowlq   | LSW1PsvDsc  |   |
| Reset       |              |   |             |      |             | 0           |             | 1 |
| Access Type | Read Only    |   | Write,      | Read | Write, Read | Write, Read | Write, Read |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                     |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW1Seq    | 7:5  | LSW1 Enable Configuration (Read only)  000 = Disabled  001 = Reserved  010 = Enabled at 0% of Boot/ POR Process Delay Control  011 = Enabled at 25% of Boot/ POR Process Delay Control  100 = Enabled at 50% of Boot/ POR Process Delay Control  101 = Reserved  110 = Reserved  111 = Controlled by LSW1En [1:0] after 100% of Boot/POR Process Delay  Control |
| LSW1En     | 4:3  | LSW1 Enable Configuration (effective only when LSW1Seq = 111) 00 = Disabled 01 = Enabled 10 = Controlled by MPC_ (See LSW1MPC_ bits in register 0x45) 11 = Reserved                                                                                                                                                                                             |
| LSW1ActDsc | 2    | LSW1 Active Discharge Control 0 = LSW1 output will be actively discharged only in Hard-Reset mode 1 = LSW1 output will be actively discharged in Hard-Reset mode and also when its Enable goes Low                                                                                                                                                              |
| LSW1Lowlq  | 1    | LSW1 Low Quiescent Low quiescent mode is achieved by disabling the voltage protection of LSW1. 0 = Voltage Protection Enabled 1 = Voltage Protection Disabled and quiescent is reduced                                                                                                                                                                          |
| LSW1PsvDsc | 0    | LSW1 Passive Discharge Control 0 = LSW1 output will be discharged only entering Off and Hard-Reset modes. 1 = LSW1 output will be discharged only entering Off and Hard-Reset modes and when the enable is Low                                                                                                                                                  |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## **LSW1Ctr (0x45)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | _ | _ | _ | _ | LSW1MPC3    | LSW1MPC2    | LSW1MPC1    | LSW1MPC0    |
| Reset       | - | - | - | - |             |             |             |             |
| Access Type | _ | _ | _ | _ | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW1MPC3 | 3    | LSW1 MPC3 Enable Control Only valid when LSW1Seq = 111 and LSW1En = 10. If mutliple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control LSW1 1 = LSW1 controlled by MPC3 |
| LSW1MPC2 | 2    | LSW1 MPC2 Enable Control Only valid when LSW1Seq = 111 and LSW1En = 10. If mutliple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control LSW1 1 = LSW1 controlled by MPC2 |
| LSW1MPC1 | 1    | LSW1 MPC1 Enable Control Only valid when LSW1Seq = 111 and LSW1En = 10. If mutliple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control LSW1 1 = LSW1 controlled by MPC1 |
| LSW1MPC0 | 0    | LSW1 MPC0 Enable Control Only valid when LSW1Seq = 111 and LSW1En = 10. If mutliple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control LSW1 1 = LSW1 controlled by MPC0 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## LSW2Cfg (0x46)

| BIT         | 7            | 6         | 5           | 4      | 3          | 2           | 1           | 0           |
|-------------|--------------|-----------|-------------|--------|------------|-------------|-------------|-------------|
| Field       | LSW2Seq[2:0] |           | LSW2En[1:0] |        | LSW2ActDsc | LSW2Lowlq   | LSW2PsvDsc  |             |
| Reset       |              |           |             |        |            | 0           |             | 1           |
| Access Type |              | Read Only |             | Write, | Read       | Write, Read | Write, Read | Write, Read |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW2Seq    | 7:5  | LSW2 Enable Configuration (Read only) 000 = Disabled 001 = Reserved 010 = Enabled at 0% of Boot/ POR Process Delay Control 011 = Enabled at 25% of Boot/ POR Process Delay Control 100 = Enabled at 50% of Boot/ POR Process Delay Control 101 = Reserved 110 = Reserved 111 = Controlled by LSW2En [1:0] after 100% of Boot/POR Process Delay Control |
| LSW2En     | 4:3  | LSW2 Enable Configuration (effective only when LSW2Seq = 111) 00 = Disabled 01 = Enabled 10 = Controlled by MPC_ (See LSW2MPC_ bits in register 0x47) 11 = Reserved                                                                                                                                                                                    |
| LSW2ActDsc | 2    | LSW2 Active Discharge Control 0 = LSW2 output will be actively discharged only in Hard-Reset mode 1 = LSW2 output will be actively discharged in Hard-Reset mode and also when its Enable goes Low                                                                                                                                                     |
| LSW2Lowlq  | 1    | LSW2 Low Quiescent Low quiescent mode is achieved by disabling the voltage protection of LSW2. 0 = Voltage Protection Enabled 1 = Voltage Protection Disabled and quiescent is reduced                                                                                                                                                                 |
| LSW2PsvDsc | 0    | LSW2 Passive Discharge Control 0 = LSW2 output will be discharged only entering Off and Hard-Reset modes. 1 = LSW2 output will be discharged only entering Off and Hard-Reset modes and when the enable is Low                                                                                                                                         |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## **LSW2Ctr (0x47)**

| BIT         | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|-------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field       | _ | _ | _ | _ | LSW2MPC3    | LSW2MPC2    | LSW2MPC1    | LSW2MPC0    |
| Reset       | - | - | - | - |             |             |             |             |
| Access Type | _ | _ | _ | _ | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW2MPC3 | 3    | LSW2 MPC3 Enable Control Only valid when LSW2Seq = 111 and LSW2En = 10. If mutliple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs. 0 = MPC3 does not control LSW2 1 = LSW2 controlled by MPC3 |
| LSW2MPC2 | 2    | LSW2 MPC2 Enable Control Only valid when LSW2Seq = 111 and LSW2En = 10. If mutliple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs. 0 = MPC2 does not control LSW2 1 = LSW2 controlled by MPC2 |
| LSW2MPC1 | 1    | LSW2 MPC1 Enable Control Only valid when LSW2Seq = 111 and LSW2En = 10. If mutliple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs. 0 = MPC1 does not control LSW2 1 = LSW2 controlled by MPC1 |
| LSW2MPC0 | 0    | LSW2 MPC0 Enable Control Only valid when LSW2Seq = 111 and LSW2En = 10. If mutliple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs. 0 = MPC0 does not control LSW2 1 = LSW2 controlled by MPC0 |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## MPC0Cfg (0x48)

| BIT         | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|-------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field       | MPC0Pin   | _ | _ | MPC0Out     | MPC0OD      | MPC0HiZB    | MPC0Res     | MPC0Pup     |
| Reset       | 0         | - | - |             |             |             |             |             |
| Access Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC0Pin  | 7    | MPC0 State 0 = MPC0 LOW 1 = MPC0 HIGH (if MPC0OD = 0) / Hi-Z (if MPC0OD = 1)                                                                                                  |
| MPC0Out  | 4    | MPC0 Output value Valid only if MPC0 is configured as output (MPC0HiZB = 1) 0 = MPC0 connected to GND 1 = MPC0 open drain off (MPC0OD = 1) / connected to BK3OUT (MPC0OD = 0) |
| MPC0OD   | 3    | MPC0 Output Configuration Valid only if MPC0 is configured as output (MPC0HiZB = 1) 0 = MPC0 is push-pull connected to BK3OUT 1 = MPC0 is open drain                          |
| MPC0HiZB | 2    | MPC0 Direction 0 = MPC0 is Hi-Z. Input buffer enabled 1 = MPC0 is not Hi-Z. Output buffer enabled                                                                             |
| MPC0Res  | 1    | MPC0 Resistor Presence Valid only if MPC0 is configured as input (MPC0HiZB = 0) 0 = Resistor not connected to MPC0 1 = Resistor connected to MPC0                             |
| MPC0Pup  | 0    | MPC0 Resistor Configuration Valid only if there is a resistor on MPC0 (MPC0Res = 1) 0 = Pulldown connected to MPC0 1 = Pullup to VCCINT connected MCP0                        |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## MPC1Cfg (0x49)

| BIT         | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|-------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field       | MPC1Pin   | - | _ | MPC1Out     | MPC10D      | MPC1HiZB    | MPC1Res     | MPC1Pup     |
| Reset       | 0         | - | - |             |             |             |             |             |
| Access Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC1Pin  | 7    | MPC1 State<br>0 = MPC1 LOW<br>1 = MPC1 HIGH (if MPC1OD = 0) / Hi-Z (if MPC1OD = 1)                                                                                            |
| MPC1Out  | 4    | MPC1 Output value Valid only if MPC1 is configured as output (MPC1HiZB = 1) 0 = MPC1 connected to GND 1 = MPC1 open drain off (MPC1OD = 1) / connected to BK3OUT (MPC1OD = 0) |
| MPC1OD   | 3    | MPC1 Output Configuration Valid only if MPC1 is configured as output (MPC1HiZB = 1) 0 = MPC1 is push-pull connected to BK3OUT 1 = MPC1 is open drain                          |
| MPC1HiZB | 2    | MPC1 Direction 0 = MPC1 is Hi-Z. Input buffer enabled 1 = MPC1 is not Hi-Z. Output buffer enabled                                                                             |
| MPC1Res  | 1    | MPC1 Resistor Presence Valid only if MPC1 is configured as input (MPC1HiZB = 0) 0 = Resistor not connected to MPC1 1 = Resistor connected to MPC1                             |
| MPC1Pup  | 0    | MPC1 Resistor Configuration Valid only if there is a resistor on MPC1 (MPC1Res = 1) 0 = Pulldown connected to MPC1 1 = Pullup to VCCINT connected MCP1                        |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## MPC2Cfg (0x4A)

| BIT         | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|-------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field       | MPC2Pin   | _ | _ | MPC2Out     | MPC2OD      | MPC2HiZB    | MPC2Res     | MPC2Pup     |
| Reset       | 0         | _ | _ |             |             |             |             |             |
| Access Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC2Pin  | 7    | MPC2 State 0 = MPC2 LOW 1 = MPC2 HIGH (if MPC2OD = 0) / Hi-Z (if MPC2OD = 1)                                                                                                  |
| MPC2Out  | 4    | MPC2 Output value Valid only if MPC2 is configured as output (MPC2HiZB = 1) 0 = MPC2 connected to GND 1 = MPC2 open drain off (MPC2OD = 1) / connected to BK3OUT (MPC2OD = 0) |
| MPC2OD   | 3    | MPC2 Output Configuration Valid only if MPC2 is configured as output (MPC2HiZB = 1) 0 = MPC2 is push-pull connected to BK3OUT 1 = MPC2 is open drain                          |
| MPC2HiZB | 2    | MPC2 Direction 0 = MPC2 is Hi-Z. Input buffer enabled 1 = MPC2 is not Hi-Z. Output buffer enabled                                                                             |
| MPC2Res  | 1    | MPC2 Resistor Presence Valid only if MPC2 is configured as input (MPC2HiZB = 0) 0 = Resistor not connected to MPC2 1 = Resistor connected to MPC2                             |
| MPC2Pup  | 0    | MPC2 Resistor Configuration Valid only if there is a resistor on MPC2 (MPC2Res = 1) 0 = Pulldown connected to MPC2 1 = Pullup to VCCINT connected MCP2                        |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## MPC3Cfg (0x4B)

| BIT         | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|-------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field       | MPC3Pin   | _ | _ | MPC3Out     | MPC3OD      | MPC3HiZB    | MPC3Res     | MPC3Pup     |
| Reset       | 0         | - | - |             |             |             |             |             |
| Access Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC3Pin  | 7    | MPC3 State 0 = MPC3 LOW 1 = MPC3 HIGH (if MPC3OD = 0) / Hi-Z (if MPC3OD = 1)                                                                                                  |
| MPC3Out  | 4    | MPC3 Output value Valid only if MPC3 is configured as output (MPC3HiZB = 1) 0 = MPC3 connected to GND 1 = MPC3 open drain off (MPC3OD = 1) / connected to BK3OUT (MPC3OD = 0) |
| MPC3OD   | 3    | MPC3 Output Configuration Valid only if MPC3 is configured as output (MPC3HiZB = 1) 0 = MPC3 is push-pull connected to BK3OUT 1 = MPC3 is open drain                          |
| MPC3HiZB | 2    | MPC Direction 0 = MPC3 is Hi-Z. Input buffer enabled 1 = MPC3 is not Hi-Z. Output buffer enabled                                                                              |
| MPC3Res  | 1    | MPC3 Resistor Presence Valid only if MPC3 is configured as input (MPC3HiZB = 0) 0 = Resistor not connected to MPC3 1 = Resistor connected to MPC3                             |
| MPC3Pup  | 0    | MPC3 Resistor Configuration Valid only if there is a resistor on MPC3 (MPC3Res = 1) 0 = Pulldown connected to MPC3 1 = Pullup to VCCINT connected MCP3                        |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## PFN (0x4C)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1         | 0         |
|-------------|---|---|---|---|---|---|-----------|-----------|
| Field       | _ | _ | _ | _ | _ | - | PFN2Pin   | PFN1Pin   |
| Reset       | - | - | - | - | - | - |           |           |
| Access Type | _ | _ | _ | _ | _ | _ | Read Only | Read Only |

| BITFIELD | BITS | DESCRIPTION                                              |
|----------|------|----------------------------------------------------------|
| PFN2Pin  | 1    | Status of PFN2<br>0 = PFN2 not active<br>1 = PFN2 active |
| PFN1Pin  | 0    | Status of PFN1 0 = PFN1 not active 1 = PFN1 active       |

## BootCfg (0x4D)

| BIT         | 7 | 6         | 5        | 4 | 3         | 2     | 1       | 0         |
|-------------|---|-----------|----------|---|-----------|-------|---------|-----------|
| Field       |   | PwrRst    | Cfg[3:0] |   | SftRstCfg | BootD | ly[1:0] | ChgAlwTry |
| Reset       |   |           |          |   |           |       |         |           |
| Access Type |   | Read Only |          |   |           | Read  | Only    | Read Only |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                               |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PwrRstCfg | 7:4  | Power Reset Configuration Determines how the device turns on, off, and enters hard/soft reset. See Table 1 for PwrRstCfg values and their associated behaviors.           |
| SftRstCfg | 3    | Soft-Reset Configuration Indicates whether registers are held or reset to default during a soft-reset. 0 = Hold register contents 1 = Reset registers to default          |
| BootDly   | 2:1  | Boot Delay The boot period when the sequencing engine turns on features with sequence bits 010, 011, and 100. 00 = 80ms 01 = 120ms 10 = 220ms 11 = 420ms                  |
| ChgAlwTry | 0    | UVLO Automatic Retry If a SYS UVLO condition occurs during the boot process 0 = Part latches off until CHGIN is removed and replaced 1 = Part retries to boot after delay |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## PwrCfg (0x4E)

| BIT         | 7           | 6           | 5 | 4 | 3 | 2 | 1 | 0           |
|-------------|-------------|-------------|---|---|---|---|---|-------------|
| Field       | ThmtoMonEn  | ThmtoMonAbr | _ | _ | _ | _ | _ | StayOn      |
| Reset       |             |             | _ | - | - | - | - |             |
| Access Type | Write, Read | Write, Read | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                             |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ThmtoMonEn  | 7    | One-Shot THM Monitor Enable Writing 1 triggers a one-shot measurement sequence to measure THM on IV- MON using the TPUEXT reference (see THM One-Shot Measurement section in Detailed Description). This bit must be manually cleared before triggering a new measurement.              |
| ThmtoMonAbr | 6    | One-Shot THM Monitor Abort Writing 1 aborts a one-shot THM measurement sequence. This bit must be manually cleared.                                                                                                                                                                     |
| StayOn      | 0    | StayOn This bit is used to ensure that the processor booted correctly. This bit must be set within 5s of power-on to prevent the part from shutting down and returning to the power-off condition. This bit has no effect after being set.  0 = Shut down 5s after power-on 1 = Stay on |

#### PwrCmd (0x4F)

| BIT         | 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|-------------------|---|---|---|---|---|---|--|--|
| Field       |   | PowerCommand[7:0] |   |   |   |   |   |   |  |  |
| Reset       |   |                   |   |   |   |   |   |   |  |  |
| Access Type |   | Write, Read       |   |   |   |   |   |   |  |  |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PowerCommand | 7:0  | Power Command Register Writing the following values issues the command listed:  0xB2 = places the part in off mode  0xC3 = issues a hard-reset (power cycle)  0xD4 = issues a soft-reset (reset pulse only)  After the written value has been validated by the internal logic, this register is cleared automatically. Any other commands are ignored. See Table 1 for the available PwrCmd for each PwrRstCfg value. |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

## LockMsk (0x52)

| BIT         | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field       | LDO3Lck     | LDO2Lck     | LDO1Lck     | BBstLck     | Bk3Lck      | Bk2Lck      | Bk1Lck      | ChgLck      |
| Reset       |             |             |             |             |             |             |             |             |
| Access Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                            |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO3Lck  | 7    | Lock Mask for LDO3 Registers 0 = LDO3 Registers not masked from locking/unlocking 1 = LDO3 Registers masked from locking/unlocking                     |
| LDO2Lck  | 6    | Lock Mask for LDO2 Registers  0 = LDO2 Registers not masked from locking/unlocking  1 = LDO2 Registers masked from locking/unlocking                   |
| LDO1Lck  | 5    | Lock Mask for LDO1 Registers  0 = LDO1 Registers not masked from locking/unlocking  1 = LDO1 Registers masked from locking/unlocking                   |
| BBstLck  | 4    | Lock Mask for Buck-Boost Registers  0 = Buck-Boost Registers not masked from locking/unlocking  1 = Buck-Boost Registers masked from locking/unlocking |
| Bk3Lck   | 3    | Lock Mask for Buck3 Registers 0 = Buck3 Registers not masked from locking/unlocking 1 = Buck3 Registers masked from locking/unlocking                  |
| Bk2Lck   | 2    | Lock Mask for Buck2 Registers 0 = Buck2 Registers not masked from locking/unlocking 1 = Buck2 Registers masked from locking/unlocking                  |
| Bk1Lck   | 1    | Lock Mask for Buck1 Registers 0 = Buck1 Registers not masked from locking/unlocking 1 = Buck1 Registers masked from locking/unlocking                  |
| ChgLck   | 0    | Lock Mask for Charger Registers  0 = Charger Registers not masked from locking/unlocking  1 = Charger Registers masked from locking/unlocking          |

## LockUnlock (0x53)

| BIT         | 7 | 6             | 5 | 4      | 3    | 2 | 1 | 0 |
|-------------|---|---------------|---|--------|------|---|---|---|
| Field       |   | PASSWORD[7:0] |   |        |      |   |   |   |
| Reset       |   |               |   |        |      |   |   |   |
| Access Type |   |               |   | Write, | Read |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PASSWORD | 7:0  | Lock/Unlock Password Locks or unlocks all unmasked functions set in the Lock Mask register 0x52 when the correct password is written. Reading this register returns the current lock state of the functions. Locked functions return 1 and unlocked functions return 0. Functions are organized in the same order as register 0x52. 0x55 = Unlock unmasked functions 0xAA = Lock unmasked functions All other codes = No effect |

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **Applications Information**

#### I<sup>2</sup>C Interface

The MAX20345 contains an I<sup>2</sup>C-compatible interface for data communication with a host controller (SCL and SDA). The interface supports a clock frequency of up to 400kHz. SCL and SDA require pullup resistors that are connected to a positive supply.

#### Start, Stop, and Repeated Start Conditions

When writing to the MAX20345 using I<sup>2</sup>C, the master sends a START condition (S) followed by the MAX20345 I<sup>2</sup>C address. After the address, the master sends the register address of the register that is to be programmed. The master then ends communication by issuing a STOP condition (P) to relinquish control of the bus, or a REPEATED START condition (Sr) to communicate to another I<sup>2</sup>C slave. See Figure 14.



Figure 14. I<sup>2</sup>C START, STOP, and REPEATED START Conditions

#### **Slave Address**

Set the Read/Write bit high to configure the MAX20345 to read mode. Set the Read/Write bit low to configure the MAX20345 to write mode. The address is the first byte of information sent to the MAX20345 after the START condition.

#### **Bit Transfer**

One data bit is transferred on the rising edge of each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high and stable are considered control signals (see the *Start, Stop, and Repeated Start Conditions* section). Both SDA and SCL remain high when the bus is not active.

#### Single-Byte Write

In this operation, the master sends an address and two data bytes to the slave device (<u>Figure 15</u>). The following procedure describes the single byte write operation:

- The master sends a START condition
- The master sends the 7-bit slave address plus a write bit (low)
- The addressed slave asserts an ACK on the data line
- The master sends the 8-bit register address
- The slave asserts an ACK on the data line only if the address is valid (NAK if not)
- The master sends 8 data bits
- The slave asserts an ACK on the data line
- The master generates a STOP condition



Figure 15. Write Byte Sequence

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **Burst Write**

In this operation, the master sends an address and multiple data bytes to the slave device (<u>Figure 16</u>). The slave device automatically increments the register address after each data byte is sent, unless the register being accessed is 0x00, in which case the register address remains the same. The following procedure describes the burst write operation:

- The master sends a START condition
- The master sends the 7-bit slave address plus a write bit (low)
- The addressed slave asserts an ACK on the data line
- The master sends the 8-bit register address
- The slave asserts an ACK on the data line only if the address is valid (NAK if not)
- The master sends 8 data bits
- The slave asserts an ACK on the data line
- Repeat 6 and 7 N-1 times
- The master generates a STOP condition

#### Single Byte Read

In this operation, the master sends an address plus two data bytes and receives one data byte from the slave device (<u>Figure 17</u>). The following procedure describes the single byte read operation:

- The master sends a START condition
- The master sends the 7-bit slave address plus a write bit (low)
- The addressed slave asserts an ACK on the data line
- · The master sends the 8-bit register address
- The slave asserts an ACK on the data line only if the address is valid (NAK if not)
- The master sends a REPEATED START condition
- The master sends the 7-bit slave address plus a read bit (high)
- The addressed slave asserts an ACK on the data line
- The slave sends 8 data bits
- The master asserts a NACK on the data line
- The master generates a STOP condition



Figure 16. Burst Write Sequence



Figure 17. Read Byte Sequence

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **Burst Read**

In this operation, the master sends an address plus two data bytes and receives multiple data bytes from the slave device (<u>Figure 18</u>). The following procedure describes the burst byte read operation:

- The master sends a START condition
- The master sends the 7-bit slave address plus a write bit (low)
- The addressed slave asserts an ACK on the data line
- The master sends the 8-bit register address
- The slave asserts an ACK on the data line only if the address is valid (NAK if not)
- The master sends a REPEATED START condition
- The master sends the 7-bit slave address plus a read bit (high)
- The slave asserts an ACK on the data line

- The slave sends 8 data bits
- The master asserts an ACK on the data line
- Repeat 9 and 10 N-2 times
- The slave sends the last 8 data bits
- The master asserts a NACK on the data line
- The master generates a STOP condition

#### **Acknowledge Bits**

Data transfers are acknowledged with an acknowledge bit (ACK) or a not-acknowledge bit (NACK). Both the master and the MAX20345 generate ACK bits. To generate an ACK, pull SDA low before the rising edge of the ninth clock pulse and hold it low during the high period of the ninth clock pulse (see <a href="Figure 19">Figure 19</a>). To generate a NACK, leave SDA high before the rising edge of the ninth clock pulse and leave it high for the duration of the ninth clock pulse. Monitoring for NACK bits allows for detection of unsuccessful data transfers.



Figure 18. Burst Read Sequence



Figure 19. Acknowledge Bits

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

#### **Default Bits**

## **Table 3. Register Bit Default Values**

| REGISTER BITS | MAX20345A                       |
|---------------|---------------------------------|
| SysMinVIt     | 4.0V                            |
| ILimBlank     | Disabled, minimum response time |
| ILimCntl      | 450mA                           |
| IChgDone      | 30% I <sub>FCHG</sub>           |
| BatReChg      | BatReg - 70mV                   |
| BatReg        | 4.20V                           |
| ChgEn         | Enabled                         |
| PChgTmr       | 240min                          |
| VPChg         | 3.00V                           |
| IPChg         | 5% IFCHG                        |
| ChgStepRise   | 4.00V                           |
| ChgAutoStp    | Enabled                         |
| ChgAutoReSta  | Enabled                         |
| MtChgTmr      | 60min                           |
| FChgTmr       | 300min                          |
| ChglStep      | 30% I <sub>FCHG</sub>           |
| ChgStepHyst   | 400mV                           |
| Buck1VSet     | 1.200V                          |
| Buck1En       | Disabled                        |
| Buck1IZCSet   | 20mA                            |
| ThmEn         | Disabled                        |
| Buck1ISet     | 150mA                           |
| Buck2VSet     | 1.800V                          |
| Buck2En       | Enabled                         |
| Buck2IZCSet   | 20mA                            |
| Buck1SftStrt  | 50ms soft-start                 |
| Buck1FETScale | Disabled                        |
| Buck2ISet     | 150mA                           |
| Buck3VSet     | 3.100V                          |
| Buck3En       | Enabled                         |
| Buck3IZCSet   | 40mA                            |
| Buck2SftStrt  | 50ms soft-start                 |
| Buck2FETScale | Disabled                        |
| Buck3ISet     | 150mA                           |
| BBstVSet      | 3.30V                           |
| BBstEn        | Enabled                         |

| REGISTER BITS | MAX20345A             |
|---------------|-----------------------|
| BBstMode      | Buck-Boost            |
| Buck3SftStrt  | 50ms soft-start       |
| Buck3FETScale | Disabled              |
| BBstIPSet2    | BBstIPSet1 + 200mA    |
| BBstIPSet1    | 100mA                 |
| LDO1Mode      | Load Switch           |
| BBstFETScale  | Disabled              |
| LDO2Mode      | LDO                   |
| LDO1VSet      | 1.8V                  |
| LDO1En        | Enabled               |
| LDO3Mode      | LDO                   |
| LDO2VSet      | 3.1V                  |
| LDO2En        | Disabled              |
| LDO3VSet      | 1.2V                  |
| LDO3En        | Disabled              |
| BootDly       | 80ms                  |
| ChgAlwTry     | Retry                 |
| SW2En         | Disabled              |
| LSW2Lowlq     | No voltage protection |
| LSW1En        | Disabled              |
| LSW1Lowlq     | No voltage protection |
| UsbOkselect   | CHGIN Rise            |
| PwrRstCfg     | 0b0110                |
| SftRstCfg     | Reset Registers       |
| IBatOc        | 1600mA                |
| FrshBatDis    | 1                     |
| Bk2Step       | 25mV                  |
| Buck1Seq      | Buck1En After 100%    |
| Bk1Step       | 10mV                  |
| Bk3Step       | 50mV                  |
| Buck2Seq      | Buck2En After 100%    |
| LDO1Seq       | LDO1En After 100%     |
| BBstSeq       | 0%                    |
| Buck3Seq      | Buck3En After 100%    |
| LSW1Seq       | LSW1En After 100%     |
| LDO3Seq       | LDO3En After 100%     |

## PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

**Table 3. Register Bit Default Values (continued)** 

| REGISTER BITS | MAX20345A          |
|---------------|--------------------|
| LDO2Seq       | LDO2En After 100%  |
| PFN1RInt      | Resistor connected |
| PFN2RInt      | No Resistor        |
| GlbPsvDsc     | Enabled            |
| LSW2Seq       | LSW2En After 100%  |
| BBstlAdptDis  | Adaptive IPEAK     |

| REGISTER BITS | MAX20345A                |
|---------------|--------------------------|
| PFN1PUD       | Pullup                   |
| PFN2PUD       | N/A                      |
| JEITASet      | T4 = 25.53%, T3 = 32.94% |
| ILimMax       | 1000mA                   |
| TShdn         | 120°C                    |

## **Register Defaults**

## **Table 4. Register Default Values**

| REGISTER | NAME         | MAX20345A |
|----------|--------------|-----------|
| 0x00     | ChipID       | 0x07      |
| 0x01     | ChipRev      | 0x01      |
| 0x09     | IntMask0     | 0x00      |
| 0x0A     | IntMask1     | 0x00      |
| 0x0B     | IntMask2     | 0x00      |
| 0x0C     | ILimCntl     | 0x86      |
| 0x0D     | ChgCntl0     | 0x07      |
| 0x0E     | ChgCntl1     | 0x63      |
| 0x0F     | ChgTmr       | 0xFB      |
| 0x10     | StepChgCfg0  | 0x34      |
| 0x11     | StepChgCfg1  | 0x01      |
| 0x12     | ThmCfg0      | 0x1F      |
| 0x13     | ThmCfg1      | 0x1F      |
| 0x14     | ThmCfg2      | 0x1F      |
| 0x15     | MONCfg       | 0x10      |
| 0x16     | Buck1Cfg     | 0xE3      |
| 0x17     | Buck1VSet    | 0x70      |
| 0x18     | Buck1ISet    | 0xC6      |
| 0x19     | Buck1Ctr     | 0x01      |
| 0x1A     | Buck1DVSCfg0 | 0x00      |
| 0x1B     | Buck1DVSCfg1 | 0x00      |
| 0x1C     | Buck1DVSCfg2 | 0x00      |
| 0x1D     | Buck1DVSCfg3 | 0x00      |
| 0x1E     | Buck1DVSSPI  | 0x00      |
| 0x1F     | Buck2Cfg     | 0xED      |
| 0x20     | Buck2VSet    | 0x6C      |
| 0x21     | Buck2ISet    | 0xC6      |

| REGISTER | NAME         | MAX20345A |
|----------|--------------|-----------|
| 0x22     | Buck2Ctr     | 0x02      |
| 0x23     | Buck2DVSCfg0 | 0x00      |
| 0x24     | Buck2DVSCfg1 | 0x00      |
| 0x25     | Buck2DVSCfg2 | 0x00      |
| 0x26     | Buck2DVSCfg3 | 0x00      |
| 0x27     | Buck2DVSSPI  | 0x00      |
| 0x28     | Buck3Cfg     | 0xEF      |
| 0x29     | Buck3VSet    | 0x70      |
| 0x2A     | Buck3ISet    | 0xC6      |
| 0x2B     | Buck3Ctr     | 0x04      |
| 0x2C     | Buck3DVSCfg0 | 0x00      |
| 0x2D     | Buck3DVSCfg1 | 0x00      |
| 0x2E     | Buck3DVSCfg2 | 0x00      |
| 0x2F     | Buck3DVSCfg3 | 0x00      |
| 0x30     | Buck3DVSSPI  | 0x00      |
| 0x31     | BBstCfg0     | 0x4D      |
| 0x32     | BBstVSet     | 0x10      |
| 0x33     | BBstlSet     | 0x84      |
| 0x34     | BBstCfg1     | 0x23      |
| 0x35     | BBstCtr      | 0x08      |
| 0x36     | BBstDVSCfg0  | 0x00      |
| 0x37     | BBstDVSCfg1  | 0x00      |
| 0x38     | BBstDVSCfg2  | 0x00      |
| 0x39     | BBstDVSCfg3  | 0x00      |
| 0x3A     | BBstDVSSPI   | 0x00      |
| 0x3B     | LDO1Cfg      | 0xEC      |
| 0x3C     | LDO1VSet     | 0x0A      |

# PMIC with Ultra-Low I<sub>Q</sub> Voltage Regulators, Buck-Boost for Optical Sensing and Charger for Small Lithium Ion Systems

**Table 4. Register Default Values (continued)** 

| REGISTER | NAME     | MAX20345A |
|----------|----------|-----------|
| 0x3D     | LDO1Ctr  | 0x01      |
| 0x3E     | LDO2Cfg  | 0xE1      |
| 0x3F     | LDO2VSet | 0x16      |
| 0x40     | LDO2Ctr  | 0x02      |
| 0x41     | LDO3Cfg  | 0xE1      |
| 0x42     | LDO3VSet | 0x1C      |
| 0x43     | LDO3Ctr  | 0x04      |
| 0x44     | LSW1Cfg  | 0xE3      |
| 0x45     | LSW1Ctr  | 0x00      |
| 0x46     | LSW2Cfg  | 0xE3      |

| REGISTER | NAME       | MAX20345A |
|----------|------------|-----------|
| 0x47     | LSW2Ctr    | 0x00      |
| 0x48     | MPC0Cfg    | 0x00      |
| 0x49     | MPC1Cfg    | 0x00      |
| 0x4A     | MPC2Cfg    | 0x00      |
| 0x4B     | MPC3Cfg    | 0x00      |
| 0x4D     | BootCfg    | 0x6A      |
| 0x4E     | PwrCfg     | 0x01      |
| 0x52     | LockMsk    | 0x00      |
| 0x53     | LockUnlock | 0xFF      |

## **Typical Application Circuits**

#### **Sports Watch with Heart Rate Monitoring**



## **Ordering Information**

| PART NUMBER    | TEMP RANGE     | PIN-PACKAGE |
|----------------|----------------|-------------|
| MAX20345AEWN+  | -40°C to +85°C | 56-WLP      |
| MAX20345AEWN+T | -40°C to +85°C | 56-WLP      |

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

T Denotes tape-and-reel.

## PMIC with Ultra-Low IQ Voltage Regulators, **Buck-Boost for Optical Sensing and** Charger for Small Lithium Ion Systems

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                         | PAGES<br>CHANGED |
|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 6/18          | Initial release                                                                                                                                                                     | _                |
| 1                  | 11/18         | Updated the title, <i>General Description</i> section; replaced all <i>Typical Operating Characteristics</i> and corrected bit names; corrected typos                               | 1–126            |
| 2                  | 12/18         | Added new TOC06–TOC09 and renumbered subsequent and renumbered remaining TOCs; corrected some typos in TOCs and added the <i>I</i> <sup>2</sup> C <i>Interface Overview</i> section | 27–33, 57        |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.