

# **General Description**

DA9070 is a highly integrated, configurable, low quiescent current PMIC that integrates the most common needs for wearables, home automation and low power battery applications.

The Power Management IC (PMIC) comprises a linear charger with Power Path management, ultralow quiescent current (Iq) buck regulator and LDO/Load Switches, wide output voltage boost regulator, analog battery monitor, watchdog and protection features in an I<sup>2</sup>C configurable compact WLCSP package.

DA9070 has several power saving modes to increase battery life whether the product sits on the shelf or is in operation. Further savings in power are achieved with the ultra-low lq buck converter that is efficient down to 10  $\mu$ A load currents and low lq LDOs. The uncommitted inputs of LDOs can be connected to either the battery or buck output.

The integrated, high-efficiency boost regulator supports both sensors and display supply needs with a wide range configurable output voltage.

DA9070 provides charge current up to 500 mA to speed up the charge cycle. The charge profile is programmable by external resistors or in software, allowing either stand-alone operation or host control.

DA9070 includes dynamic power path management which automatically balancing current delivered to the system and battery charging.

Suitable for small battery applications, the battery monitor facilitates on-demand battery voltage and discharge current monitors to an external MCU's ADC for supporting software fuel gauging.

# **Key Features**

- Increased battery life
  - 800 nA (no load, total battery current) buck converter, programmable down to 0.6 V, 300 mA-capable
  - Three configurable 800nA Quiescent Current LDOs/Load Switches, 150 mAcapable
- Power saving modes optimized for storage and operation
- Battery protection
  - Battery thermal- and over-discharge protection
  - □ 20 V tolerant input
  - Automatic battery temperature monitoring in all operation modes
- Configurable battery monitors
  - □ Battery current (IMON)
  - □ Battery voltage (VBAT\_DIV)
  - Battery temperature (TEMP\_SNS)

- High integration and configurability
  - □ Wide output voltage boost regulator (4.5V to 18 V)
  - □ I<sup>2</sup>C enabled analog battery monitors for Software Fuel Gauging
  - Watchdog input and power-cycling to prevent system stall
  - Reset input and status outputs
  - Low external component count
  - □ Compact, 42 pin, 2.97 mm x 2.66 mm WLCSP package
- Fast charge
  - □ 500 mA (max) charge current; 2 mA (min)
  - Programmable pre-charge, fast charge, and termination voltage
  - Dynamic power path balances multiple power sources
  - □ Termination current programmable down to 500 µA
  - □ ±0.5 % accurate termination voltage



# **Applications**

- Wearable devices Fitness trackers, smart watches, wireless headphones
- Home automation devices Smoke detectors, Smart thermostats, Smart door locks
- Health monitoring medical accessories
- Rechargeable toys
- High efficiency, ultra-low power applications



# **Contents**

| Ge  | neral        | Description             | on          |                                    | 1  |
|-----|--------------|-------------------------|-------------|------------------------------------|----|
| Ke  | y Feat       | ures                    |             |                                    | 1  |
| Аp  | plicati      | ions                    |             |                                    | 2  |
| Со  | ntents       | S                       |             |                                    | 3  |
| Fiç | gures.       |                         |             |                                    | 6  |
| Та  | bles         |                         |             |                                    | 7  |
| 1   | Syste        | em Diagra               | am          |                                    | 9  |
| 2   | •            | _                       |             |                                    |    |
| 3   |              |                         |             | gs                                 | _  |
| 4   |              |                         |             | Conditions                         |    |
| 5   |              |                         |             |                                    |    |
| 6   |              | _                       |             |                                    |    |
| •   | 6.1          |                         |             |                                    |    |
|     | 6.2          | •                       | Ū           | Monitor                            |    |
|     | 6.3          | LDO / Lo                | ad Switches | S                                  | 18 |
|     | 6.4          | Digital In              | puts (MODE  | and WD)                            | 21 |
|     | 6.5          | I <sup>2</sup> C Interf | ace         |                                    | 21 |
|     | 6.6          | -                       |             |                                    |    |
|     | 6.7          |                         | •           | ment and Current Limit             |    |
|     | 6.8          |                         |             | JAI AN                             |    |
|     | 6.9          |                         | •           | IN_N)                              |    |
|     | 6.10<br>6.11 | •                       | • •         | _FLT, PWR_FLT, and ROUT_N)         |    |
|     | 6.12         |                         | •           |                                    |    |
|     | 6.13         |                         | •           | AT_DIV and IMON)                   |    |
| 7   |              | -                       | •           | , vi_biv and interfy               |    |
| 8   |              |                         |             |                                    |    |
| 9   |              |                         |             |                                    |    |
| 3   | 9.1          |                         | •           |                                    |    |
|     | 9.2          |                         |             | eration                            |    |
|     |              | 9.2.1                   | •           |                                    |    |
|     |              | 9.2.2                   | Active Batt | ery and High Impedance Modes       | 37 |
|     |              | 9.2.3                   | Battery Pro | tection                            | 38 |
|     |              |                         | 9.2.3.1     | VBAT Over-Current Protection (OCP) | 38 |
|     |              |                         | 9.2.3.2     | VBAT_UVLO and SHORT                |    |
|     |              |                         | 9.2.3.3     | Battery Temperature Sensing        |    |
|     | 9.3          | _                       | •           | tor Functions                      |    |
|     | 9.4          | •                       | 0 0         | ir P                               |    |
|     |              | 9.4.1                   | Battery Cha | arging Process                     | 44 |



| Da | tashe | et     | Revision 3.0                                                | 08-Nov-2018 |
|----|-------|--------|-------------------------------------------------------------|-------------|
|    |       | 9.10.3 | Protection                                                  |             |
|    |       | 9.10.2 | Switch Node Anti-Ringing                                    |             |
|    | -     | 9.10.1 | Startup                                                     |             |
|    | 9.10  |        | egulator                                                    |             |
|    |       | 9.9.9  | External Component Selection                                |             |
|    |       | 9.9.8  | Automatic Output voltage Discharge                          |             |
|    |       | 9.9.6  | Output Over-Voltage Protection                              |             |
|    |       | 9.9.5  | Output Under-Voltage Protection                             |             |
|    |       | 9.9.5  | Over-Current Protection                                     |             |
|    |       | 9.9.3  | Dynamic Voltage Control                                     |             |
|    |       | 9.9.2  | Power Saving Mode Operation                                 |             |
|    |       | 9.9.1  | Buck Enable and Soft Start Operation                        |             |
|    | 9.9   | 9.9.1  | guiator  Buck Output Voltage Programmability                |             |
|    | 9.9   |        | egulator                                                    |             |
|    |       | 9.8.6  | l <sup>2</sup> C Programming                                |             |
|    |       | 9.8.5  | System Status Register                                      |             |
|    |       | 9.8.4  | Pushbutton Reset Timer and Reset Output (RIN_N and ROUT_N). |             |
|    |       | 9.8.3  | Interrupt Events and Status Control (SYS_FLT, PWR_FLT)      |             |
|    |       | 9.8.2  | VDDIO                                                       |             |
|    | J.0   | 9.8.1  | Watchdog Input and Timer                                    |             |
|    | 9.8   |        | d Pushbutton Communication                                  |             |
|    |       | 9.7.2  | Charge Current Programming (ILIM_CHG)                       |             |
|    |       | 9.7.1  | Input Current Limit Programming (ILIM_PWR)                  |             |
|    | 9.1   | 9.7.1  | Termination and Pre-Charge Current Programming (ITER_CHG)   |             |
|    | 9.7   |        | one Mode                                                    |             |
|    |       | 9.6.1  | Fault Triggered Power-cycle                                 |             |
|    | 3.0   | 9.6.1  | Requested Power-cycle                                       |             |
|    | 9.6   |        | Cycling                                                     |             |
|    |       | 9.5.8  | VDD_PWR Input Supply Impedance                              |             |
|    |       | 9.5.7  | Input Over-Voltage Protection (VDD_PWR_OVP)                 |             |
|    |       | 9.5.6  | Battery Supplement Mode                                     |             |
|    |       | 9.5.5  | Dynamic Power Path Mode (DPPM)                              |             |
|    |       | 9.5.4  | Input Voltage Dynamic Power Management (DPM)                |             |
|    |       | 9.5.3  | VDD_PWR Current Limit (IDD_PWR_LIM)                         |             |
|    |       | 9.5.2  | Sleep Mode                                                  |             |
|    |       | 9.5.1  | Under-Voltage Lockout (VDD_PWR_UVLO)                        |             |
|    | 9.5   |        | wered Operation and Power Path Management                   |             |
|    |       | 9.4.8  | Safety Timers                                               |             |
|    |       | 9.4.7  | Charge Faults                                               |             |
|    |       | 9.4.6  | Charge Done and Recharge                                    |             |
|    |       | 9.4.5  | CV Voltage Regulation and Termination                       |             |
|    |       | 9.4.4  | Fast Charge Current                                         |             |
|    |       | 9.4.3  | Pre-charge and Termination Current                          |             |
|    |       | 9.4.2  | Charge In-Progress                                          | 45          |



|    |       | 9.10.4    | Low Outpu   | ut Voltage Settings    | 65  |
|----|-------|-----------|-------------|------------------------|-----|
|    | 9.11  | LDO / Lo  | oad Switche | PS                     | 65  |
|    | 9.12  | Thermal   | Protection. |                        | 66  |
|    | 9.13  | PCB Lay   | out Guideli | nes                    | 67  |
| 10 | Regis | sters     |             |                        | 69  |
|    | 10.1  |           |             |                        |     |
|    |       | 10.1.1    |             |                        |     |
|    |       | 10.1.2    |             |                        |     |
|    |       | 10.1.3    | Buck, Boo   | st, and LDO Control    | 71  |
|    | 10.2  | Register  | Definitions |                        | 73  |
|    |       | 10.2.1    | System      |                        | 73  |
|    |       | 10.2.2    | Config      |                        | 86  |
|    |       | 10.2.3    | Charger     |                        | 87  |
|    |       |           | 10.2.3.1    | Charger and Power-Path | 87  |
|    |       | 10.2.4    | Buck, Boo   | st, and LDO Control    | 106 |
|    |       |           | 10.2.4.1    | Vout User Registers    | 106 |
|    |       |           | 10.2.4.2    | Vout Opt Registers     | 126 |
| 11 | Pack  | age Infor | mation      |                        | 127 |
|    |       | _         |             |                        |     |
|    | 11.2  | _         |             | Level                  |     |
|    | 11.3  |           | -           | on                     |     |
| 12 |       |           | -           |                        |     |



# **Figures**

| Figure 1: System Diagram                                              | 9  |
|-----------------------------------------------------------------------|----|
| Figure 2: Connection Diagram (bottom view)                            |    |
| Figure 3: Buck Efficiency, Vout=1.8V                                  | 29 |
| Figure 4: Boost Efficiency, Vout=12V, VIN=VDD_BST                     |    |
| Figure 5: Buck Efficiency, Vout=0.9V                                  |    |
| Figure 6: Buck Regulation, Vout=1.8V                                  | 29 |
| Figure 7: Buck Regulation, Vout=0.9V                                  | 30 |
| Figure 8: Boost Efficiency, Vout=5V, VIN=VDD_BST                      | 30 |
| Figure 9: Boost Efficiency, Vout=12V, VIN=VBAT                        | 30 |
| Figure 10: Boost Efficiency, Vout=5V, VIN=VBAT                        | 30 |
| Figure 11: Boost Regulation, Vout=12V                                 |    |
| Figure 12: Boost Regulation, Vout=5V                                  | 31 |
| Figure 13: Boost Maximum Load Current Capability                      |    |
| Figure 14: LDO_0 Dropout, Vin = 3.15V, Vout setting = 3.15V           | 31 |
| Figure 15: LDO_1 and LDO_2 Dropout, Vin = 3.3V, Vout setting = 3.3V   | 32 |
| Figure 16: LDO_0 Regulation and Dropout, Vout=1.80V                   | 32 |
| Figure 17: LDO_0 Regulation and Dropout, Vout=3.15V                   | 32 |
| Figure 18: LDO_1 Regulation and Dropout, Vout=3.30V                   |    |
| Figure 19: LDO_1 Regulation and Dropout, Vout=1.80V                   | 33 |
| Figure 20: LDO2 Load Regulation, Vout=3.30V                           | 33 |
| Figure 21: LDO_2 Regulation and Dropout, Vout=1.80V                   | 33 |
| Figure 22: Typical Buck Startup, VBAT=3.6V, Vbuck=1.8V and 0.9V, 0A   | 33 |
| Figure 23: Typical Boost Startup, VDD_BST=3.6V, Vout = 5V and 12V, 0A | 34 |
| Figure 24: VBAT IQ, Buck Switching, no load, Hi-Z mode                | 34 |
| Figure 25: VBAT IQ, Ship Mode                                         | 34 |
| Figure 26: VDD_LDO IQ, no load                                        | 34 |
| Figure 27: Charger Efficiency, VDD_PWR=5V                             | 35 |
| Figure 28: Regions of Operation                                       | 36 |
| Figure 29: Battery Temperature Sensing with NTC                       | 40 |
| Figure 30: Battery Temperature Sense Timing                           | 42 |
| Figure 31: Example 70mAh Charge Cycle                                 | 44 |
| Figure 32: VDD_PWR DPM setting recommendations                        | 50 |
| Figure 33: Power-Cycle by Pushbutton Timer                            | 51 |
| Figure 34: Power-Cycle by VDD_PWR Insertion                           | 52 |
| Figure 35: Digital Pin Connections                                    |    |
| Figure 36: Watchdog Behaviour                                         | 56 |
| Figure 37: PWR_FLT configured as RIN_N monitor, 0x11:[4]=1            | 57 |
| Figure 38: PWR_FLT configured as VDD_PWR status indicator, 0x11:[4]=0 | 57 |
| Figure 39: RIN_N Pushbutton Reset Timer timing diagram                |    |
| Figure 40: I <sup>2</sup> C Start and Stop Conditions                 |    |
| Figure 41: Maximum Boost Load at Startup vs VBAT                      |    |
| Figure 42: Example PCB layout, top layer                              | 68 |
| Figure 43: Example PCB Layout, layer-2                                | 68 |
| Figure 44: WLCSP-42 Package Outline Drawing                           |    |



# **Tables**

| Table 1: Pin Description                                    |    |
|-------------------------------------------------------------|----|
| Table 2: Pin Type Definition                                |    |
| Table 3: Absolute Maximum Ratings                           |    |
| Table 4: Recommended Operating Conditions                   | 14 |
| Table 5: Recommended External Components                    |    |
| Table 1: Battery Charger                                    | 16 |
| Table 3: Battery Temperature Monitor.                       |    |
| Table 10: LDO0/Loadswitch (LV)                              |    |
| Table 11: LDO1/Loadswitch                                   |    |
| Table 12: LDO2/Loadswitch                                   |    |
| Table 6: Digital Input Pins (MODE,WD)                       |    |
| Table 8: I2C interface                                      |    |
| Table 9: Input Currents                                     | 22 |
| Table 13: Power-Path Management and ILIM                    | 22 |
| Table 14: Protection                                        |    |
| Table 15: Pushbutton Timer(RIN_N)                           | 24 |
| Table 7: Digital Output Pins (SYS_FLT, PWR_FLT, and ROUT_N) |    |
| Table 5: Buck                                               | 25 |
| Table 4: Boost                                              |    |
| Table 2: Battery Monitors (VBAT_DIV and IMON)               | 27 |
| Table 21: Thermal Characteristics                           | 28 |
| Table 22: MODE Functionality                                | 38 |
| Table 23: Battery Thermal Protection Measures               | 39 |
| Table 24: VBAT_DIV Ratios                                   | 43 |
| Table 25: Charge status                                     | 44 |
| Table 26: Charging modes                                    | 45 |
| Table 27: Charge Faults                                     |    |
| Table 28. Safety Timer register settings (0x21)             |    |
| Table 29: Power Cycle Trigger Settings                      |    |
| Table 30: Power-Cycle Faults                                | 52 |
| Table 31: Enabling External Resistor Setting Mode           | 53 |
| Table 32: ITER CHG Recommended Resistor Values              | 53 |
| Table 33: ILIM_PWR Recommended Resistor Values              | 54 |
| Table 34: ILIM_CHG Recommended Resistor Values              | 54 |
| Table 35: Digital pins for Host and Pushbutton Interface    | 55 |
| Table 36: WD_EN register 0x14 [1:0]                         |    |
| Table 37: WD_CLR_SEL register 0x14 [3:2]                    |    |
| Table 38: SYS_FLT Configuration, 0x11: [0]                  |    |
| Table 39: RIN_N Pushbutton wake-up timer control (0x10)     |    |
| Table 40: RIN_N Reset Timer Configuration                   |    |
| Table 41: I <sup>2</sup> C interface Configuration          |    |
| Table 42: External Buck Components                          |    |
| Table 43: Recommended External Boost Components             |    |
| Table 44: Register SYS_STS_0                                |    |
| Table 45: Register SYS_ISR_0                                |    |
| Table 46: Register SYS_ISR_1                                |    |
| Table 47: Register SYS_ISR_2                                |    |
| Table 48: Register SYS_ISR_3                                |    |
| Table 49: Register SYS ISR 4                                |    |
| Table 50: Register SYS_IMR_0                                |    |
| Table 51: Register SYS_IMR_1                                |    |
| Table 52: Register SYS_IMR_2                                |    |
| Table 53: Register SYS_IMR_3                                |    |
| - a                                                         |    |



| Table 54 | : Register SYS_IMR_4        | . 79 |
|----------|-----------------------------|------|
| Table 55 | : Register SYS_SYS_0        | .79  |
| Table 56 | : Register SYS_BAT_0        | . 80 |
| Table 57 | : Register SYS_BAT_1        | . 81 |
| Table 58 | : Register SYS_RIN_N_0      | .81  |
| Table 59 | : Register SYS_STS_OUT_0    | . 82 |
| Table 60 | : Register SYS_PWR_CYC_0    | .83  |
| Table 61 | : Register SYS_PWR_CYC_1    | . 84 |
|          | : Register SYS_WD_0         |      |
| Table 63 | : Register SYS_I2C_0        | . 86 |
|          | : Register SYS_CFG_I2C_0    |      |
| Table 65 | : Register CHG_CHG_0        | . 87 |
|          | : Register CHG_CHG_1        |      |
|          | : Register CHG_ICHG_0       |      |
|          | : Register CHG_IPRETERM_0   |      |
|          | : Register CHG_VBREG_0      |      |
|          | : Register CHG_VBPRECHG_0   |      |
|          | : Register CHG_BAT_TS_0     |      |
|          | :: Register CHG_VDD_PWR_0   |      |
|          | : Register CHG_VDD_PWR_1    |      |
|          | : Register CHG_IDISCHG_0    |      |
|          | : Register VOUT_BUCK        |      |
|          | : Register VOUT_BUCK_CFG    |      |
|          | : Register VOUT_LS_LDO0     |      |
|          | : Register VOUT_LS_LDO1     |      |
|          | : Register VOUT_LS_LDO2     |      |
|          | : Register VOUT_LS_LDO_CFG  |      |
| Table 81 | : Register VOUT_BOOST       | 118  |
| Table 82 | :: Register VOUT_BOOST_CFG0 | 122  |
|          | : Register VOUT_BOOST_CFG1  |      |
|          | : Register VOUT_BOOST_CFG2  |      |
|          | : Register VOUT_BUCK_OPT0   |      |
|          | : MSL Classification        |      |
| Table 87 | : Ordering Information      | 128  |



# 1 System Diagram



Figure 1: System Diagram



### 2 Pinout

|   | 7                                         | 6        | 5        | 4        | 3        | 2        | 1        |  |
|---|-------------------------------------------|----------|----------|----------|----------|----------|----------|--|
| Α | PGND_BUCK                                 | SW_BUCK  | VDD_BUCK | VDD_SYS  | VDD_SYS  | VDD_PWR  | GND      |  |
| В | FB_BUCK                                   | SDA      | SYS_FLT  | TEMP_SNS | IMON     | VBAT     | VBAT     |  |
| С | AGND                                      | SCL      | RIN_N    | WD       | ILIM_CHG | ITER_CHG | VBAT_SNS |  |
| D | PWR_FLT                                   | ROUT_N   | MODE     | VBAT_DIV | GND      | ILIM_PWR | VDD_BST  |  |
| E | VDD_LDO0                                  | VDD_LDO1 | VDD_LDO2 | GND_DIV  | VDDIO    | VTEMP    | PGND_BST |  |
| F | VLD00                                     | VLDO1    | VLDO2    | GND      | FB_BST   | VOUT_BST | SW_BST   |  |
|   | COLOR KEY:                                |          |          |          |          |          |          |  |
|   | Charger/Power Path Buck Boost Reset/Timer |          |          |          |          |          |          |  |
|   | LDO0 LDO1 LDO2 Control Temp Sense Common  |          |          |          |          |          |          |  |

Figure 2: Connection Diagram (bottom view)



Table 1: Pin Description

| Pin No.       | Pin Name  | Type (Table 2) | Description                                                                                                                                                                                                                              |  |  |  |
|---------------|-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A1, D3,<br>F4 | GND       | GND            | Ground connection. Connect to the ground plane                                                                                                                                                                                           |  |  |  |
| A2            | VDD_PWR   | POWER          | Input power supply. VDD_PWR is a 20V-tolerant input. Bypass to GND with a minimum 1uF ceramic capacitor.                                                                                                                                 |  |  |  |
| A3, A4        | VDD_SYS   | POWER          | VDD_SYS is the intermediate rail which typically supplies VDD_BUCK and VDD_BST. Bypass to ground with a 4.7uF ceramic capacitor.                                                                                                         |  |  |  |
| A5            | VDD_BUCK  | POWER          | Input of the buck converter. Bypass to PGND_BUCK with a minimum 2.2uF ceramic capacitor.                                                                                                                                                 |  |  |  |
| A6            | SW_BUCK   | POWER          | Buck switching node. Connect to the buck inductor.                                                                                                                                                                                       |  |  |  |
| A7            | PGND_BUCK | POWER          | Pow er ground for the buck. Connect to the buck input capacitor and ground plane.                                                                                                                                                        |  |  |  |
| B1,B2         | VBAT      | POWER          | Battery connection. Connect to the positive terminal of the battery. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                              |  |  |  |
| B3            | IMON      | AO             | Battery discharge current monitor output                                                                                                                                                                                                 |  |  |  |
| B4            | TEMP_SNS  | AI             | Battery Pack NTC monitor. Connect to a resistive network and thermistor.                                                                                                                                                                 |  |  |  |
| B5            | SYS_FLT   | DOD            | Open drain status output. Connect to VDDIO through a 1K to 100KOhm pull-up resistor.                                                                                                                                                     |  |  |  |
| B6            | SDA       | DIO            | PC Interface Data. Connect SDA to VDDIO through a 2k to10k pull-up resistor.                                                                                                                                                             |  |  |  |
| B7            | FB_BUCK   | AI             | Buck output voltage feedback connection.                                                                                                                                                                                                 |  |  |  |
| C1            | VBAT_SNS  | AI             | Battery voltage sense connection. Connect to the positive battery terminal.                                                                                                                                                              |  |  |  |
| C2            | ITER_CHG  | AI             | Termination current setting pin. Connect a resistor between<br>ΠΕR_CHG and ground to set the pre-charge and termination<br>currents (ΠΕR). Alternatively, short this pin to ground to allow ΠΕR<br>to be programmed by register setting. |  |  |  |
| СЗ            | ILIM_CHG  | AI             | Fast-Charge current setting pin. Connect a resistor between ILIM_CHG and ground to set the fast-charge current (ICHG). Alternatively, short this pin to ground to allow ICHG to be programmed by register setting                        |  |  |  |
| C4            | WD        | DI             | Watchdog input. Toggle WD within the watchdog time-out period to avoid power reset.                                                                                                                                                      |  |  |  |
| C5            | RIN_N     | DI             | Manual reset input pin. RIN_N is internally pulled high. Pulling this pin low wakes the device from Ship Mode or performs a reset.                                                                                                       |  |  |  |
| C6            | SCL       | DI             | PC interface clock. Connect SCL to VDDIO through a 2k to10k pull-up resistor.                                                                                                                                                            |  |  |  |
| C7            | AGND      | GND            | Quiet ground connection. Connect to a quiet ground area.                                                                                                                                                                                 |  |  |  |
| D1            | VDD_BST   | POWER          | Input for Boost FET driver. Bypass with a minimum 1uF capacitance.                                                                                                                                                                       |  |  |  |
| D2            | ILIM_PWR  | AI             | Input current limit setting pin. Connect a resistor between ILIM_PWR and ground to set the VDD_PWR current limit (ILIM). Alternatively, short this pin to ground to allow ILIM to be programmed by register.                             |  |  |  |



| Pin No. | Pin Name | Type<br>(Table 2) | Description                                                                                                                                                                            |  |  |
|---------|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| D4      | VBAT_DIV | AO                | Battery voltage divider, positive output                                                                                                                                               |  |  |
| D5      | MODE     | DI                | Mode control input pin. MODE is internally pulled low. If VDD_PWR is pow ered, driving MODE high disables charging. If VDD_PWR is unpow ered, driving MODE low enables Hi-Z mode.      |  |  |
| D6      | ROUT_N   | DOD               | Reset output pin. Connect this open-drain output to VDDIO through a 1k to 100k ohm pull-up resistor.                                                                                   |  |  |
| D7      | PWR_FLT  | DOD               | Pow er status indicator output. Connect this open-drain output to VDDIO through a 1K to 100KOhm pull-up resistor. PWR_FLT pulls low when VDD_PWR is plugged into a valid power source. |  |  |
| E1      | PGND_BST | POWER             | Pow er ground for the boost regulator. Connect to the boost output capacitors and ground plane.                                                                                        |  |  |
| E2      | VTEMP    | AO                | Sw itched VDD_SYS supply for battery temp sense resistor divider                                                                                                                       |  |  |
| E3      | VDDIO    | POWER             | IO voltage                                                                                                                                                                             |  |  |
| E4      | GND_DIV  | AO                | Battery voltage divider, ground reference.                                                                                                                                             |  |  |
| E5      | VDD_LDO2 | POWER             | Input to Load Switch/LDO 2. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |
| E6      | VDD_LDO1 | POWER             | Input to Load Switch/LDO 1. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |
| E7      | VDD_LDO0 | POWER             | Input to Load Switch/LDO 0. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |
| F1      | SW_BST   | POWER             | The boost switching node. Connect to the boost inductor.                                                                                                                               |  |  |
| F2      | VOUT_BST | POWER             | Output of the boost converter. Bypass with a minimum of 10uF.                                                                                                                          |  |  |
| F3      | FB_BST   | AI                | Boost output voltage feedback connection.                                                                                                                                              |  |  |
| F5      | VLDO2    | POWER             | Load Switch or LDO2 output. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |
| F6      | VLDO1    | POWER             | Load Switch or LDO1 output. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |
| F7      | VLDO0    | POWER             | Load Switch or LDO0 output. Bypass to ground with a minimum 1uF ceramic capacitor.                                                                                                     |  |  |

# **Table 2: Pin Type Definition**

| Pin Type Description |                           |
|----------------------|---------------------------|
| DI                   | Digital input             |
| GND                  | Ground                    |
| DIO                  | Digital input/output      |
| DOD                  | Digital output open drain |
| POWER                | Pow er                    |
| AI                   | Analog input              |
| AO                   | Analog output             |



## 3 Absolute Maximum Ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification are not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

**Table 3: Absolute Maximum Ratings** 

| Parameter | Description                                                | Conditions             | Min  | Max | Unit |
|-----------|------------------------------------------------------------|------------------------|------|-----|------|
| TS        | Storage temperature                                        |                        | -40  | 150 | °C   |
| VPWR      | VDD_PWR                                                    | 1V/ μsec max slew rate | -0.3 | 22  | V    |
| VBAT      | VBAT, VBAT_SNS                                             |                        | -0.3 | 6   | V    |
| VSYS      | VDD_SYS, VDD_BUCK,<br>SW_BUCK, VDD_BST,<br>VDD_LDOx, VTEMP |                        | -0.3 | 6   | V    |
| VIO       | VDDIO and all IO pins<br>(unless otherw ise stated)        | Note 1                 | -0.3 | 6   | V    |
| VBST      | SW_BST, VOUT_BST,<br>FB_BST                                |                        | -0.3 | 22  | V    |

Note 1 VDDIO and IO voltages must be less than the higher of VBAT or VDD\_PWR.



# 4 Recommended Operating Conditions

Recommended operating conditions are conditions for which the device is intended to be functional, but parameter specifications may not be guaranteed. For guaranteed specifications and associated test conditions, refer to the Electrical Characteristics tables.

**Table 4: Recommended Operating Conditions** 

| Parameter | Description                      | Conditions                                     | Min | Тур | Max | Unit |
|-----------|----------------------------------|------------------------------------------------|-----|-----|-----|------|
| ТА        | Operating Ambient<br>Temperature |                                                | -40 |     | 85  | С    |
| VDD_PWR   | VDD_PWR voltage                  | Including OVP range                            | 3.6 | 5   | 20  | V    |
|           | VDD_PWR operating voltage        |                                                | 3.6 | 5   | 5.5 | V    |
| VBAT      | Battery voltage                  | VDD_PWR supplied                               | 0   | 3.7 | 4.7 | V    |
|           | Battery voltage (act.bat)        | VDD_PWR not supplied                           | 2.5 | 3.7 | 4.7 | V    |
| VDD_LDO   | VDD_LDO voltage                  | Load sw itch mode                              | 0.8 |     | 5.5 | V    |
|           |                                  | LDO mode                                       | 1.8 |     | 5.5 | V    |
| V DDIO    | IO voltage                       | VDDIO < VDD_PWR or VBAT, w hichever is greater | 1.4 | 1.8 | 3.3 | V    |
| VDD_BST   | Boost input voltage              |                                                | 2.5 |     | 5.5 | V    |
| VDD_BUCK  | Buck input voltage               | Note 1                                         | 2.5 |     | 5.5 | V    |

Note 1 VDD\_BUCK must be greater than Buck output voltage+600mV.

#### **Table 5: Recommended External Components**

Component values shown are typical values (not de-rated). For capacitors assume X5R type or better with a DC voltage rating of 2x the maximum applied voltage. For inductors, the saturation current rating is equal or greater than the current limit value. The Electrical Specifications are based on the typical values where applicable.

| Parameter            | Description             | Conditions                             | Min | Тур | Max | Unit |
|----------------------|-------------------------|----------------------------------------|-----|-----|-----|------|
| C_vdd_sys            | VDD_SYS capacitance     |                                        | 3.3 | 4.7 | 100 | μF   |
| C_vdd_pwr            | VDD_PWR capacitance     |                                        | 1.0 | 4.7 | 10  | μF   |
| C_vbat               | VBAT capacitance        |                                        | 1.0 | 2.2 | 10  | μF   |
| C_vo_buck            | Buck output capacitance |                                        |     | 10  |     | μF   |
| C_VDD_BUCK           | Buck input capacitance  |                                        | 1.0 | 2.2 |     | μF   |
| L_BUCK               | Buck inductor           |                                        |     | 2.2 |     | μH   |
| C_vo_boost           | Boost output cap.       | 1MHz                                   | 4.7 | 10  |     | μF   |
|                      |                         | VDD_BST connected to VDD_SYS           | 1.0 | 1.0 |     | μF   |
| C_vdd_boost          | Boost input capacitance | VDD_BST pow ered by independent supply |     | 10  |     | μF   |
| L_BOOST              | Boost inductor          |                                        |     | 4.7 |     | μH   |
| C_ <sub>VO_LDO</sub> | LDO output capacitance  |                                        | 1.0 | 2.2 | 2.2 | μF   |
| C_vdd_ldo            | LDO input capacitance   |                                        |     | 1.0 |     | μF   |



# **5** ESD Ratings

| Parameter        | Description             | Conditions                                                          | Value | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V <sub>ESD</sub> | Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001<br>Note 1     | ±2000 | V    |
|                  |                         | Charged device model (CDM), per<br>ANSI/ESDA/JEDEC JS-002<br>Note 2 | ±500  |      |

- Note 1 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- Note 2 JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6 Electrical Characteristics

Electrical characteristics table limits are guaranteed by production testing, design, or correlation using standard statistical quality control methods unless otherwise stated. Typical (Typ) specifications are mean or average values 25 °C and are not guaranteed.

Unless otherwise noted, VBAT=3.7V, VDD\_SYS=3.7V, VDD\_PWR=5.0V, VDDIO=1.8V, TA=-40C to 85C.

#### 6.1 Battery Charger

**Table 6: Battery Charger** 

| Parameter                            | Description                                       | Conditions                                                            | Min  | Тур                   | Max  | Unit |
|--------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------|------|-----------------------|------|------|
| Electrical Pe                        | erformance                                        |                                                                       |      |                       |      |      |
| V <sub>DD_SYS_THR</sub><br>_DPPM     | VDD_SYS DPPM voltage threshold                    | VDD_SYS falling, above VBAT_CHG                                       |      | 0.2                   |      | V    |
| RON_CHG_INT                          | battery charger MOSFET on-<br>resistance          | Measured from V <sub>BAT</sub> to V <sub>VDD_SYS</sub>                |      | 300                   | 400  | mΩ   |
| V <sub>DROP_BAT_T</sub><br>O_VDD_SYS | V <sub>VBAT</sub> - V <sub>VDD_SYS</sub>          | <sub>VBAT</sub> > 3 V, IBAT discharge = 400 mA                        |      | 120                   | 160  | mV   |
| V <sub>BAT_SUP</sub>                 | Threshold to enter the battery supplement mode    | VVBAT > VVBAT_UVLO                                                    |      | VDD_<br>SYS <<br>VBAT |      | V    |
| BAT_DCHG_RN<br>G                     | Discharge current limit setting range             | Selectable 0.2A / step                                                | 0.55 |                       | 1.75 | Α    |
| V <sub>BAT_CHG</sub>                 | Charge voltage range                              | Operating in voltage regulation, programmable range in 10mV steps     | 3.6  |                       | 4.65 | V    |
| V <sub>BAT_CHG_AC</sub>              | Charge voltage accuracy                           | 0°C< T <sub>J</sub> < 85°C                                            | -0.5 |                       | 0.5  | %    |
| Існв                                 | Fast charge current range                         |                                                                       | 2    |                       | 500  | mA   |
| I <sub>CHG_ACC</sub>                 | Fast charge current accuracy                      |                                                                       | -5   |                       | 5    | %    |
| ITER_RNG                             | Termination and pre-charge current setting range  | Termination current programmable range maximum over I <sup>2</sup> C. | 0.5  |                       | 50   | mA   |
| ITER_ACC                             | Termination charge current accuracy               | Peak current below termination threshold                              | -10  |                       | 10   | %    |
| t <sub>TER_DEGLITCH</sub>            | Termination deglitch time                         | Charge current falling                                                |      | 64                    |      | ms   |
| VTHR_PRE_TO<br>_FASTCHG              | Pre charge to fast charge threshold voltage range |                                                                       | 2.7  |                       | 3.2  | V    |
| CHG_PRE_ACC                          | Pre-charge current accuracy                       | VBAT > 2V                                                             | -10  |                       | 10   | %    |
| V <sub>RCHG</sub>                    | Recharge threshold voltage                        | VBAT below V <sub>BAT_CHG</sub>                                       | 100  | 120                   | 140  | mV   |



| Parameter    | Description                      | Conditions                                                | Min | Тур | Max | Unit |
|--------------|----------------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| trchg_deglit | Recharge threshold deglitch time | t <sub>FALL</sub> = 100 ns typ, V <sub>RCHG</sub> falling |     | 32  |     | ms   |

# **6.2 Battery Temperature Monitor**

# **Table 7: Battery Temperature Monitor**

| Parameter                | Description                | Conditions                                                 | Min  | Тур  | Max  | Unit |  |  |
|--------------------------|----------------------------|------------------------------------------------------------|------|------|------|------|--|--|
| Electrical Pe            | Electrical Performance     |                                                            |      |      |      |      |  |  |
| V <sub>ТЕМР_Ні</sub>     | High temperature threshold | % of VVDD_SYS,<br>VTEMP_SNS falling                        | 14.5 | 15   | 15.2 | %    |  |  |
| V <sub>TEMP_WARM</sub>   | Warm threshold             | % of VVDD_SYS,<br>VTEMP_SNS falling                        | 20.1 | 20.5 | 20.8 | %    |  |  |
| VTEMP_COOL               | Cool threshold             | % of VVDD_SYS,<br>VTEMP_SNS rising                         | 34.4 | 35   | 35.4 | %    |  |  |
| V <sub>TEMP_LO</sub>     | Low temperature threshold  | % of VVDD_SYS,<br>VTEMP_SNS rising                         | 39.3 | 39.8 | 40.2 | %    |  |  |
| V <sub>OFF_TEMP_S</sub>  | TEMP_SNS disable threshold | % of V <sub>VDD_SYS</sub> for rising V <sub>TEMP_SNS</sub> | 55   |      | 60   | %    |  |  |
| t <sub>TEMP_SNS_DE</sub> | TEMP_SNS deglitch time     | TEMP_SNS at any threshold                                  |      | 10   |      | ms   |  |  |



#### 6.3 LDO / Load Switches

# Table 8: LDO0/Loadswitch (LV)

| Parameter                | Description                                      | Conditions                                                                          | Min  | Тур   | Max  | Unit |
|--------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|------|-------|------|------|
| Electrical Pe            | erformance                                       |                                                                                     |      |       |      |      |
| V <sub>IN_LDSW_0</sub>   | Input voltage range for LDSW                     | Load Switch mode V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                           | 0.8  |       | 5.5  | V    |
| V <sub>IN_LDO_0</sub>    | Input voltage range for LDO                      | LDO mode, V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                                  | 1.8  |       | 5.5  | V    |
| Vout_acc_lo              | DC output accuracy                               | VVDD_LDO > VVLDO + 0.2V                                                             | -3   |       | 3    | %    |
| V <sub>OUT_LDO_0</sub>   | Output range                                     | Programmable range, 50mV or 75mV steps                                              | 0.8  |       | 3.15 | ٧    |
| V <sub>OUT_LINE_0</sub>  | DC line regulation                               | 1.8V < V <sub>VDD_LDO</sub> < 5.5V<br>lout=500uA                                    | -0.8 |       | 0.8  | %    |
| V <sub>OUT_LD_0</sub>    | DC load regulation                               | 0< l <sub>OUT</sub> < 50 mA, V <sub>VDD_LDO</sub><br>=1.85V V <sub>VLDO</sub> =1.8V | -3   |       | 0    | %    |
| Vout_tr2_ld_             | Load transient                                   | 2u to 50 mA, 100mA/usec,<br>VVDD_LDO >2.0V<br>VVLDO=1.8V                            | -120 |       | 60   | mV   |
| V <sub>OUT_TR_LD_0</sub> | Load transient                                   | 2u to 50 mA, 100mA/usec,<br>VVDD_LDO =1.85V<br>VVLDO=1.8V                           | -140 |       | 60   | mV   |
| Ron_ldsw_ili<br>m_0      | On resistance of LDSW mode with current limit    | V <sub>VDD_LDO</sub> = 3.7V                                                         |      | 0.7   |      | Ω    |
| Ron_ldsw_n<br>o_ilim_0   | On resistance of LDSW mode without current limit | V <sub>VDD_LDO</sub> = 3.7V                                                         |      | 0.11  |      | Ω    |
| RDCHG_LDO_O<br>N_0       | MOSFET on-resistance for LDO discharge           | I <sub>LOAD</sub> = -10 mA                                                          |      | 32    |      | Ω    |
| LIM_OUT_LDO_<br>0        | Output current limit for LDO mode                | V <sub>LDO</sub> = 0.9 x V <sub>LDO(nom)</sub>                                      | 155  |       |      | mA   |
| O POT_LDO_LO_            | Output current                                   | V <sub>VDD_LDO</sub> =1.85V V <sub>LDO</sub> = 1.8V                                 |      |       | 50   | mA   |
| O_HI_OO_HI_O             | Output current                                   | V <sub>VDD_LDO</sub> > V <sub>VLDO</sub> + 0.2V<br>V <sub>VLDO</sub> = 1.8 V        |      |       | 150  | mΑ   |
| I <sub>IN_LDO_ON_0</sub> | Quiescent current                                | LDO mode                                                                            |      | 0.75  |      | μΑ   |
| IN_LDO_OFF_0             | OFF-state supply current                         |                                                                                     |      | 0.001 |      | μΑ   |
| PSRR_vddldo<br>_0        | Pow er supply rejection ratio                    | @10KHz, IOUT=75mA                                                                   |      | 43    |      | dB   |
| tstart_ldo0              | LDO start-up delay time                          |                                                                                     |      | 20    |      | ms   |



#### Table 9: LDO1/Loadswitch

| Parameter                | Description                                      | Conditions                                                                                                          | Min  | Тур   | Max | Unit |
|--------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|
| Electrical Pe            | erformance                                       |                                                                                                                     |      |       |     |      |
| V <sub>IN_LDSW_1</sub>   | Input voltage range for Load<br>Switch           | Load Switch mode V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                                                           | 0.8  |       | 5.5 | V    |
| V <sub>IN_LDO_1</sub>    | Input voltage range for LDO                      | LDO mode, V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                                                                  | 1.8  |       | 5.5 | V    |
| V <sub>OUT_ACC_LO</sub>  | DC output accuracy                               | Vvdd_ldo > Vvldo + 0.2V                                                                                             | -3   |       | 3   | %    |
| Vout_LDO_1               | Output range                                     | Programmable range, 50mV or 75mV steps                                                                              | 0.8  |       | 3.3 | V    |
| VOUT_LINE_1              | DC line regulation                               | 1.8V < V <sub>VDD_LDO</sub> < 5.5V<br>l <sub>OUT</sub> =500uA                                                       | -0.8 |       | 0.8 | %    |
| Vout_ld_1                | DC load regulation                               | 2uA < I <sub>OUT</sub> < 100 mA,<br>V <sub>VDD_LDO</sub> > V <sub>VOUT_LDO</sub> + 0.2V,<br>V <sub>VLDO</sub> =3.0V | -3   |       | 0   | %    |
| V <sub>OUT_TR_LD_1</sub> | Load transient                                   | 2uA to 100 mA, 100mA/usec,<br>VVDD_LDO > VVLDO +<br>0.2V, VVLDO=3.0V                                                | -120 |       | 60  | mV   |
| Ron_ldsw_ili<br>M_1      | On resistance of LDSW mode with current limit    | V <sub>VDD_LDO</sub> = 3.7V                                                                                         |      | 1.5   |     | Ω    |
| RON_LDSW_N<br>O_ILIM_1   | On resistance of LDSW mode without current limit | V <sub>VDD_LDO</sub> = 3.7V                                                                                         |      | 0.27  |     | Ω    |
| RDCHG_LDO_O<br>N_1       | MOSFET on-resistance for LDO discharge           | I <sub>LOAD</sub> = -10 mA                                                                                          |      | 32    |     | Ω    |
| LIM_OUT_LDO_<br>1        | Output current limit (LDO MODE)                  | V <sub>LDO</sub> = 0.9 x V <sub>LDO(nom)</sub>                                                                      | 155  |       |     | mA   |
| lout_ldo_Hi1_            | Output current                                   | V <sub>VDD_LDO</sub> > V <sub>VLDO</sub> + 0.2V                                                                     |      |       | 150 | mA   |
| I <sub>IN_LDO_ON_1</sub> | Quiescent current                                | LDO mode                                                                                                            |      | 0.8   |     | μA   |
| IN_LDO_OFF_1             | OFF-state supply current                         |                                                                                                                     |      | 0.001 |     | μA   |
| PSRR_vddldo<br>_1        | Pow er supply rejection ratio                    | @10KHz, IOUT=75mA                                                                                                   |      | 40    |     | dB   |
| tstart_ld01              | LDO start-up delay time                          |                                                                                                                     |      | 20    |     | ms   |



#### Table 10: LDO2/Loadswitch

| Parameter                 | Description                                       | Conditions                                                                                   | Min  | Тур   | Max | Unit |
|---------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|------|-------|-----|------|
| Electrical Pe             | erformance                                        |                                                                                              |      | •     |     |      |
| V <sub>IN_LDSW_2</sub>    | Input voltage range for Load<br>Sw itch           | Load Switch mode, V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                                   | 0.8  |       | 5.5 | ٧    |
| V <sub>IN_LDO_2</sub>     | Input voltage range for LDO                       | LDO mode, V <sub>VDD_LDO</sub> > V <sub>VLDO</sub>                                           | 1.8  |       | 5.5 | V    |
| V <sub>OUT_ACC_LO</sub>   | DC output accuracy                                | VVDD_LDO > VVLDO + 0.2V                                                                      | -3   |       | 3   | %    |
| Vout_LDO_2                | Output range for LDO                              | Programmable range, 50mV or 75mV steps                                                       | 0.8  |       | 3.3 | ٧    |
| Vout_line_2               | DC line regulation                                | 1.8V < V <sub>VDD_LDO</sub> < 5.5V<br>l <sub>OUT</sub> =500uA                                | -0.8 |       | 0.8 | %    |
| Vout_LD_2                 | DC load regulation                                | $2uA < l_{OUT} < 100 \text{ mA}, \\ V_{VDD\_LDO} > V_{VOUT\_LDO} + 0.2V, \\ V_{VLDO} = 3.0V$ | -3   |       | 0   | %    |
| V <sub>OUT_TR_LD_2</sub>  | Load transient                                    | 2uA to 100 mA, 100mA/usec,<br>VVDD_LDO > VVLDO +<br>0.2V, VVLDO=3.0V                         | -120 |       | 60  | mV   |
| Ron_ldsw_ili<br>M_2       | On resistance of LDSW mode with current limit     | V <sub>VDD_LDO</sub> = 3.7V                                                                  |      | 1.5   |     | Ω    |
| RON_LDSW_N<br>O_ILIM_2    | On resistance of LDSW mode w ithout current limit | V <sub>VDD_LDO</sub> = 3.7V                                                                  |      | 0.27  |     | Ω    |
| RDCHG_LDO_O<br>N_2        | MOSFET on-resistance for LDO discharge            | I <sub>LOAD</sub> = -10 mA                                                                   |      | 32    |     | Ω    |
| LIM_OUT_LDO_<br>2         | Output current limit (LDO MODE)                   | V <sub>LDO</sub> = 0.9 x V <sub>LDO(nom)</sub>                                               | 155  |       |     | mA   |
| lout_ldo_hi1_             | Output current                                    | V <sub>VDD_LDO</sub> > V <sub>VLDO</sub> + 0.2V                                              |      |       | 150 | mA   |
| I <sub>IN_LDO_ON_2</sub>  | Quiescent current                                 | LDO mode                                                                                     |      | 0.8   |     | μA   |
| I <sub>IN_LDO_OFF_2</sub> | OFF-state supply current                          |                                                                                              |      | 0.001 |     | μA   |
| PSRR_vddldo<br>_@         | Pow er supply rejection ratio                     | @10KHz, IOUT=75mA                                                                            |      | 35    |     | dB   |
| tstart_ldo2               | LDO start-up delay time                           |                                                                                              |      | 20    |     | ms   |



# 6.4 Digital Inputs (MODE and WD)

Table 11: Digital Input Pins (MODE, WD)

| Parameter            | Description                    | Conditions     | Min            | Тур | Max            | Unit |  |  |
|----------------------|--------------------------------|----------------|----------------|-----|----------------|------|--|--|
| External Ele         | External Electrical Conditions |                |                |     |                |      |  |  |
| t <sub>MIN_WD</sub>  | WD minimum input pulse width   |                |                | 25  |                | μs   |  |  |
| Electrical Pe        | Electrical Performance         |                |                |     |                |      |  |  |
| V <sub>IN_LO</sub>   | Input low threshold            |                |                |     | 0.25*V<br>DDIO | V    |  |  |
| V <sub>IN_HI</sub>   | Input high threshold           |                | 0.75*V<br>DDIO |     |                | V    |  |  |
| R <sub>PD_MODE</sub> | Internal pull-down resistance  |                |                | 900 |                | kΩ   |  |  |
| t_deglitch_m<br>ode  | MODE pin deglitch time         | rising/falling |                | 100 |                | μs   |  |  |

#### 6.5 I<sup>2</sup>C Interface

#### Table 12: I2C interface

| Parameter              | Description                | Conditions                                 | Min            | Тур | Max            | Unit |  |  |
|------------------------|----------------------------|--------------------------------------------|----------------|-----|----------------|------|--|--|
| Electrical Performance |                            |                                            |                |     |                |      |  |  |
| f <sub>I2C_CLK</sub>   | SCL frequency range        |                                            | 100            |     | 400            | kHz  |  |  |
| V <sub>OUT_LO</sub>    | Output low threshold level | SDA 5mA sink current                       |                |     | VDDI<br>O*0.25 | V    |  |  |
| V <sub>IN_LO</sub>     | Input low threshold level  | Input low threshold level for SDA and SCL  |                |     | VDDI<br>O*0.25 | V    |  |  |
| V <sub>IN_HI</sub>     | Input high threshold level | Input high threshold level for SDA and SCL | VDDI<br>O*0.75 |     |                | V    |  |  |
| ILKG_HILVL             | leakage current            | SDA and SCL, high level                    |                |     | 1              | μΑ   |  |  |



### 6.6 Input Currents

### **Table 13: Input Currents**

| Parameter                   | Description                                             | Conditions                                                                                                                                                                                                                                   | Min | Тур | Max | Unit |  |
|-----------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| Electrical Performance      |                                                         |                                                                                                                                                                                                                                              |     |     |     |      |  |
| BAT_HIZ_BUCK<br>_ON_LDO_OFF | Battery discharge current in<br>Hiz mode, no LDO enable | 0 °C < T <sub>J</sub> < 60 °C, V <sub>VDD_PWR</sub> = 0V or floating, Hi-Z mode, Buck sw itching, no load                                                                                                                                    |     | 0.8 | 1.5 | μΑ   |  |
| BAT_HIZ_BUCK<br>_ON_LDO0_ON | Battery discharge current in<br>Hiz mode, LDO_0 enable  | 0 °C < T <sub>J</sub> < 60 °C, V <sub>VDD_PWR</sub><br>= 0V, Hi-Z mode, Buck<br>sw itching, LDO_0 enabled,<br>No load                                                                                                                        |     | 1.6 |     | μΑ   |  |
| BAT_ACT_LDO<br>0_LDO1_ON    | Battery discharge current in Active battery mode        | 0 °C < T <sub>J</sub> < 85 °C, V <sub>VDD_PWR</sub><br>= 0V, Active battery mode,<br>Buck sw itching, LDO_0 +<br>LDO_1 enabled, I <sup>2</sup> C enabled,<br>V <sub>BAT_UVLO</sub> < V <sub>BAT</sub> < 4.65 V                               |     | 2.5 |     | μА   |  |
| BAT_ACT_BUC K_ON_LDO_OFF    | Battery discharge current in Active battery mode        | 0 °C < T <sub>J</sub> < 85 °C, V <sub>VDD_PWR</sub><br>< V <sub>VDD_PWR_UVLO</sub> , Active<br>battery mode, Buck<br>sw itching, LDO disabled, I <sup>2</sup> C<br>enabled, MODE = low,<br>V <sub>BAT_UVLO</sub> < V <sub>BAT</sub> < 4.65 V |     | 1.1 |     | μΑ   |  |
| BAT_SHIP                    | Battery discharge current in ship mode                  | 0 °C < T <sub>J</sub> < 85 °C, V <sub>VDD_PWR</sub> = 0V, Ship mode                                                                                                                                                                          |     | 2   | 200 | nA   |  |
| lin_buck_on                 | Supply Current for control                              | VvDDPWR_UVLO < VvDD_PWR < Vovp and VvDD_PWR > VvBAT + VsLP Buck sw itching,                                                                                                                                                                  |     | 0.8 | 3   | mA   |  |
| In_chg_read<br>Y            | Supply Current for control                              | 0 °C < T <sub>J</sub> < 85 °C, V <sub>VDD_PWR</sub> = 5 V, Charge ready                                                                                                                                                                      |     |     | 1.5 | mA   |  |

# 6.7 Power-Path Management and Current Limit

Table 14: Power-Path Management and ILIM

| Parameter                           | Description                                 | Conditions                                                        | Min | Тур | Max | Unit |  |  |
|-------------------------------------|---------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|--|--|
| Electrical Pe                       | Electrical Performance                      |                                                                   |     |     |     |      |  |  |
| lusbsuspend                         | Input current in USB suspend mode           |                                                                   |     |     | 2.5 | mA   |  |  |
| V <sub>DROP_IN_TO_</sub><br>VDD_SYS | V <sub>DD_PWR</sub> - V <sub>V</sub> DD_SYS | $V_{VDD\_PWR}$ = 5 V, $I_{IN}$ = 300 mA, includes ball resistance |     | 125 | 170 | mV   |  |  |
| IDDPWR_LIM_M<br>AX                  | Input Current limit                         | Programmable Range MAX,<br>50-mA steps                            |     | 600 |     | mA   |  |  |



| Parameter                          | Description            | Conditions                                  | Min | Тур | Max | Unit |
|------------------------------------|------------------------|---------------------------------------------|-----|-----|-----|------|
| IDDPWR_LIM_M IN                    | Input Current limit    | Programmable Range MIN,<br>50-mA steps      |     | 50  |     | mA   |
| DDPWR_LIM_A<br>CC_RNG_LO           | Current limit accuracy | 50 mA to 100 mA                             | -12 |     | 12  | %    |
| IDDPWR_LIM_A<br>CC_RNG_HI          | Current limit accuracy | 100 mA to 600 mA                            | -5  |     | 5   | %    |
| V <sub>DDPWR_IIN_D</sub><br>wn     | DPM threshold          | At VDD_PWR, programmable range, 100mV steps | 4.2 |     | 4.9 | V    |
| V <sub>DDPWR_IIN_D</sub><br>wn_acc | DPM threshold accuracy |                                             | -3  |     | 3   | %    |

#### 6.8 Protection

#### **Table 15: Protection**

| Parameter                      | Description                                        | Conditions                                      | Min  | Тур  | Max  | Unit |  |
|--------------------------------|----------------------------------------------------|-------------------------------------------------|------|------|------|------|--|
| Electrical Performance         |                                                    |                                                 |      |      |      |      |  |
| V <sub>BAT_</sub> SHRT_T<br>HR | Battery short circuit threshold                    | Battery voltage falling,<br>VDD_PWR=5V          |      | 2    |      | V    |  |
| VBAT_SHRT_H<br>YS              | Hysteresis for V <sub>BAT_SHRT</sub>               |                                                 |      | 100  |      | mV   |  |
| I <sub>BAT_SHRT</sub>          | Battery short circuit charge current               |                                                 |      | ITER |      | mA   |  |
| V <sub>BAT_UVLO_T</sub><br>HR  | Battery under-voltage lockout threshold range      | Programmable range,<br>100mV steps VBAT falling | 2.5  |      | 3    | ٧    |  |
| V <sub>BAT_UVLO_A</sub>        | Default battery under-voltage lockout accuracy     | VBAT_UVLO=2.5V                                  | -3   |      | 3    | %    |  |
| V <sub>BAT_UVLO_H</sub>        | Battery under-voltage lockout threshold hysteresis |                                                 |      | 200  |      | mV   |  |
| V <sub>DDPWR_OVP</sub>         | VDD_PWR over voltage protection threshold voltage  | V <sub>VDD_PWR</sub> rising                     | 5.35 | 5.55 | 5.75 | ٧    |  |
| V <sub>DDPWR_OVP_</sub><br>HYS | Over voltage protection hysteresis                 |                                                 |      | 100  |      | mV   |  |
| t <sub>DEGLITCH_OV</sub>       | Over voltage protection recovery deglitch time     | V <sub>VDD_PWR</sub> falling                    |      | 32   |      | ms   |  |
| Vslp                           | Sleep entry threshold                              | VVDD_PWR - VBAT,<br>VDD_PWR falling             |      | 65   | 120  | mV   |  |
| V <sub>SLP_HYS</sub>           | Sleep-mode hysteresis                              | V <sub>VDD_PWR</sub> rising                     | 80   | 130  | 200  | mV   |  |

Datasheet Revision 3.0 08-Nov-2018



| Parameter                       | Description                                        | Conditions                   | Min | Тур | Max | Unit |
|---------------------------------|----------------------------------------------------|------------------------------|-----|-----|-----|------|
| T <sub>SHDN</sub>               | Thermal shutdown                                   | TJ                           |     | 118 |     | °C   |
| T <sub>HYS</sub>                | Thermal shutdown hysteresis                        | TJ                           |     | 20  |     | °C   |
| tDEGLITCH_TH_<br>SHDN           | Thermal shutdown deglitch time                     | T <sub>J</sub> rising        |     | 1   |     | ms   |
| V <sub>DDPWR_UVL</sub><br>O_HYS | VDD_PWR under-voltage lockout threshold hysteresis | V <sub>VDD_PWR</sub> falling |     | 150 |     | mV   |
| V <sub>DDPWR_UVL</sub><br>O_THR | VDD_PWR under-voltage lockout threshold            | V <sub>VDD_PWR</sub> rising  | 3.4 | 3.6 | 3.8 | V    |

## 6.9 Pushbutton Timer (RIN\_N)

### Table 16: Pushbutton Timer(RIN\_N)

| Parameter                | Description                 | Conditions | Min | Тур | Max | Unit |  |
|--------------------------|-----------------------------|------------|-----|-----|-----|------|--|
| Electrical Performance   |                             |            |     |     |     |      |  |
| V <sub>RIN_N_LOLVL</sub> | Low-level input voltage     |            |     |     | 0.3 | V    |  |
| R <sub>PU_RIN_N</sub>    | Internal pull-up resistance |            |     | 120 |     | kΩ   |  |

# 6.10 Digital Outputs (SYS\_FLT, PWR\_FLT, and ROUT\_N)

### Table 17: Digital Output Pins (SYS\_FLT, PWR\_FLT, and ROUT\_N)

| Parameter              | Description                | Conditions             | Min | Тур | Max            | Unit |  |
|------------------------|----------------------------|------------------------|-----|-----|----------------|------|--|
| Electrical Performance |                            |                        |     |     |                |      |  |
| Vout_lo                | Low level output threshold | Sinking current = 5 mA |     |     | 0.25*V<br>DDIO | ٧    |  |
| ILKG_TO_IN             | Leakage current into pin   | High impedance state   |     | 0   | 12             | nA   |  |
| t <sub>INTR</sub>      | Interrupt pulse width      | SYS_FLT                |     | 128 |                | μs   |  |
| t <sub>RST_D</sub>     | Reset pulse duration       | ROUT_N                 |     | 400 |                | ms   |  |



# 6.11 Buck Regulator

#### Table 18: Buck

| Parameter                       | Description                                | Conditions                                                                            | Min  | Тур  | Max | Unit |  |  |
|---------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------|------|------|-----|------|--|--|
| Electrical Performance          |                                            |                                                                                       |      |      |     |      |  |  |
| R <sub>ON_PMOS</sub>            | High-side on resistance                    |                                                                                       |      | 600  | 800 | mΩ   |  |  |
| R <sub>ON_NMOS</sub>            | Low-side on resistance                     |                                                                                       |      | 300  | 450 | mΩ   |  |  |
| tstart                          | Start-up delay time                        | From BUCK_EN =1 to sw itching                                                         |      | 3    |     | ms   |  |  |
| LIM_SW_PMOS                     | SW current limit PMOS                      | VFB_BUCK=1.8V                                                                         |      | 600  |     | mA   |  |  |
| toff_buck                       | Off time                                   | VFB_BUCK=1.8V                                                                         |      | 270  |     | ns   |  |  |
| f <sub>SW_BUCK</sub>            | Sw itching frequency                       | Continuous conduction mode                                                            |      |      | 3   | MHz  |  |  |
| LIM_PMOS_SO<br>FTSTART          | PMOS switch current limit during softstart |                                                                                       |      | 300  |     | mA   |  |  |
| V <sub>OUT_FB_BUC</sub>         | Buck output voltage range                  | Programmable range, 50 mV steps (Vout_FB_BUCK_HI > 1.9V, VVDD_BUCK>2.7V)              | 0.6  |      | 2.1 | V    |  |  |
| V <sub>OUT_FB_BUC</sub><br>K_HI | Buck output voltage range                  | HI programmable range, 50 mV steps, V <sub>OUT_RANGE_HI</sub> = 1                     | 1.3  |      | 2.1 | V    |  |  |
| V <sub>OUT_FB_BUC</sub><br>K_LO | Buck output voltage range                  | LO programmable range, 50 mV steps, Vout_RANGE_HI=0                                   | 0.6  |      | 1.3 | V    |  |  |
| VOUT_VBUCK_<br>OUT_ACC          | Buck output voltage accuracy               | V <sub>VDD_BUCK</sub> =5 V, PFM mode,<br>louT = 10 mA, <sub>VFB_BUCK</sub> = 1.8<br>V | -2.5 | 0    | 2.5 | %    |  |  |
| V <sub>OUT_LD1_BU</sub>         | DC output voltage load regulation          | V <sub>OUT</sub> = 1.8 V<br>100 mA < l <sub>OUT</sub> < 300 mA                        |      | 0.01 |     | %/mA |  |  |
| V <sub>OUT_LD2_BU</sub>         | DC output voltage load regulation          | V <sub>OUT</sub> = 0.9 V<br>100 mA < l <sub>OUT</sub> < 300 mA                        |      | 0.02 |     | %/mA |  |  |
| VOUT_LINE_BU                    | DC output voltage line regulation          | V <sub>OUT</sub> = 1.8 V l <sub>OUT</sub> = 100 mA                                    |      | 0.1  |     | %/V  |  |  |
| t <sub>STARTUP</sub> BUC<br>K   | Softstart time                             | Vout=1.8V, no load                                                                    |      | 50   |     | μs   |  |  |
| tSTARTUP_L                      | Softstart time                             | VOUT = 0.9 V<br>No load                                                               |      | 25   |     | μs   |  |  |



# 6.12 Boost Regulator

#### Table 19: Boost

| Parameter               | Description                            | Conditions                                                                         | Min  | Тур  | Max  | Unit |
|-------------------------|----------------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| Electrical Pe           | erformance                             |                                                                                    |      |      |      |      |
| tstartup                | Startup time                           | V <sub>VBAT</sub> =3.7 V, C <sub>OUT</sub> =2.2 uF, V <sub>BST_OUT</sub> =12 V     | 2    | 5    |      | ms   |
| lq_shdn                 | Quiescent current                      | V <sub>VDD_BST</sub> =4.65 V Boost disabled                                        |      | 1    | 100  | nA   |
| V <sub>OUT_BST_HI</sub> | Output voltage range, 250 mV step size |                                                                                    | 9    | 12   | 18   | V    |
| Vout_bst_lo             | Output voltage range, 125 mV step size |                                                                                    | 4.5  |      | 9    | V    |
| V <sub>SCP_HI</sub>     | SCP threthhold for higher Vout range   | VOUT_BST=9V to 18V                                                                 |      | 4    |      | ٧    |
| V <sub>BST_UVLO</sub>   | Boost UVLO                             |                                                                                    |      | 2.38 |      | V    |
| V <sub>SCP_LO</sub>     | SCP threthhold for lower Vout range    | VOUT_BST=4.5V to 9V                                                                |      | 2    |      | V    |
| V <sub>OVP</sub>        | OVP threshhold                         | Referenced to nominal VOUT_BST setting                                             |      | 120  |      | %    |
| V <sub>OVP_RLS</sub>    | OVP threshhold                         | Referenced to nominal VOUT_BST setting                                             |      | 100  |      | %    |
| Vout_acc                | Boost output voltage accuracy          | $V_{VDD\_BST} = 3.7 \text{ V}, V_{BST\_OUT} = 12 \text{ V}, I_{OUT} = 10\text{mA}$ | -2.5 |      | 2.5  | %    |
| R <sub>ON_SHDN</sub>    | True shutdown, RDSon resistance        |                                                                                    |      | 100  | 200  | mΩ   |
| R <sub>ON_LS</sub>      | Low side, RDSon resistance             |                                                                                    |      | 300  |      | mΩ   |
| I <sub>LIM_POS</sub>    | Peak current limit                     | Programmable range                                                                 | 0.9  |      | 2.1  | А    |
| LIM_POS_ACC             | Peak current limit accuracy            |                                                                                    | -30  |      | 30   | %    |
| ILIM_SOFTSTAR<br>T      | Softstart current limit                | Programmable range                                                                 | 0.51 |      | 0.92 | Α    |
| f <sub>SW_BST_1M</sub>  | Sw itching frequency                   | Typical value depends on OTP setting. 1MHz                                         | 0.95 | 1    | 1.05 | MHz  |
| f <sub>SW_BST_2M</sub>  | Sw itching frequency                   | Typical value depends on OTP setting. 2MHz                                         | 1.9  | 2    | 2.1  | MHz  |
| t <sub>ON_BST</sub>     | Minimum on time                        |                                                                                    |      | 105  |      | ns   |
| t <sub>OFF_BST</sub>    | Minimum off time                       |                                                                                    |      | 100  |      | ns   |



| Parameter             | Description    | Conditions                      | Min | Тур    | Max | Unit |
|-----------------------|----------------|---------------------------------|-----|--------|-----|------|
| V <sub>OUT_LD</sub>   | Boost load reg | VOUT = 12 V 1mA < lload < 100mA |     | 0.0015 |     | %/mA |
| V <sub>OUT_LINE</sub> | Boost line reg | VOUT = 12 V lload=10mA          |     | 0.2    |     | %/V  |

# 6.13 Battery Monitors (VBAT\_DIV and IMON)

### Table 20: Battery Monitors (VBAT\_DIV and IMON)

| Parameter             | Description                                | Conditions                                         | Min            | Тур          | Max            | Unit |  |  |  |
|-----------------------|--------------------------------------------|----------------------------------------------------|----------------|--------------|----------------|------|--|--|--|
| Electrical Pe         | Electrical Performance                     |                                                    |                |              |                |      |  |  |  |
| AIMON_GAIN            | IMON current gain                          |                                                    |                | 1            |                | mA/A |  |  |  |
| I <sub>IMON</sub>     | VBAT IQ current increase with IMON enabled | 0A discharge current                               |                |              | 4              | μΑ   |  |  |  |
| MON_ACC_HI            | IMON accuracy                              | Discharge current range 100mA to 1A                | -20            |              | 20             | %    |  |  |  |
| MON_ACC_LO            | IMON accuracy                              | Discharge current range<br>10mA to 100mA           | -40            |              | 40             | %    |  |  |  |
| VIMON_MAX             | IMON maximum recommended voltage           | 2.5V <v<sub>VBAT&lt; 4.7V lmon x<br/>Rimon</v<sub> | 1.4            |              |                | V    |  |  |  |
| R <sub>BAT_DIV</sub>  | Voltage divider resistance                 | From VBAT_SNS to GND_DIV                           |                | 150          |                | kΩ   |  |  |  |
| V <sub>BAT_DIV1</sub> | Voltage                                    | 2.5V < V <sub>VBAT</sub> < 4.65V 0°C <<br>Tj <85°C | VBAT*<br>0.585 | VBAT*<br>0.6 | VBAT*<br>0.615 | V    |  |  |  |



### 7 Thermal Characteristics

#### **Table 21: Thermal Characteristics**

| Param eter            | Description                               | Conditions                           | Min | Тур | Max | Unit |
|-----------------------|-------------------------------------------|--------------------------------------|-----|-----|-----|------|
| R <sub>TH_JA_</sub> A | Junction-to-ambient thermal resistance    | JEDEC 8-layer pcb, no airflow        |     | 34  |     | °C/W |
| R <sub>PSI_JC</sub>   | Junction-to-case (top) thermal resistance | Ψл                                   |     | 0.5 |     | °C/W |
| R <sub>TH_JB</sub>    | Junction-to-board thermal resistance      | 1mm from IC edge                     |     | 10  |     | °C/W |
| R <sub>TH_JA_B</sub>  | Junction-to-ambient thermal resistance    | 25mm x 25mm pcb, 8-layer, no airflow |     | 79  |     | °C/W |



# 8 Typical Performance

Unless otherwise noted, VBAT=3.6V, TA=25C



Figure 3: Buck Efficiency, Vout=1.8V



Figure 5: Buck Efficiency, Vout=0.9V



Figure 4: Boost Efficiency, Vout=12V, VIN=VDD\_BST



Figure 6: Buck Regulation, Vout=1.8V





Figure 7: Buck Regulation, Vout=0.9V



Figure 9: Boost Efficiency, Vout=12V, VIN=VBAT



Figure 8: Boost Efficiency, Vout=5V, VIN=VDD BST



Figure 10: Boost Efficiency, Vout=5V, VIN=VBAT





Figure 11: Boost Regulation, Vout=12V



Figure 13: Boost Maximum Load Current Capability



Figure 12: Boost Regulation, Vout=5V



Figure 14: LDO\_0 Dropout, Vin = 3.15V, Vout setting = 3.15V





Figure 15: LDO\_1 and LDO\_2 Dropout, Vin = 3.3V, Vout setting = 3.3V



Figure 17: LDO\_0 Regulation and Dropout, Vout=3.15V



Figure 16: LDO\_0 Regulation and Dropout, Vout=1.80V



Figure 18: LDO\_1 Regulation and Dropout, Vout=3.30V





Figure 19: LDO\_1 Regulation and Dropout, Vout=1.80V



Figure 21: LDO\_2 Regulation and Dropout, Vout=1.80V



Figure 20: LDO2 Load Regulation, Vout=3.30V



Figure 22: Typical Buck Startup, VBAT=3.6V, Vbuck=1.8V and 0.9V, 0A





Figure 23: Typical Boost Startup, VDD\_BST=3.6V, Vout = 5V and 12V, 0A



Figure 25: VBAT IQ, Ship Mode



Figure 24: VBAT IQ, Buck Switching, no load, Hi-Z mode



Figure 26: VDD\_LDO IQ, no load





Figure 27: Charger Efficiency, VDD\_PWR=5V



# 9 Functional Description

#### 9.1 Overview

In a typical application, the DA9070 manages to two power inputs: a battery at VBAT and a USB supply at VDD\_PWR. The larger of these supplies feeds the unregulated system output voltage at VDD\_SYS. VDD\_SYS in turn is used as the input supply to the linear charger, buck, boost, and LDOs. Due to its extremely low IQ (<1uA), the buck can remain always on as the primary system power rail without draining the battery excessively.

When USB power is present, VDD\_SYS will be near 5V and the linear charger is active. When USB power in not connected, VDD\_SYS will track the battery voltage. Battery discharge current can be monitored using the IMON pin. The DA9070 actively manages this power path, reducing charging current and input current as necessary, and allowing VDD\_SYS to draw current from both supplies during peak loads.

The DA9070 includes multiple configurable protection features including battery and input over-current. All settings can be controlled by  $I^2C$ , but stand-alone operation is also possible with features such as a pushbutton input timer, resistor programmable charge settings, and the MODE pin to enable and disable charging.

As there are two input sources, the DA9070 has multiple regions of operation, illustrated below in Figure 28.



Figure 28: Regions of Operation



### 9.2 Battery-Powered Operation

When the power source is unplugged (VDD\_PWR < UVLO), the DA9070 is battery-powered provided that VBAT exceeds VBAT\_UVLO (register 0x0E) In this condition, the device will be in one of three modes: Ship mode, Active battery mode, or High Impedance mode (Hi-Z).

### 9.2.1 Ship Mode

Ship mode is an ultra low leakage standby state that minimizes battery depletion while the product sits on the shelf. Typical battery current in ship mode is 5nA.

There are two methods to enter Ship mode:

- 1. By Register Write
  - a. VDD\_PWR disconnected
  - b. MODE pin high
  - c. Enter Ship mode by setting EN\_SHIPMODE bit high: 0x0D [0] = 1
  - d. The IC enters Ship mode immediately

(If VDD\_PWR is plugged in, Ship mode entry is delayed until power is removed)

- 2. By Pushbutton Timer pin, RIN N
  - a. VDD\_PWR disconnected
  - b. MODE pin high
  - c. Enable RIN\_N control of ship mode: 0x10 [1:0] = 0x01
  - d. Pull RIN\_N low for longer than the reset period: RIN\_N\_PER\_RST (0x10 [7:6])
  - e. The IC enters Ship mode when RIN\_N is released (internally pulled up)

To exit Ship mode, apply VDD\_PWR or toggle RIN\_N low for longer than 50msec. Upon waking from Ship mode, all pre-programmed OTP values are loaded.

### 9.2.2 Active Battery and High Impedance Modes

Under battery power there are two modes of operation, controlled by the MODE pin. A rising edge on MODE puts the DA9070 in Active Battery mode. In this mode, all functions are active.

Conversely, a falling edge on MODE puts the DA9070 into Hi-Z mode, intended to be used during system standby states with low power consumption. In this mode, the following communication functions are placed in a high impedance mode to reduce leakage from the battery: I<sup>2</sup>C interface, the SYS\_FLT and PWR\_FLT status outputs, and watchdog timer (WD).

All other functions and outputs remain active, with the exception of TSD.

Caution: The Thermal Shutdown function is not active in Hi-Z mode. Hi-Z mode should not be used in high power dissipation or heavy load conditions.

Hi-Z mode can also be entered by setting the HZ\_MODE bit to 1 (0x0D [1]); or by using RIN\_N pushbutton by setting 0x10 [1:0] to 2 and pulling RIN\_N low for more than the RIN\_N reset time (0x10 [7:6]).

The DA9070 exits Hi-Z mode at a MODE pin rising edge or when VDD\_PWR is applied. When VDD\_PWR is removed, the part will enter Active Battery mode regardless of the MODE pin state.

The behaviour of the MODE pin depends on whether VDD\_PWR is connected, shown in Table 22. The MODE pin is internally pulled low.



#### Table 22: MODE Functionality

| VDD_PWR      | MODE = 0                    | MODE = 1            |
|--------------|-----------------------------|---------------------|
| Disconnected | Hi-Z mode (edge triggered)  | Active Battery mode |
| Connected    | Charge enabled if CE_N = 0  | Charge disabled     |
|              | Charge disabled if CE_N = 1 |                     |

### 9.2.3 Battery Protection

The DA9070 includes several types of battery protection. The battery is protected during discharge by the IBAT\_DCHG (over-current protection) and UVLO (over-discharge protection) functions. During charging, the TEMP\_SNS function protects against over-temperature, and highly accurate voltage regulation and charging current prevent over-voltage and over-current conditions.

#### 9.2.3.1 VBAT Over-Current Protection (OCP)

The battery discharge over-current protection threshold, IBAT\_DCHG, is selectable from 0.55A to 1.75A at register 0x29 [4:2]. Over-current protection clamps the maximum battery current at the set threshold and is available in all modes of operation. Battery current will begin to be limited approximately 150mA below the protection clamp. When an over-current condition occurs during charging, safety timers and charge termination are suspended.

In an over-current fault, a VBAT\_OCP interrupt is generated at SYS\_FLT and indicated by the event bit 0x04:[2].

All battery current flows from VBAT to VDD\_SYS. Therefore, the IBAT\_DCHG threshold should be set somewhat higher than the maximum expected system current from VDD\_SYS. However, if the threshold is set higher than the battery can support, battery voltage may drop below VBAT\_UVLO before the current is limited. When the IBAT\_DCHG function clamps the battery current, VDD\_SYS will droop. This may cause secondary fault conditions such as VDD\_SYS UVLO.

#### 9.2.3.2 VBAT UVLO and SHORT

The battery under voltage protection threshold can be set from 2.5V to 3.0V at register 0x0E. This should be set at or above the battery's minimum discharge voltage specification. VBAT\_UVLO protects the battery from over-discharge by disconnecting the discharge path when the battery voltage falls below the UVLO threshold.

When a VBAT\_UVLO occurs in battery powered modes (VDD\_PWR not connected), the DA9070 outputs, including VDD\_SYS, will shut down and all registers will be reset to their default OTP values.

VBAT\_UVLO will generate an interrupt at SYS\_FLT and will be indicated by the event bit at 0x04[0].

With VDD\_PWR connected, VBAT\_UVLO is ignored, making pre-charge level charging available down to 0V at VBAT. In this case, a separate fault condition applies: VBAT\_SHORT. The VBAT\_SHORT threshold is typically 2.0V and is indicated by event bit 0x04[3].

### 9.2.3.3 Battery Temperature Sensing

The temperature sense function uses the battery's NTC thermistor to monitor battery temperature. If the battery is too cold or hot, the fast charge current or target voltage is reduced, or charging is terminated. Table 23 summarizes what protective measures are taken in each temperature range.



**Table 23: Battery Thermal Protection Measures** 

| Temperature Range                                        | Voltage at TEMP_SNS                               | tage at TEMP_SNS Charger Action                         |         |
|----------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|---------|
| T <sub>BAT</sub> < T <sub>LO</sub>                       | VTEMP_SNS > VTEMP_LO_THR                          | Charging terminated                                     | TS COLD |
| T <sub>COLD</sub> < T <sub>BAT</sub> < T <sub>COOL</sub> | VTEMP_LO_THR > VTEMP_SNS<br>> VTEMP_COOL_THR      | Charge current = ½ x l <sub>CHG</sub> setting           | TS COOL |
| TCOOL < TBAT < TWARM                                     | Vtemp_cool_thr ><br>Vtemp_sns ><br>Vtemp_warm_thr | Normal charging                                         |         |
| Twarm < Tbat < Thi                                       | VTEMP_WARM_THR > VTEMP_SNS > VTEMP_HI_THR         | Target voltage (V <sub>BAT_CHG</sub> ) reduced by 140mV | TS WARM |
| T <sub>HI</sub> < T <sub>BAT</sub>                       | VTEMP_SNS < VTEMP_HI_THR                          | Charging terminated                                     | TS HOT  |
|                                                          | V <sub>TEMP_SNS</sub> > V <sub>OFF_TEMP_SNS</sub> | Temp sense disabled,<br>Optional Fault                  | TS OFF  |

### **Setting the Resistor Divider**

The four temperature thresholds are fixed percentages of VTEMP as shown in the Electrical Characteristics table. VTEMP is enabled in short pulses to allow the battery temperature to be monitored without drawing unnecessary current through the resistor divider. VTEMP is derived from the VDD\_SYS voltage. The TEMP\_SNS voltage is measured after a deglitch time of 10msec, which precludes any need for filtering at TEMP\_SNS. To avoid measurement error, no filter capacitance larger than 10nF should be added to TEMP\_SNS pin.

Temperature monitoring can be disabled at the TS\_EN register 0x26[1:0], or by pulling TEMP\_SNS above the V<sub>OFF\_TEMP\_SNS</sub> threshold (TS\_OFF). The TS\_OFF state disables temperature sensing, and can optionally be flagged as a fault condition by setting register 0x26:[2] to 1. When TEMP\_SNS is pulled high to enter TS\_OFF, the off state is latched until TEMP\_SNS is disabled.

Temp sense is disabled in Hi-Z mode.

Each temp sense threshold will generate an interrupt at SYS\_FLT and has an event bit at register 0x04 or 0x05.

The battery NTC interfaces to the TEMP\_SNS input through a resistive divider, see Figure 29.





Figure 29: Battery Temperature Sensing with NTC

The resistor divider values (RHI and RLO) are selected as shown below so that the cold and hot TEMP\_SNS thresholds are reached at the corresponding NTC values.

### **Equation 1:**

$$R_{(LO)} = \frac{R_{(COLD)} \times R_{(HOT)} \times \left(\frac{1}{0.398} - \frac{1}{0.15}\right)}{R_{(HOT)} \times \left(\frac{1}{0.15} - 1\right) - R_{(COLD)} \times \left(\frac{1}{0.398} - 1\right)}$$

### **Equation 2:**

$$R_{(HI)} = \frac{\left(\frac{1}{0.398} - 1\right)}{\left(\frac{1}{R_{(IO)}} + \frac{1}{R_{(COLD)}}\right)}$$

### Where

- R<sub>(HOT)</sub> = the NTC resistance at the hot temperature
- R<sub>(COLD)</sub> = the NTC resistance at the cold temperature



The cool and warm thresholds are not independently programmable and are fixed once the cold and hot values are determined. The cool and warm thresholds can be determined by the NTC value at the threshold:

#### **Equation 3:**

$$R_{(COOL)} = \frac{R_{(LO)} \times R_{(HI)} \times 0.35}{R_{(LO)} - R_{(LO)} \times 0.35 - R_{(HI)} \times 0.35}$$

### **Equation 4:**

$$R_{(WARM)} = \frac{R_{(LO)} \times R_{(HI)} \times 0.205}{R_{(LO)} - R_{(LO)} \times 0.205 - R_{(HI)} \times 0.205}$$

#### Where

- R<sub>(COOL)</sub> = the NTC resistance at the cool temperature
- R<sub>(WARM)</sub> = the NTC resistance at the warm temperature

### **Temp Sense Modes of Operation**

The DA9070 provides two modes of battery temperature sense control: auto-mode and host control mode. In auto-mode, the DA9070 enables the VTEMP voltage every 2 second or every 50msec depending on the VDD\_PWR state. At the start of each cycle, the VTEMP voltage is activated for 10ms after which the TEMP SNS voltage is checked. This timing is shown in Figure 30.

Because auto-mode does not rely on the host to operate, it is ideally suited to provide continuous safety monitoring.

In battery powered operation, VTEMP is enabled for only 0.5% of the time which reduces the typical current required for temperature sensing to less than 1uA.

While VDD\_PWR is applied, the Temp Sense function is in auto-mode and host control of the VTEMP period is not available. This is illustrated in the Active Power section of Figure 30.

If lower current consumption is needed, temperature sensing can be controlled by the host. In host-controlled mode, an I2C command activates the same 10msec VTEMP and TEMPS\_SNS cycle.



### **ACTIVE BATTERY (discharging)**



### **ACTIVE POWER (charging)**



### **Host Controlled Mode**



Figure 30: Battery Temperature Sense Timing



### 9.3 Analog Battery Monitor Functions

The DA9070 incorporates two features to support accurate fuel gauging: IMON and VBAT\_DIV. These provide analog discharge current and battery voltage information scaled for compatibility with typical ADC inputs.

Filter capacitors on IMON and VBAT\_DIV should not be used, or should be minimized, in order to minimize any time lag when using these outputs for fuel gauging.

#### **IMON**

The battery discharge current monitor (IMON) sources a current proportional to the battery discharge current at a 1mA/A scale. An external resistor from IMON to GND should be selected to optimize the dynamic range based on battery current range and maximum tolerance of both the DA9070 and ADC inputs. To maintain accuracy, a maximum voltage of 1.4V is allowed at the IMON pin.

IMON can be enabled and disabled at register 0x2A. When enabled, the function draws an additional 4uA of quiescent current from VBAT.

#### **VBAT DIV**

The VBAT\_DIV function divides down the kelvin sensed battery voltage (from VBAT\_SNS) and provides a selectable output scaled at 60% or 30% of VBAT. The dedicated ground at GND\_DIV should be used as the reference point for the VBAT\_DIV output.

This is ideal for driving the differential input of an external ADC in battery monitoring functions.

VBAT\_DIV can be enabled and disabled with the VBAT\_DIV\_EN register at 0x0F[0]. When enabled, the total resistance from VBAT\_SNS to GND is  $150k\Omega$ . To maintain accuracy, a high impedance connection is recommended at VBAT\_DIV. When disabled the VBAT\_DIV resistor divider is disconnected from VBAT to eliminate current drain.

Table 24: VBAT\_DIV Ratios

| VBAT_DIV_SEL, 0x0E:[4] | VBAT_DIV Ratio |
|------------------------|----------------|
| 0                      | 0.6×VBAT       |
| 1                      | 0.3xVBAT       |



### 9.4 Battery Charging

### 9.4.1 Battery Charging Process

When USB power is connected (VDD\_PWR >  $V_{UVLO\_THR}$ ), the DA9070 is in one of four states as listed in Table 25. Charging is enabled and disabled with the MODE pin and CE\_N register at 0x20:[0]. This status is indicated by the STS\_CHG register 0x02:[5:4].

Table 25: Charge status

| MODE pin | CE_N<br>Register<br>0x20 [0] | Існв                | VBAT                 | Status             | STS_CHG |
|----------|------------------------------|---------------------|----------------------|--------------------|---------|
| Eithei   | r High                       | N/A                 | N/A                  | Charge ready       | 0x0     |
| L        | L                            | > ITERM             | <= VBAT_CHG          | Charge in-progress | 0x1     |
| L        | L                            | < I <sub>TERM</sub> | >= V <sub>RCHG</sub> | Charge done        | 0x2     |
| L        | L                            | N/A                 | N/A                  | Fault              | 0x3     |

STS\_CHG is a read-only register which shows immediate charge status. The register does not hold status value and changes its value immediately when the charge status changes.

From the charge ready state, charging begins when the CE\_N bit is low and the MODE input is pulled low. There is approximately 2.5msec delay between enabling charging and charge starting.

Charging current operates in three regions based on battery voltage: pre-charge, fast charge (CC), and constant voltage (CV). These regions are shown in the typical charging example of Figure 31. The charge status (CHG\_STS) is also shown transitioning from the 'charge ready' to 'charge inprogress' to 'charge done' states.



Figure 31: Example 70mAh Charge Cycle

(V\_Pre-charge=3.0V, I\_Pre-charge=7mA, I\_Charge=70mA, V\_Term=4.2V)

Datasheet Revision 3.0 08-Nov-2018



### 9.4.2 Charge In-Progress

Assuming a depleted battery, the battery is initially charged at  $I_{CHG\_PRE}$  until VBAT reaches the precharge threshold, at which point the charge current is increased to  $I_{CHG}$ . The charger continues to charge at constant current (CC) until VBAT approaches the target voltage programmed by VBREG, 0x24:[6:0]. The battery is then charged at near constant voltage (CV) and the charge current gradually falls. Charging ends when the charge current falls below  $I_{TER}$  ( $I_{TER}$  current is the same as  $I_{CHG\_PRE}$ ). If the VDD\_PWR remains plugged in, recharging starts when VBAT falls below the recharge threshold, VBAT\_CHG - 120mV typically.

Charging modes are shown in Table 26.

Table 26: Charging modes

| VBAT Voltage               | Charge Current | Charge mode      | Pre-charge timer | Main timer |
|----------------------------|----------------|------------------|------------------|------------|
| < Vprecharge               | PRE_CHG        | Pre-charge       | Running          | Running    |
| > Vprecharge<br>< Vbat_chg | Існв           | CC (fast charge) | Reset            | Running    |
| = V <sub>BAT_CHG</sub>     | < Ichg         | CV               | Reset            | Running    |
| = V <sub>BAT_CHG</sub>     | =ITERM         | Termination      | Reset            | Reset      |

From the charge ready state, the device enters charge in-progress state when all conditions below are met.

- V<sub>VDD\_PWR</sub> > V<sub>BAT</sub> + V<sub>SLP</sub> (not in sleep mode)
- VBAT< Recharge threshold</li>
- RMEAS sequence completed, if enabled
- 50ms TEMP\_SNS delay, if enabled
- MODE input is pulled low and CE\_N register is set to 0

If these conditions are met, charging starts automatically at the appropriate level when VDD\_PWR is connected.

### 9.4.3 Pre-charge and Termination Current

In pre-charge mode, a constant low level charge current is supplied to the battery, up to 50mA. Termination current is the charge current in CV mode at which charging is terminated. Both precharge current and termination current are identical and cannot be controlled independently. The current setting is selectable by the IPRETERM register at 0x23 within a range of 0.5mA to 50mA. Pre-charge and termination currents can also be set by an external resistor connected to the ITER\_CHG pin.

Charge termination can be disabled by setting the termination enable bit at 0x21:[4] to 0. TS\_WARM and TS\_COOL conditions can also optionally disable termination at 0x21:[6:5]. This may be useful in conditions where the available charging current is reduced due to system load, or when charge current is reduced due to fault conditions.

The pre-charge to fast charge threshold voltage is programmable between 2.7V and 3.2V with the VBPRECHG register at 0x25: [2:0]. The threshold has 200mV of hysteresis. When VBAT rises above the pre-charge threshold voltage, fast charging begins.

Pre-charging is indicated by an SYS\_FLT interrupt and event bit at 0x05.



### 9.4.4 Fast Charge Current

In fast charge mode, a constant charging current is supplied to the battery at up to 500mA. Fast charge current is selectable by the ICHG registers, 0x22. This can also be set by an external resistor connected to ILIM\_CHG pin. Charge current is programmable from 5mA to 500mA with an accuracy of +/-5% over the full range. Fast charge current settings down to 2mA are available with some OTP variants.

When VBAT reaches V<sub>BAT CHG</sub> the device ends CC fast charge operation and starts CV operation.

### 9.4.5 CV Voltage Regulation and Termination

CV charging mode begins when the battery voltage rises into the regulation range. The regulated battery voltage, V<sub>BAT\_CHG</sub>, can be set between 3.6V and 4.65V by the VBCHG register at 0x24. Regulation accuracy is +/-0.5% in CV mode.

When the DA9070 enters CV mode, charge current begins gradually decreasing, while battery voltage remains regulated at V<sub>BAT\_CHG</sub>. When charge current drops to the termination current level, charging is terminated and the charge status, STS\_CHG, changes to charge done.

Charge done is indicated by an SYS\_FLT interrupt and event bit at 0x05.

To ensure that the charging current is below the termination level, termination will not occur until the peak current is below the threshold. In noisy conditions or at very low termination currents, the average battery current at termination may be a few mA below the set threshold.

### 9.4.6 Charge Done and Recharge

To prevent rapid iterations of charging and discharging from the charge done state, there is 120mV of hysteresis below the CV regulation level,  $V_{\text{RCH}}$ . Charging will not restart until VBAT falls below this threshold. In addition there is a 32msec deglitch time for noise immunity.

Recharging will start automatically, when VBAT falls below the V<sub>RCH</sub> threshold...

Recharging is indicated by an SYS FLT interrupt and event bit at 0x05.

### 9.4.7 Charge Faults

The DA9070 identifies multiple conditions as charge faults, indicated by the STS\_CHG status bit. These conditions may reduce the charge current, reduce the target battery voltage, or take other actions. All are indicated by an interrupt and event bit. When the charger is unable to provide the programmed charge current to the battery, such as when VDD\_PWR is in current limit, the termination current is ignored and charging is allowed to continue until the safety timer expires. All of the fault and event interrupts that affect charging are summarized in Table 27. VBAT\_UVLO and VBAT\_SHORT are included in the table although they are not indicated as faults when VDD\_PWR is present. Normal pre-charging will continue in both cases.

Table 27: Charge Faults

| Fault           | Charging | Action                                | STS_CHG | Termination | Safety timer |
|-----------------|----------|---------------------------------------|---------|-------------|--------------|
| VDD_PWR OVP     | Suspend  | VDD_PWR<br>open                       | Fault   | -           | Reset        |
| VDD_PWR<br>UVLO | Suspend  | VDD_PWR<br>open                       | Fault   | -           | Reset        |
| VDD_PWR<br>DPM  | Continue | VDD_PWR<br>current limit<br>decreased | Fault   | Disable     | x2           |



| VDD_PWR ILIM          | Continue   | VDD_PWR current limited         | Fault       | Disable | x2      |
|-----------------------|------------|---------------------------------|-------------|---------|---------|
| VBAT DPPM             | Continue   | Charge current reduced          | Fault       | Disable | x2      |
| VBAT OCP              | Suspend    | VBAT current limited            | Fault       | -       | Suspend |
| Sleep mode            | Suspend    |                                 | Fault       | -       | Suspend |
| Supplement<br>mode    | Suspend    | Battery<br>discharging          | Fault       | -       | Suspend |
| TS COLD               | Suspend    |                                 | Fault       | -       | Suspend |
| TS HOT                | Suspend    |                                 | Fault       | -       | Suspend |
| TS COOL               | Continue   | Charge current reduced to ½     | In-progress | Disable | x2      |
| TS WARM               | Continue   | VBAT_CHG<br>reduced by<br>140mV | In-progress | Disable | x1      |
| TS OFF (fault option) | Suspend    |                                 | Fault       | -       | Reset   |
| Safety timer          | Suspend    |                                 | Fault       | -       | Reset   |
| Over-temp.            | Suspend    |                                 | Fault       | -       | Reset   |
| VDD_SYS<br>UVLO       | Suspend    | Pow er-cycle                    | Fault       |         | Reset   |
| VBAT Short            | Pre-charge |                                 | In-progress |         | x1      |

There are several option bits available to modify the fault behaviour described above. Termination can be enabled during TS\_WARM and TS\_COOL, a TS\_HOT fault can trigger a power-cycle, and a TS\_OFF condition can trigger a fault or simply disable the battery Temp Sense feature.

### 9.4.8 Safety Timers

The safety timer starts counting as soon as a charge cycle begins, ensuring that the charge cycle is terminated even if the battery fails to reach the termination condition. The duration of the timer, t<sub>MAXCHG</sub>, is set by register 0x21:[1:0] between 30 minutes and 9 hours. If the safety timer expires before charging is terminated, SYS\_FLT toggles, and the CHG\_TMR event bit is set to 1.

In pre-charge mode, the timer period is 10% of the safety timer setting. The pre-charge timer counts during pre-charging and is reset at the transition to fast-charge. If the charger is still in pre-charge at the end of the pre-charge timer period, the charge cycle is terminated. The main safety time is running during both fast charge and pre-charge modes.

To reset the safety timer and resume charging after the timer has expired, toggle the MODE pin or the CE\_N bit, or remove and re-connect VDD\_PWR.

Charge faults may cause the timer duration to be doubled, suspended, or reset as described in Table 27. The timer doubling function can be doubled using the TMR2x\_EN bit at 0x21:[3].



Table 28. Safety Timer register settings (0x21)

| TMR | Pre-charge timer | Main timer |
|-----|------------------|------------|
| 0x0 | 3 min            | 30 min     |
| 0x1 | 18 min           | 3 h        |
| 0x2 | 54 min           | 9 h        |
| 0x3 | (Disable)        | (Disable)  |

### 9.5 USB Powered Operation and Power Path Management

The DA9070 monitors battery voltage and current as well as VDD\_PWR input voltage and current during all modes of operation. At all levels of operation, the appropriate charge current is maintained while protecting the battery, system connections, and the input supply from over-voltage and over-current and other potential fault conditions.

The DA9070's power path management features ensure smooth transitions from charging to reduced charging to battery supplementing the load during load peaks.

### 9.5.1 Under-Voltage Lockout (VDD PWR UVLO)

The UVLO threshold for VDD\_PWR is 3.6V (typical). Below this voltage, VDD\_PWR will be disconnected from the power path and the DA9070 will be in battery powered operation. VDD\_PWR UVLO will cause SYS\_FLT to toggle and will set the VDD\_PWR\_UVLO event bit to 1.

The UVLO threshold has typically 150mV of hysteresis on the rising edge. When VDD\_PWR rises above this threshold, charging is re-enabled. UVLO recovery will also toggle the SYS\_FLT interrupt and will set the UVLO recovery event bit.

### 9.5.2 Sleep Mode

Sleep mode behaviour is similar to VDD\_PWR\_UVLO, but the falling threshold is relative to VBAT. When VDD\_PWR falls within 65mV (typical) of VBAT, sleep mode is activated. In sleep mode, VDD\_PWR is disconnected from the power path, SYS\_FLT toggles, and the SLP event bit is set to 1. When VDD\_PWR falls into the range of sleep mode, it will already be in DPPM mode (VDD\_PWR<VBAT\_CHG), therefore charge current will already be reduced to zero.

### 9.5.3 VDD PWR Current Limit (IDD PWR LIM)

The VDD\_PWR current limit feature protects both the DA9070 and the USB supply from excessive current. The current limit threshold is programmable from 50mA to 600mA in 50mA steps at register 0x27. When the input current reaches the set threshold, VDD\_PWR current is clamped and an event bit is set at register 0x03. If the load at VDD\_SYS increases, the VDD\_SYS voltage will drop eventually triggering a VDD\_SYS UVLO.

The DPM function, when enabled, will reduce the current limit threshold as USB input voltage is reduced.

### 9.5.4 Input Voltage Dynamic Power Management (DPM)

If the charge current and system load exceed the current capability of the VDD\_PWR input source, the input voltage will drop. Dynamic power management (DPM) prevents the input from dropping below the nominal USB range and into DPPM mode by scaling down the VDD\_PWR current limit (IDDPWR LIM) until it matches current capability of the USB source.



This feature becomes active when VDD\_PWR falls below VDDPWR\_IIN\_DWN, which is programmable between 4.2 V and 4.9 Vat 0x28:[2:0]. The DPM feature can be disabled by setting the VDD\_PWR\_DPM\_DIS bit to 1. However, when DPM is disabled, the USB power source may be pulled down, triggering sleep mode or input UVLO.

The VDD\_PWR\_DPM event bit is set to 1 and the SYS\_FLT pin toggles whenever the DA9070 is in this current-limited mode. In charging mode, termination is ignored to allow the battery to be charged with whatever current is still available.

### 9.5.5 Dynamic Power Path Mode (DPPM)

Dynamic Power Path Mode (DPPM) manages the situation in which the total charging and system current exceeds the VDD\_PWR current limit. When the input current is clamped, V<sub>VDD\_SYS</sub> drops until it reaches V<sub>DD\_SYS\_THR\_DPPM</sub> (DPPM threshold). In DPPM operation, charging current is reduced as needed to service the system current at VDD\_SYS. DPPM is only active during charging, and will toggle SYS\_FLT and set an interrupt bit at register 0x04.

If  $V_{VDD\_SYS}$  drops further due to increasing load, the DA9070 eventually enters Battery supplement mode.

### 9.5.6 Battery Supplement Mode

The DA9070 enters Battery Supplement mode when VDD\_SYS falls below VBAT. Supplement mode occurs in USB powered operation, regardless of whether the battery is charging or not. Similar to DPPM mode, the total current at VDD\_SYS exceeds the VDD\_PWR current limit, causing VDD\_SYS to drop until it reaches the VBAT voltage. In this mode, the battery supplies current to VDD\_SYS, thus supplementing the input current to supply the system demands. In battery supplement mode, the discharge current from the battery is limited by the over-discharge protection.

Supplement Mode toggles the SYS\_FLT pin and sets an event bit at 0x05.

The device exits Supplement Mode when the system load is reduced and VDD\_SYS rises above VBAT.

### 9.5.7 Input Over-Voltage Protection (VDD\_PWR\_OVP)

The DA9070 protects itself (and downstream connections to VDD\_SYS) against input over-voltage conditions by disconnecting VDD\_PWR from the power path. Over-voltage protection kicks in immediately when VDD\_PWR exceeds the OVP threshold. Over-voltage events are common at USB plug-in due to the inductance of the long cable, where the transient overshoot may exceed 10V depending on cable length, quality, and input capacitance. The VDD\_PWR input is capable of withstanding up to 20V and will remain in OVP until the voltage returns to nominal levels. During OVP, VDD\_PWR is disconnected from the power path and the DA9070 will be in normal battery powered operation.

When an over-voltage occurs, the event bit is set to 1 and SYS-FLT toggles.

### 9.5.8 VDD PWR Input Supply Impedance

The DA9070 charging path is typically supplied by a 5V USB source. USB cable resistance can range from 100's of milliohms to ohms. At higher charging currents, this parasitic input impedance may cause VDD PWR to drop from 5V into the DPM range.

High USB cable resistance can lead to oscillations in DPM or Sleep mode. As VDD\_PWR drops, the DA9070 attempts to reduce current demand, which in turn causes VDD\_PWR and current draw to increase again. Follow the guidelines in Figure 32 to ensure that the DA9070's internal hysteresis will be sufficient to overcome these effects. The worst case is at highest battery voltage, the VBAT\_CHG regulation point.



It is recommended to always enable the DPM function, with the threshold set at least 0.4V above the VBAT\_CHG voltage. Referring to Figure 32, with a DPM setting of 4.5V and VBAT=4.2V, the system has the potential to oscillate at any current greater than 75mA. Note that this would only occur if VDD\_PWR drops into the DPM or sleep region. For this example, a DPM setting of 4.6V or 4.7V is recommended for currents above 75mA.



Figure 32: VDD\_PWR DPM setting recommendations

(based on typical USB cable impedance)



### 9.6 Power-Cycling

The power-cycle function disables all outputs (buck, boost, and LDOs) for a programmable time period and then restarts the outputs. Power-cycle can be initiated by a fault condition, RIN\_N pushbutton, VDD\_PWR insertion, or I2C command. The primary purpose of power-cycling is to clear a serious fault condition such as IC over-temperature (OVT) or to reset the host.

### 9.6.1 Requested Power-cycle

The power-cycle settings are configured at register 0x12. There are 3 methods to enter power-cycle: by register write to PWR\_CYC\_FRC, by holding the RIN\_N pushbutton low for the reset period, or by inserting and removing VDD\_PWR. The setting options are summarized in Table 29.

| Table 29: Power | Cycle | ırıgger | Settin | gs |
|-----------------|-------|---------|--------|----|
|                 |       |         |        |    |

| PWR_CYC_EN<br>0x12 [0] | PWR_CYC_MODE<br>0x12 [1] | RIN_N RESET<br>wake-up timer | VDD_PWR insertion/removal | PWR_CYC_FRC<br>0x12 [2] |
|------------------------|--------------------------|------------------------------|---------------------------|-------------------------|
| 0x0                    | (don't care)             | Disable                      | Disable                   | Disable                 |
| 0x1                    | 0x0                      | Disable                      | Enable                    | Enable                  |
| 0x1                    | 0x1                      | Enable                       | Disable                   | Enable                  |

After any of these three host or user-initiated power-cycles, the Buck, Boost, and LDO outputs will be disabled. When auto-restart occurs, only the Buck will restart. All register settings are preserved at restart with the exception of the output enable registers. There is also a READ clear event bit at 0x02:[1] to indicate that a power-cycle has occurred.

Two timers apply to power-cycling: the wait timer and the period timer. The wait time allows the host to take action before power is shut down and can be set between 0 seconds and 2 seconds. The period timer controls how long the outputs are powered down before restart and can be set between 5 and 20 seconds. Both timers are programmable at register 0x12.

Figure 33 below shows the power-cycle timing using the RIN\_N pushbutton. The RESET time is set at register 0x10:[7:6]. The RIN\_N pushbutton timer can be used for power-cycling only when VDD\_PWR is present.



Figure 33: Power-Cycle by Pushbutton Timer

Alternately, the VDD\_PWR plug can be used to initiate a power-cycle as shown in Figure 34. VDD\_PWR must go low and high 3 times within 8 seconds. After the 8 second period, the power-cycle will begin.





Figure 34: Power-Cycle by VDD\_PWR Insertion

The force power-cycle bit (PWR\_CYC\_FRC) follows the same power-cycle period and behaviour, but does not impose any wait time; power-cycle shutdown occurs immediately.

### 9.6.2 Fault Triggered Power-cycle

The DA9070 will also initiate a power-cycle in response to various fault conditions, listed in Table 30. Those not listed as "always on" will trigger a power-cycle only if that option is enabled. Fault triggered power-cycles are intended to protect the system from a potentially damaging condition. The behaviour is therefore somewhat different to a user-initiated power-cycle.

When a fault triggered power-cycle occurs, the wait time is skipped and all outputs will be shut-down immediately. When the power-cycle period ends, the initial OTP register values are re-loaded at restart, including any outputs that are enabled by default.

A fault triggered power-cycle will also disable VDD\_SYS, thus creating a complete power system restart (a host or user-initiated power-cycle does not disable VDD\_SYS).

Table 30: Power-Cycle Faults

| Power-cycle Fault triggers | 0x13 register bit | I2C Selectable |
|----------------------------|-------------------|----------------|
| Battery Temp Sense HOT     | 0                 | YES            |
| Thermal Shutdown (OVT)     | NA                | Alw ays On     |
| VBAT UVLO                  | 2                 | YES            |
| VDD_SYS UVLO               | NA                | Alw ays On     |
| BUCK OCP                   | 4                 | YES            |
| BUCK OVP                   | NA                | Alw ays On     |
| BUCK UVP                   | NA                | YES            |



#### 9.7 Standalone Mode

The DA9070 can operate without I<sup>2</sup>C communication using external resistors to program three settings. Fast charge current, input current limit, and termination and pre-charge current can be set by external resistors at the ITER\_CHG, ILIM\_PWR and ILIM\_CHG pins, respectively.

This feature is enabled by the RMEAS\_EN register at 0x20 [1]. Whenever VDD\_PWR is plugged-in, these three external resistors are evaluated and the control registers are set appropriately. If the pins are connected to ground, the internal register values will be used.

If used, all three resistors must be installed. If any of the three pins is grounded, all three currents will be determined by their respective register values.

The specification of RMEAS\_EN register is described in Table 31.

Table 31: Enabling External Resistor Setting Mode

| RMEAS_EN 0x20:[1] External resistance [Ω] |              | Setting                             |
|-------------------------------------------|--------------|-------------------------------------|
| 0                                         | (don't care) | Register settings used              |
| 1                                         | 0            | Register settings used              |
| 1                                         | > 0          | Calculated from external resistance |

### 9.7.1 Termination and Pre-Charge Current Programming (ITER\_CHG)

The pre-charge and termination currents are the same value and set with the same resistor. When using the external resistor setting method, they can be set to 5%, 10%, 15%, or 20% of the fast charge current.

Connect a resistor from the ITER\_CHG pin to ground. Table 32 shows the recommended resistor values to set the pre-charge and termination currents.

Table 32: ITER\_CHG Recommended Resistor Values

| % of ILIM_CHG (typ)              | Resistance (kΩ) |
|----------------------------------|-----------------|
| 5                                | 68              |
| 10                               | 22              |
| 15                               | 8.2             |
| 20                               | 2.2             |
| Register Setting at 0x23 is used | 0               |

Once VDD\_PWR is connected, the set pre-charge and termination values can be read at register 0x20:[5:4].

The pre-charge current cannot be set higher than 50mA, or lower than 0.5mA. Settings which are out of range will result the minimum or maximum current setting. For example, with a 400mA fast charge current, a 20% setting would result in 80mA, but the actual pre-charge current will be the maximum value of 50mA.



### 9.7.2 Input Current Limit Programming (ILIM\_PWR)

VDD\_PWR input current limit is programmed by a resistor connected from the ILIM\_PWR pin to ground. The resistor value can be calculated as:  $R_{ILIM\_PWR}(\Omega) = \frac{1000}{ILIM(A)}$ 

Not all current limit register settings are available in resistor setting mode. The available current limit settings and corresponding resistor values are shown in Table 33.

Table 33: ILIM PWR Recommended Resistor Values

| VDD_PWR ILIM (typ)               | Resistance (kΩ) |  |
|----------------------------------|-----------------|--|
| Register setting at 0x27 is used | 0               |  |
| 600mA                            | 1.6             |  |
| 500mA                            | 2.0             |  |
| 400mA                            | 2.7             |  |
| 300mA                            | 3.6             |  |
| 200mA                            | 5.1             |  |
| 150mA                            | 6.8             |  |
| 100mA                            | 10.0            |  |
| 50mA                             | 20.0            |  |

### 9.7.3 Charge Current Programming (ILIM\_CHG)

Fast charge current is programmed by a resistor connected from the ILIM\_CHG pin to ground. The resistor value can be calculated as:  $R_{ILIM\_CHG}(\Omega) = \frac{1000}{FastCharge(A)}$ 

Not all fast charge register settings are available. The available current limit settings and corresponding resistor values are shown in Table 34.

Table 34: ILIM\_CHG Recommended Resistor Values

| Fast Charge Current (typ)        | Resistance (kΩ) |
|----------------------------------|-----------------|
| Register setting at 0x22 is used | 0               |
| 500mA                            | 2.0             |
| 400mA                            | 2.7             |
| 300mA                            | 3.6             |
| 200mA                            | 5.1             |
| 150mA                            | 6.8             |
| 100mA                            | 10.0            |
| 70mA                             | 15.0            |
| 50mA                             | 20.0            |
| 40mA                             | 27.0            |
| 30mA                             | 36.0            |
| 20mA                             | 51.0            |
| 15mA                             | 68.0            |

Datasheet Revision 3.0 08-Nov-2018



| Fast Charge Current (typ) | Resistance (kΩ) |
|---------------------------|-----------------|
| 10mA                      | 100.0           |
| 7mA                       | 150.0           |
| 5mA                       | 200.0           |

### 9.8 Host and Pushbutton Communication

The DA9070 features multiple digital pins for host and user communication, as listed in Table 35 with connections shown in Figure 35.

Table 35: Digital pins for Host and Pushbutton Interface

| Pin Name  | Description                                                                                                                           |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| SCL / SDA | PC Interface                                                                                                                          |  |
| MODE      | Mode control input Used to enter Hi-Z mode and control charging (Edge triggered for Hi-Z control; Level triggered for charge control) |  |
| RIN_N     | Pushbutton Interface Used to wake up from ship mode and Hi-Z mode Also used to generate a low-active reset pulse on ROUT_N            |  |
| SYS_FLT   | IRQ Interrupt output flag Also functions as a charging status indicator                                                               |  |
| PWR_FLT   | Pow er Input status flag  Can also be configured as a voltage shifted RIN_N output                                                    |  |
| ROUT_N    | Host Reset output which is controlled by RIN_N                                                                                        |  |
| WD        | Watchdog input                                                                                                                        |  |



Figure 35: Digital Pin Connections



### 9.8.1 Watchdog Input and Timer

A programmable watchdog timer, WD, is available to detect a stall in the host. The WD function is enabled or disabled at register 0x14:[1:0]. Each time the host initiates I<sup>2</sup>C or toggles the watchdog input, the timer resets. If no host activity is detected within the timeout period, the DA9070 toggles the SYS\_FLT flag and sets the WD event bit at 0x07 to 1. If the register reset option is enabled, the outputs are disabled for a period of typically 20msec and then re-enabled to reset the host. The watchdog is automatically re-activated and the pre-programmed OTP values are loaded (except for RIN\_N\_RST\_ROUT\_EN and RIN\_N\_RST\_REC at register 0x10:[3:0]).

The watchdog timeout period is programmable to 25 or 50 seconds via the 0x14 register.

Optionally, the WD function can also toggle the ROUT\_N pin, also selectable at register 0x14.

The WD EN register selects when the watchdog timer is available as described in Table 36.

Table 36: WD\_EN register 0x14 [1:0]

| Register value | Charge mode | Active battery mode | Hi-Z mode |
|----------------|-------------|---------------------|-----------|
| 0x0            | Disable     | Disable             | Disable   |
| 0x1            | Enable      | Disable             | Disable   |
| 0x2            | Enable      | Enable              | Disable   |
| 0x3            | Enable      | Enable              | Enable    |

The WD\_CLR\_SEL register selects which activity the WD uses to clear the timer, described in Table 37.

Table 37: WD\_CLR\_SEL register 0x14 [3:2]

| Register value | Description                                      |
|----------------|--------------------------------------------------|
| 0x0            | Only PC clears the timer                         |
| 0x1            | Only WD pin clears the timer                     |
| 0x2            | Both I <sup>2</sup> C and WD pin clear the timer |
| 0x3            | Reserved                                         |

Figure 36 shows how to periodically feed the watchdog and what happens when the processor stalls.



Figure 36: Watchdog Behaviour



#### 9.8.2 **VDDIO**

VDDIO is the I/O supply rail for the DA9070. I<sup>2</sup>C communication (SDA, SCL), MODE, WD, ROUT\_N, SYS FLT, and PWR FLT are all referenced to the VDDIO level.

VDDIO is an input pin, which can be supplied with any voltage between 1.4V and 3.3V as required to interface with the host. However, the VDDIO voltage must not be higher than the VDD\_PWR and VBAT voltages. Therefore, it is recommended to use the Buck or LDO output to supply VDDIO. The VDDIO pin should be bypassed with a 1uF capacitor placed close to the pin, and grounded to AGND.

### 9.8.3 Interrupt Events and Status Control (SYS\_FLT, PWR\_FLT)

The DA9070 has an interrupt interface for 35 individual events. Some of these events are categorized as charge fault events. See 9.4.7 for more details about charge faults.

There is a READ-only event bit for each interrupt in the SYS\_IMR registers 0x03 through 0x07. A high state indicates that an event has occurred. The bit will be kept in a high state, even if the fault condition is removed, until the bit is cleared. These are READ clear bits which can be READ once to identify the event, and READ a second time to reset the bit to 0.

The DA9070 provides two open drain output flags to indicate system status and interrupts, SYS\_FLT and PWR\_FLT. These should be pulled up to VDDIO with a 1 k $\Omega$  to 100 k $\Omega$  resistor. Both pins have configuration options which can be selected at register 0x11.

The PWR\_FLT output can be configured as an indicator of the VDD\_PWR status, or as a level-shifted RIN N monitor. Both options are shown below in Figure 37 and Figure 38.

When used as a level shifted RIN\_N monitor, there is a typical delay of 1.5msec between RIN\_N and PWR\_FLT signals.

In the case of VDD\_PWR status indicator, PWR\_FLT goes low only when VDD\_PWR is within a valid range. In both cases a high state is high impedance.



Figure 37: PWR\_FLT configured as RIN\_N monitor, 0x11:[4]=1



Figure 38: PWR\_FLT configured as VDD\_PWR status indicator, 0x11:[4]=0

The SYS\_FLT output indicates interrupt events with a 128usec pulse, and can be also be configured to indicate charging in progress. SYS FLT is configured at 0x11:[0] as shown in Table 38.

Table 38: SYS\_FLT Configuration, 0x11: [0]

| Register Setting | Charge indicator                    | IRQ interrupt polarity                        |
|------------------|-------------------------------------|-----------------------------------------------|
| 0                | Disabled                            | Active-low                                    |
| 1                | SYS_FLT low when charge in progress | Active-low when charge is not in-<br>progress |
|                  |                                     | Active-high when charge is in-<br>progress    |

Datasheet Revision 3.0 08-Nov-2018



The SYS\_FLT interrupt flag can be masked for each individual interrupt by setting its mask bit to 1. Mask registers, SYS\_IMR, are at registers 0x08 through 0x0C. Masking an interrupt will mask the SYS\_FLT flag, but does not mask the event bit.

Once an interrupt has occurred, the SYS\_FLT flag will not toggle a second time for the same interrupt. The event bit must first be READ cleared before SYS\_FLT will respond to that event again.

### 9.8.4 Pushbutton Reset Timer and Reset Output (RIN N and ROUT N)

The RIN\_N input can be used to manually control the DA9070 even in ship mode, Hi-Z mode, or when the host has stalled. The pin has three functions: enter/exit ship mode, enter Hi-Z mode, and toggle the ROUT\_N reset output. RIN\_N is active in all modes of operation. The pin is internally pulled high and can be pulled directly to ground with an external pushbutton to activate the timer.

When RIN\_N is pulled low, a reset timer begins counting. There are three programmable RIN\_N timers; each associated with an event bit. Each time the RIN\_N timer passes the programmable count the SYS\_FLT flag toggles, and a WAKE event bit is set. In this way, requests to the host can be generated by pressing the button for different durations. The first two timers are WAKE1 and WAKE2; the third timer is the RESET timer. If RIN\_N is held low for the set RESET time, the DA9070 can be set to enter ship mode, enter Hi-Z, or initiate a power-cycle. The WAKE and RESET periods are set as shown in Table 39.

| Timer Name | Timer control register      | Programmable Period |
|------------|-----------------------------|---------------------|
| WAKE1      | RIN_N_PER_WAKE1<br>0x10 [4] | 50 ms<br>500 ms     |
| WAKE2      | RIN_N_PER_WAKE2<br>0x10 [5] | 1.0 s<br>1.5 s      |
| RESET      | RIN_N_PER_RST<br>0x10 [7:6] | 4 s<br>8 s<br>10s   |

Table 39: RIN N Pushbutton wake-up timer control (0x10)

The timer status registers, WAKE1, WAKE2, and RESET, are at 0x07. As with all other events, the SYS FLT flag can be masked. The RIN N timing is described in Figure 39.

14s



Figure 39: RIN\_N Pushbutton Reset Timer timing diagram



The RESET behaviour is configurable with the options shown in Table 40.

Table 40: RIN\_N Reset Timer Configuration

| Register          | Configuration Description                                     |  |
|-------------------|---------------------------------------------------------------|--|
| RIN_N_RST_REC     | 0: RESET event has no effect                                  |  |
| 0x10 [1:0]        | 1: Enter ship mode at RESET                                   |  |
|                   | 2: Enter Hi-Z mode at RESET                                   |  |
| PWR_CYC_MODE      | 0: Power-cycle triggered by VDD_PWR insertion / removal       |  |
| 0x12 [1]          | 1: Power-cycle triggered by RESET timer when VDD_PWR present  |  |
| RIN_N_RST_ROUT_EN | 0: Disable ROUT_N toggle at RESET                             |  |
| 0x10 [3:2]        | 1: Enable ROUT_N toggle at RESET                              |  |
|                   | 2: Enable ROUT_N toggle at RESET only when VDD_PWR is present |  |

The RIN\_N timer can also be used to exit Ship mode. A WAKE1 event will trigger Ship mode exit, with WAKE2 and RESET being ignored.

If ROUT\_N is enabled, a RESET event will cause the ROUT\_N output to toggle low for 400msec (typ). ROUT\_N is an open-drain output that should be pulled-up to the logic rail with a  $1 \text{k}\Omega$  to  $100 \text{k}\Omega$  resistor.

### 9.8.5 System Status Register

The System Status register (0x02) indicates the status of five system functions:

- BUCK: High = enabled with no faults
- BOOST: High = enabled with no faults
- Charge Status: Ready, Charge in Progress, Charge Done, or Fault
- MODE: Logic state of the MODE pin
- Power-Cycle: High indicates that a power-cycle has occurred

Only the power-cycle bit shows previous events and is read-clear. The others are READ only, reflecting the current status.

### 9.8.6 I<sup>2</sup>C Programming

The DA9070 includes an I<sup>2</sup>C compatible interface which allows READ/WRITE access to all registers. The interface is disabled in some modes and is configurable as described in Table 41.

Table 41: I<sup>2</sup>C interface Configuration

| I2C_HIZ_EN<br>0x15 [0] | Ship mode | Hi-Z mode | Active battery mode | Charge mode |
|------------------------|-----------|-----------|---------------------|-------------|
| 0                      | disabled  | disabled  | active              | active      |
| 1                      | disabled  | active    | active              | active      |

 $I^2C$  communication uses the SDA and SCL are open drain I/O pins. These should be pulled up to VDDIO with a  $1k\Omega$  to  $100k\Omega$  resistor. SCL is the serial clock generated by the host and SDA is the serial address and data input/output.



The DA9070 is compatible with the standard I<sup>2</sup>C protocol but only operates as a slave. The I<sup>2</sup>C bus supports a frequency range of 400kHz (fast mode) to 100 kHz (slow mode). The transfer protocol is the same whether operating in fast or slow mode.

The device supports 8-bit addressing only. The I<sup>2</sup>C slave ID is 7-bit and can be set at register 0x40 [6:0], with a range of 00 to 7F.

When active, the I<sup>2</sup>C bus is monitored at all times for a valid SLAVE address, and an ACKNOWLEDGE (ACK) bit is generated if the SLAVE address is true.

This indicates to the master that the communication link has been established. The master then generates SCL clock cycles to transmit or receive data. After receiving data, an ACK is generated either by the DA9070 or the master. Basic communication is described below and in Figure 40.

- A START condition is initiated by a high to low transition on the SDA line while the SCL is in the high state
- A STOP condition is indicated by a low to high transition on the SDA line while the SCL is in the high state
- An ACK is indicated by the receiver pulling the SDA line low during the following clock cycle



Figure 40: I<sup>2</sup>C Start and Stop Conditions

Each data sequence is 9-bit, consisting of 8-bit data and 1-bit ACK. Data sequences can be repeated indefinitely. At the end of the data transfer, the master generates a STOP condition.

The bus returns to IDLE mode if during a message a new START or STOP condition occurs. Data is transmitted as MSB first for both READ and WRITE operations.



### 9.9 Buck Regulator

The DA9070 includes a nano-ampere quiescent current buck regulator with adjustable output voltage, up to 300mA load capability, and power saving mode for excellent efficiency at light load. It also features Dynamic Voltage Scaling (DVS) capability and multiple protection features.

### 9.9.1 Buck Output Voltage Programmability

The DA9070 buck regulator output voltage is programmable in 50mV steps between 0.6V and 2.1V. The output voltage is set by register BUCK\_VOUT at 0x30 [4:0]. The voltage can be set within two ranges based on the value of the VOUT\_RANGE\_HI register, 0x30 [6]. The output voltage can be changed within one of the two range settings while the buck is enabled (0.6V-1.3V or 1.3V-2.1V). The range setting, however, can only be changed while the buck is disabled.

If a command is received outside of the allowable range (that is above 1.3 V for VOUT\_RANGE\_HI = 0 or below 1.3 V for VOUT\_RANGE\_HI = 1), digital will force the value of BUCK\_VOUT<3:0> to 01110 (1.3 V).

Although the output voltage can be set up to 2.1V, there is a headroom requirement of 600mV for VDD\_BUCK. Therefore if the output voltage is set to 2.0V or 2.1V, the VBAT UVLO must be set to 2.6V or 2.7V respectively to ensure proper operation.

### 9.9.2 Buck Enable and Soft Start Operation

DA9070 buck integrates a soft start circuit to minimize output voltage over-shoot and input voltage droop during start-up. Writing 1 to BUCK\_EN (0x30: [7]) enables the buck and switching starts after a typical delay of 3 ms. During soft-start, the cycle-by-cycle peak current limit is reduced to 300mA (typ) to limit inrush current. Although the startup time is not controlled directly, a smooth startup can be expected with timing variations due to input and output voltage conditions.

Due to the reduced current limit in startup, starting the buck regulator into a heavy load is not recommended.

### 9.9.3 Power Saving Mode Operation

The DA9070 buck regulator features power saving mode that greatly reduces the quiescent current in light load conditions. When the load decreases to a certain level, the buck regulator enters discontinuous mode (DCM) and operates with Pulse Frequency Modulation (PFM). The low-side FET will be turned off based on a zero-crossing comparator to prevent negative inductor current, which can result in additional conduction loss. If both high and low-side FETs remain in the OFF state for a certain delay time after the inductor current crosses zero, the buck will enter power saving mode. In this mode, most of the internal circuitry is shut down to reduce quiescent current. The lighter the load, the longer the duration power saving mode will be, thus achieve the lowest quiescent current and improving light load efficiency. At no-load the buck regulator consumes only 900nA of quiescent current typically.

At heavier loads, the buck operates in continuous conduction mode (CCM) with constant off-time. The off timer imposes a minimum off time on the switching cycle, thereby placing a ceiling on the switching frequency.

### 9.9.4 Dynamic Voltage Control

The DVC feature allows the buck output voltage to ramp up or down to a new target value in a controlled manner. When a new voltage setting is applied, the register setting value will be incremented or decremented by one bit every 4msec, which results in an output voltage slew rate of 50 mV/4ms. Since the buck output voltage can only be changed within the high or low range while enabled, DVC also has this restriction. DVC can be enabled and disabled at register 0x50 [1:0].



Because the buck works in DCM under light load, it cannot quickly discharge the output voltage during DCM. When a voltage ramp down is commanded in DCM, the slew rate will depend on the load. In CCM, the falling slew rate will be the same 50mV / 4msec as the rising slew rate.

Different DVC slew rates are available by OTP.

### 9.9.5 Over-Current Protection

The over-current Protection (OCP) monitors the peak current through high-side FET on a cycle-by-cycle basis. When the sensed current exceeds the current limit threshold, the high-side FET will be turned OFF immediately to limit the inductor current. The high-side FET will be turned on again after the constant-off time expires. Current limit will trigger a BUCK\_OCP event bit at 0x06, and SYS\_FLT will toggle.

In current limit conditions, the output voltage will drop, potentially causing an under-voltage fault. Both over-current and under-voltage can be set to initiate a power-cycle, restarting the buck after a programmable wait time. The power-cycle triggers can be configured at 0x13.

### 9.9.6 Output Under-Voltage Protection

When a buck output short or heavy loading occurs, inductor current will increase until the peak reaches the cycle-by-cycle current limit. Because the output is shorted, the inductor current down slope is very small during low-side FET on time. In this condition, the inductor current can potentially increase with each cycle. To prevent the inductor current from running away in a short-circuit condition, the buck output voltage is monitored. If an over-current condition happens and the buck output drops 400 mV below the reference voltage, the BUCK\_UVP event bit will be set at 0x06. UVP can be set to trigger a power-cycle at register 0x13.

The under-voltage protection is not active during startup. Therefore, a short circuit during startup may not trigger a fault event or a power-cycle.

### 9.9.7 Output Over-Voltage Protection

Over-voltage protection (OVP) protects the load from unexpected output overshoots. When the buck output voltage is 200 mV greater than the target voltage, the high side FET is immediately turned off. Simultaneously, the output discharge FET will be turned on to discharge the output capacitor. A BUCK\_OVP event bit will be set at 0x06:[1] and the SYS\_FLT flag will toggle. The buck will remain off with the output pulled-down until the fault is cleared. BUCK\_OVP can also be set to initiate a power-cycle.

#### 9.9.8 Automatic Output voltage Discharge

To speed up the discharging of buck output capacitor and ensure a safe re-start, the buck regulator provides automatic output voltage discharge when the buck is disabled or shutdown due to a fault. Automatic output discharge when the buck is forced OFF by a fault is set at register 0x31:[4]. Automatic discharge when the buck is disabled is set at register 0x31:[5]. The output of the buck regulator is discharged through the FB\_BUCK pin with resistance of  $33\Omega$  (typical)..

### 9.9.9 External Component Selection

The choice of inductor and output capacitor is a trade-off between light load efficiency and load transient response. In general the combination of a smaller L and larger COUT improves load transient performance and reduces the voltage ripple at light loads. A larger L improves light load efficiency by reducing the frequency of switching cycles and therefore switching losses.



The inductor must have a saturation rating which exceeds the maximum value of the current limit (ILIM\_SW\_PMOS). In order to optimize efficiency, decide the inductor value first and then select the inductor with the lowest DCR possible given the PCB constraints.

Recommended component values are shown in Table 42

**Table 42: External Buck Components** 

| Component | Value  |
|-----------|--------|
| L         | 2.2 µH |
| Соит      | 10uF   |

### 9.10 Boost Regulator

The DA9070's integrated boost is an asynchronous current mode control regulator. This architecture provides excellent stability over a wide range of output voltage and operates in DCM at light loads for excellent efficiency. The boost regulator also includes a true shutdown switch to disconnect the input from the output when disabled.

The boost input voltage (VDD\_BST) is uncommitted and can be powered by VDD\_SYS or any external supply between 2.5V and 5.5V. The output voltage can be set between 4.5V and 18V at register 0x36.

Load current capability is determined by the peak current limit, which depends primarily on input and output voltage conditions. With an output voltage of 12V, the typical load capability is 100mA. At 5V output, the boost is capable of supporting 300mA. And up to 80mA at the maximum 18V output. At light load, the boost enters DCM mode and will skip pulses as needed to maintain regulation. The peak current limit threshold can be selected between 0.5A and 1.5A at register 0x38:[5:4].

The boost regulator operates at either 1MHz or 2MHz, selectable at 0x37:[0]. A 1MHz setting is recommended for higher efficiency and higher load capability. 2MHz can be used to minimize the inductor and output capacitor sizes but will have a more limited operation range. Typical component values are shown Table 43. Always check capacitor voltage derating values. The values shown here assume no more than 50% derating at the operating voltage.

Table 43: Recommended External Boost Components

| Component                 | 1MHz Value | 2MHz Value |
|---------------------------|------------|------------|
| L                         | 4.7 μH     | 2.2 µH     |
| C <sub>OUT</sub> , 5V     | > 4.7 µF   | > 3.3 µF   |
| C <sub>OUT</sub> , 12V    | > 10 µF    | > 6.8 µF   |
| C <sub>IN</sub> (VDD_SYS) | >3.3uF     | >3.3uF     |
| C <sub>IN</sub> (VDD_BST) | >1uF       | >1uF       |

### 9.10.1 **Startup**

When the boost is enabled at register 0x36, it begins the soft start cycle. To avoid inrush current and potential output overshoot, the true shutdown switch is enabled and a pre-charge current limit is imposed. This charges the output voltage to the same level as the input voltage in a controlled manner. After a selectable pre-charge time (0x37:[5:4]), the output will begin ramping up to the target voltage. During this second period of startup, the boost begins switching, but at a reduced peak current limit. The lower startup current limit is selectable at 0x38:[7:6] and will be active for a period programmable at 0x37:[7:6]. The default soft start configuration will result in a smooth output voltage



ramp under almost any condition. When disabled, the true shutdown switch is open, allowing the output to slowly discharge to 0V.

The boost should not be enabled before VDD BST is applied, as this will result in improper startup.

If startup into a load is required, some derating is required below approximately 3.0V input to avoid UVLO. Additional VDD\_BST capacitance up to 47uF is recommended when starting into a load. Figure 41 shows the typical maximum load capability at startup for battery voltage less than 3V. Higher values can be achieved with larger input cap, or by supplying VDD\_BST directly.



Figure 41: Maximum Boost Load at Startup vs VBAT (VDD\_BST cap = 1uF and 22uF)

### 9.10.2 Switch Node Anti-Ringing

An anti-ringing option is available and enabled by default at register 0x39:[4]. The anti-ringing function works during the high side OFF state to eliminate SW node ringing in DCM mode. The function creates a path across the inductor, between VDD\_BST and SW\_BST, to quickly bring SW\_BST to the input voltage level. Anti-ringing eliminates DCM noise which may cause system interference while having a minimal impact on efficiency.

### 9.10.3 Protection

The boost regulator includes four types of protection, over-current, short-circuit, OVP, and UVLO. When the peak inductor current rises to the current limit threshold, the switching cycle is immediately terminated, reducing the duty cycle. If the load is maintained in current limit, the output voltage will drop. When the voltage drops to the short circuit threshold, SCP, the boost will stop switching, the true shutdown switch will be opened, and the boost will be disabled. The SCP threshold is 4V for the output range of 9V to 18V, and 2V for the output range of 4.5V to 9V. SCP will trigger an event flag and bit at 0x06.

If the output voltage rises 120% above the set value, and OVP fault will occur. This triggers an event flag and bit at 0x06. In OVP, the boost will stop switching but will not shutdown. Once the output voltage falls back to the target voltage, normal switching will resume.



The boost regulator has an independent UVLO threshold of 2.4V typical. When the input voltage at VDD\_BST drops to this threshold, the boost will be disabled. Boost UVLO also has an event flag and bit at 0x06. The boost will not automatically restart when VDD\_BST rises above the UVLO threshold. Rather the Boost EN bit must be toggled.

### 9.10.4 Low Output Voltage Settings

The boost output voltage can be set as low as 4.5V, which is below the maximum input voltage range of operation. Therefore it is possible for the boost to be subjected to "buck" operating conditions. Because the boost is not designed for this range, the output will not be well regulated, but will drift upward towards Vin. The boost will continue to switch in pulse skipping mode which creates larger than normal output ripple. Additionally, in these "buck" conditions, the SCP may not function adequately as the output voltage is not controlled by switching.

### 9.11 LDO / Load Switches

Each of the three LDOs is configurable as either a load switch or an LDO and capable of delivering 150 mA to the load in either mode. All LDOs have uncommitted inputs which can be connected to VDD\_SYS, the buck output, or another suitable source. If using the buck output, confirm that the buck provides sufficient headroom and current capability.

In LDO mode, LDO\_0 can be programmed between 0.8 V and 3.15V in 25mV or 50mV steps. LDO\_1 and LDO\_2 can be set between 0.8V and 3.3V in 50mV or 75mV steps. To ensure good regulation and full load capability, 200mV of headroom is recommended at VDD\_LDO, with load capability decreasing with lower headroom. With sufficient headroom the LDOs are current limited at a minimum of 215mA. LDO\_0 is designed to operate with lower headroom.

To achieve the best performance from the LDOs, it is recommended to place the input bypass cap as close as possible to the LDO input pins (VDD\_LDO). A 1uF input capacitor is typically sufficient for each LDO, provided that there is at least that much capacitance at the VDD\_SYS or BUCK output.

Each LDO is enabled and output voltage set at registers 0x32 through 0x34. The LDOs can be configured as load switches at register 0x36. There is an approximately 20ms delay between the I2C enable command and LDO startup.

In load switch mode, there are two modes of operation: current limit enabled and full-on. Full-on mode disables the load switch current limit, while providing a much lower on-resistance. In current limit enabled operation, current limit is active with the same limit as the LDO mode limit.

Each load switch can operate over a wider range compared to LDO mode, with a minimum input voltage of 0.8V. However, as with LDO mode, the load switch current capability is reduced at lower input voltages. At the minimum input voltage, expect a maximum load-switch capability of 1mA.



### 9.12 Thermal Protection

The DA9070 is protected from internal overheating by the over-temperature shutdown function. When the junction temperature reaches  $T_{\text{SHDN}}$ , the device initiates power-cycle and the safety timer is reset.

When power-cycle ends, VDD\_SYS will recover for several msec; if the junction temperature is still above  $T_{SHDN}$ , power-cycle will be initiated again. In this way, the DA9070 continually attempts to restart with an active duty cycle of less than 1%, sufficient to allow the IC to cool down. When the junction temperature has dropped below  $T_{SHUTDOWN} - T_{HYS}$ , power-cycling will stop. When an overtemperature fault occurs, SYS FLT toggles and the OVT bit at 0x07 is set to 1.

To avoid tripping thermal shutdown, limit power dissipation to no more than:

$$P_{DISS} < \frac{118^{\circ}\text{C} - T_A}{R_{TH \ IA}}$$

Where  $T_A$  is the ambient temperature,  $R_{TH\_JA}$  is the thermal resistance of the package and pcb. Typical values for  $R_{TH\_JA}$  vary with pcb size, layer count, air-flow, and other factors. A typical value of 40 °C/W is a good starting point.  $P_{DISS}$  can be estimated as:

### Equation 5:

$$P_{DISS} = P_{RIICK} + P_{LDO0} + P_{LDO1} + P_{LDO2} + P_{CHG} + P_{RST}$$

#### Where

- $P_{VLDO0} = (V_{VDD} LDO0 V_{VLDO0}) \times I_{LDO0}$
- $P_{VLDO1} = (V_{VDD\_LDO1} V_{VLDO1}) \times I_{LDO1}$
- $P_{VLDO2} = (V_{VDD LDO2} V_{VLDO2}) \times I_{LDO2}$
- $P_{CHG} = (V_{VDD\_PWR} V_{BAT}) \times I_{CHG}$
- PBUCK =  $V_0$  BUCK x IOUT BUCK x (1/ $\eta$  1) DCR x IOUT BUCK
- $P_{BST} = V_{O\_BST} \times I_{OUT\_BST} \times (1/\eta 1) DCR \times I_{OUT\_BST} \times V_{O\_BST}/V_{DD\_BST}$ where  $\eta$  is the efficiency of the buck or boost converter and DCR is the inductor's DC resistance.



### 9.13 PCB Layout Guidelines

Following a few basic PCB design practices will ensure proper operation and optimal thermal performance from the DA9070.

The first priority is to reduce and isolate high frequency switching noise so that it does not disturb sensitive nodes. For the buck regulator, the primary sources of noise are at the input capacitor ground and VDD\_BUCK nodes. The input capacitor should be connected as close as possible to the PGND\_BUCK and VDD\_BUCK pins. This reduces the parasitic inductance responsible for much of the voltage spikes during switching. The current carrying traces (VDD\_BUCK, PGND, VOUT) should route directly to the pads of all capacitors, not through vias or separate traces. This applies to both input and output capacitors and is good practice in general. Where possible these current carrying traces should be wide or large copper areas to reduce impedance and improve thermal resistance. Route these traces on the top layer only. VDD\_SYS and VDD\_BUCK can be connected close to or at the pins to further reduce impedance.

These same guidelines apply somewhat differently to the boost, where VOUT\_BST and PGND\_BST are the primary sources of noise. Therefore, the output caps should be placed close to the pins and connected by thick traces on the top layer. On the boost input side, it is recommended to route the inductor current path and VDD\_BST input path separately, with the input cap placed close to the VDD\_BST pin. This provides some isolation from noise for VDD\_BST.

The second largest noise sources are the SW nodes. Although the current here is not switching, the fast voltage swings can introduce noise through capacitive coupling. To reduce this, use the smallest area possible for the SW nodes, while keeping in mind the current handling requirements. Both SW\_BST and SW\_BUCK should be routed on the second layer with multiple vias, which allows the best routing for the buck input and boost output caps. As much as possible, surround the SW nodes with GND copper to help shield the nearby FB traces.

All signal traces such as FB, SDA, and SCL should be routed away from the SW nodes, buck input caps, boost output caps, and inductors. These sensitive traces can be shielded with GND copper or routed on a lower layer with a ground plane providing shielding.

To create a good shield, one inner layer should be flooded with copper and connected as a common ground to the GND pins of the IC (A1, D3, and F4) and external GND connections. Layer 2 is recommended. The PGND\_BUCK pin should connect directly to the buck input cap before connecting to the ground plane. Similarly, the PGND\_BST pin should connect directly to the boost output cap before connecting to the ground plane. Multiple ground planes, for example a mid-layer and bottom layer plane, are helpful to control high frequency noise and improve thermal performance.

It is very important that the AGND node should not be used as a ground plane. Instead, all AGND connections should connect to a small area or by star connection to the AGND pin. The AGND pin should connect to the larger ground plane in a quiet location.

A good example of top and second layer routing is shown in Figure 42 and Figure 43. The buck input cap is C21. C32 and C33 are the boost output caps. These three caps are placed close to the IC with no vias between the pin and the caps. C23 is the buck output cap, connected on the top layer. L20 and L30 are the buck and boost inductors; their SW nodes are routed on layer 2 and connected by multiple vias. C30 is the VDD\_BST cap, placed close to the pin and connected by a different trace than L30.

Layer-2 is a mostly filled GND plane, which provides shielding around the SW nodes routed on this layer. The isolated AGND area is on the right side of Figure 43. AGND is connected to the GND area at a single point on another layer, not shown here.





Figure 42: Example PCB layout, top layer



Figure 43: Example PCB Layout, layer-2



# 10 Registers

# 10.1 Register Map

# 10.1.1 System

| System    |            |                   |               |                      |                      |                     |                          |                      |                     |
|-----------|------------|-------------------|---------------|----------------------|----------------------|---------------------|--------------------------|----------------------|---------------------|
| Register  | Addr       | 7                 | 6             | 5                    | 4                    | 3                   | 2                        | 1                    | 0                   |
| SYS_STS_0 | 0x00<br>02 | STS_BOOST         | STS_BUCK      | STS_CHG<1:0>         |                      | Reserved            | Reserved                 | STS_PWR_CYC          | STS_MODE            |
| SYS_ISR_0 | 0x00<br>03 | Reserved          | Reserved      | ISR_VDD_SYS_<br>UVLO | ISR_VDD_PWR_ILI<br>M |                     | ISR_VDD_PWR_UVL<br>O_RCV | ISR_VDD_PWR_<br>UVLO | ISR_VDD_PWR<br>_OVP |
| SYS_ISR_1 | 0x00<br>04 | ISR_TS_HOT        | ISR_TS_WA RM  | ISR_TS_COOL          | ISR_TS_COLD          | ISR_VBAT_SH<br>ORT  | ISR_VBAT_OCP             | ISR_VBAT_DPP<br>M    | ISR_VBAT_UVL<br>O   |
| SYS_ISR_2 | 0x00<br>05 | Reserved          | ISR_TS_OFF    | ISR_CHG_TMR          | ISR_RECHG_STAR<br>T  | ISR_CHG_DON<br>E    | ISR_PRECHG               | ISR_BAT_SPPL         | ISR_SLP             |
| SYS_ISR_3 | 0x00<br>06 | Reserved          | Reserved      | ISR_BOOST_U<br>VLO   | ISR_BOOST_OV P       | ISR_BOOST_S<br>CP   | ISR_BUCK_UVP             | ISR_BUCK_OVP         | ISR_BUCK_OC<br>P    |
| SYS_ISR_4 |            | ISR_PWR_PL<br>GGD | ISR_MODE_FALL | ISR_MODE_RIS<br>E    | ISR_WD               | ISR_OVT             | ISR_RIN_N_RST            | ISR_RIN_N_WA<br>KE2  | ISR_RIN_N_WA<br>KE1 |
| SYS_IMR_0 | 0x00<br>08 | Reserved          | Reserved      | IMR_VDD_SYS_<br>UVLO | IMR_VDD_PWR_ILI<br>M | IMR_VDD_PWR<br>_DPM | IMR_VDD_PWR_UV<br>LO_RCV | IMR_VDD_PWR<br>_UVLO | IMR_VDD_PWR<br>_OVP |
| SYS_IMR_1 | 0x00<br>09 | IMR_TS_HOT        | IMR_TS_WA RM  | IMR_TS_COOL          | IMR_TS_COLD          | IMR_VBAT_SH<br>ORT  | IMR_VBAT_OCP             | IMR_VBAT_DPP<br>M    | IMR_VBAT_UV<br>LO   |
| SYS_IMR_2 | 0x00<br>0A | Reserved          | IMR_TS_OFF    | IMR_CHG_TMR          | IMR_RECHG_STAR<br>T  | IMR_CHG_DON<br>E    | IMR_PRECHG               | IMR_BAT_SPPL         | IMR_SLP             |
| SYS_IMR_3 | 0x00<br>0B | Reserved          |               | IMR_BOOST_U<br>VLO   | IMR_BOOST_OVP        | IMR_BOOST_S<br>CP   | IMR_BUCK_UVP             | IMR_BUCK_OVP         | IMR_BUCK_OC<br>P    |

Datasheet Revision 3.0 08-Nov-2018



| SYS_IMR_4         |            | IMR_PWR_PL<br>GGD  | IMR_MODE_FALL           | IMR_MODE_RIS<br>E   | IMR_WD                  | IMR_OVT                | IMR_RIN_N_RST | IMR_RIN_N_WA<br>KE2 | IMR_RIN_N_W<br>AKE1 |  |  |  |
|-------------------|------------|--------------------|-------------------------|---------------------|-------------------------|------------------------|---------------|---------------------|---------------------|--|--|--|
| SYS_SYS_0         | 0x00<br>0D | INIT_REGS          | Reserved                | Reserved            | Reserved                | Reserved               | Reserved 1    | HZ_MODE             | EN_SHIPMODE         |  |  |  |
| SYS_BAT_0         | 0x00<br>0E | Reserved           | Reserved                | Reserved            | VBAT_DIV_RATIO          | Reserved               | BUVLO<2:0>    |                     |                     |  |  |  |
| SYS_BAT_1         | 0x00<br>0F | Reserved           | Reserved                | Reserved            | TS_TRIG                 | Reserved               | Reserved      | IDISCHG_MON_<br>EN  | VBATDIV_EN          |  |  |  |
| SYS_RIN_N_<br>0   | 0x00<br>10 |                    |                         | RIN_N_PER_W<br>AKE2 | RIN_N_PER_WAKE<br>1     | RIN_N_RST_ROUT_EN<1:0> |               | RIN_N_RST_REC<1:0>  |                     |  |  |  |
| SYS_STS_O<br>UT_0 | 0x00<br>11 | Reserved           | Reserved                | Reserved            | PWR_FLT_MODE            | Reserved               | Reserved      | Reserved            | SYS_FLT_MOD<br>E    |  |  |  |
| SYS_PWR_C<br>YC_0 | 0x00<br>12 | PWR_CYC_WAI        | T_PER<1:0>              | PWR_CYC_PER<1:0>    |                         | Reserved               | PWR_CYC_FRC   | PWR_CYC_MOD<br>E    | PWR_CYC_EN          |  |  |  |
| SYS_PWR_C<br>YC_1 | 0x00<br>13 | Reserved           | BUCK_UVP_PWR_<br>CYC_EN |                     | BUCK_OCP_PWR_<br>CYC_EN | Reserved 0             | Reserved      | Reserved 0          | BTS_PWR_CY<br>C_EN  |  |  |  |
| SYS_WD_0          |            | WD_RST_REG<br>S_EN | WD_ROUT_EN              | WD_TMR_PER<1        | :0>                     | WD_CLR_SEL<1:0>        |               | WD_EN<1:0>          |                     |  |  |  |
| SYS_I2C_0         | 0x00<br>15 | Reserved           | Reserved                | Reserved            | Reserved                | Reserved               | I2C_RDCLR_DIS | I2C_RST_TMR_<br>EN  | I2C_HIZ_EN          |  |  |  |
| Config            |            |                    |                         |                     |                         |                        |               |                     |                     |  |  |  |
| Register          | Addr       | 7                  | 6                       | 5                   | 4                       | 3                      | 2             | 1                   | 0                   |  |  |  |
| SYS_CFG_l2<br>C_0 | 0x00<br>40 | Reserved           | I2C_SLAVE_ADDR<6        | C_SLAVE_ADDR<6:0>   |                         |                        |               |                     |                     |  |  |  |

## 10.1.2 Charger

| Charger and Power-path |       |         |          |                    |   |              |    |          |      |  |
|------------------------|-------|---------|----------|--------------------|---|--------------|----|----------|------|--|
| Register               | Addr  | 7       | 6        | 5                  | 4 | 3            | 2  | 1        | 0    |  |
| CHG_CHG_0              | 0x002 | Reserve | Reserved | IPRETERM_REXT<1:0> |   | ICHG_MAX<1:0 | )> | RMEAS_EN | CE_N |  |

Datasheet Revision 3.0 08-Nov-2018



|                    | 0          | d            |                |                        |                       |                          |                 |                        |                    |  |  |  |
|--------------------|------------|--------------|----------------|------------------------|-----------------------|--------------------------|-----------------|------------------------|--------------------|--|--|--|
| CHG_CHG_1          | 0x002<br>1 | Reserve<br>d | TE_TS_COO<br>L | TE_TS_WA RM            | TE                    | TMRX2_EN                 | Reserved        | TMR<1:0>               |                    |  |  |  |
| CHG_ICHG_0         | 0x002<br>2 | Reserve<br>d | ICHG<6:0>      | +G<6:0>                |                       |                          |                 |                        |                    |  |  |  |
| CHG_IPRETERM_<br>0 | 0x002<br>3 | Reserve<br>d | IPRETERM<6:    | RETERM<6:0>            |                       |                          |                 |                        |                    |  |  |  |
| CHG_VBREG_0        | 0x002<br>4 | Reserve<br>d | VBCHG<6:0>     | 3CHG<6:0>              |                       |                          |                 |                        |                    |  |  |  |
| CHG_VBPRECHG<br>_0 | 0x002<br>5 | Reserve<br>d | Reserved       | Reserved               | VBPRECHG_COMP_D<br>IS | Reserved                 | VBPRECHG<2:(    | )>                     |                    |  |  |  |
| CHG_BAT_TS_0       | 0x002<br>6 | Reserve<br>d | Reserved       | TS_DISCHG_MODE_S<br>EL | Reserved 0            | TS_WARM_E<br>N           | TS_OFF_MOD<br>E | TS_EN_DISCHG           | TS_EN_CHG          |  |  |  |
| CHG_VDD_PWR_0      | 0x002<br>7 | Reserve<br>d | Reserved       | Reserved               | Reserved              | ILIM<3:0>                | <i>√</i> k3:0>  |                        |                    |  |  |  |
| CHG_VDD_PWR_1      | 0x002<br>8 | Reserve<br>d | Reserved       | VDD_PWR_OVP_DIS        | VDD_PWR_DPM_DIS       | ILIM_EN VDD_PWR_DPM<2:0> |                 |                        |                    |  |  |  |
| CHG_IDISCHG_0      | 0x002<br>9 | Reserve<br>d | Reserved       | Reserved               | IDISCHG_OCP<2:0>      |                          |                 | IDISCHG_OCP_HIZ_E<br>N | IDISCHG_OCP_E<br>N |  |  |  |

### 10.1.3 Buck, Boost, and LDO Control

| Vout User Registers |        |             |               |               |                                                  |   |    |   |   |  |  |
|---------------------|--------|-------------|---------------|---------------|--------------------------------------------------|---|----|---|---|--|--|
| Register            | Addr   | 7           | 6             | 5             | 4                                                | 3 | 2  | 1 | 0 |  |  |
| VOUT_BUCK           | 0x0030 | BUCK_EN     | VOUT_RANGE_HI | Reserved      | BUCK_VOUT<4:0>                                   |   |    |   |   |  |  |
| VOUT_BUCK_CFG       | 0x0031 | Reserved    | Reserved      | BUCK_PD_CFG2  | 2 Reserved 0 Reserved Reserved SEL_ILIM_DLT<1:0> |   | 0> |   |   |  |  |
| VOUT_LS_LDO0        | 0x0032 | EN_LS_LDO_0 | Reserved      | LS_LDO_0<5:0> |                                                  |   |    |   |   |  |  |
| VOUT_LS_LDO1        | 0x0033 | EN_LS_LDO_1 | Reserved      | LS_LDO_1<5:0> |                                                  |   |    |   |   |  |  |
| VOUT_LS_LDO2        | 0x0034 | EN_LS_LDO_2 | Reserved      | LS_LDO_2<5:0> |                                                  |   |    |   |   |  |  |



| VOUT_LS_LDO_CFG     | 0x0035 | Reserved         | SEL_FULLON_2           | SEL_FULLON_1    | SEL_FULLON_0 | Reserved     | SEL_LDSW_2 | SEL_LDSW_1    | SEL_LDSW_0   |  |  |
|---------------------|--------|------------------|------------------------|-----------------|--------------|--------------|------------|---------------|--------------|--|--|
| VOUT_BOOST          | 0x0036 | BOOST_EN         | OST_EN BOOST_VOUT<6:0> |                 |              |              |            |               |              |  |  |
| VOUT_BOOST_CFG0     | 0x0037 | TSS_SEL<1:0>     |                        | TPCHG_SEL<1:0>  |              | Reserved     | Reserved   | Reserved      | BST_CFG_FREQ |  |  |
| VOUT_BOOST_CFG1     | 0x0038 | BST_CFG_OCS<1:0> |                        | BST_CFG_OC<1:0> |              | Reserved 0   | Reserved 1 | Reserved 1    | Reserved 0   |  |  |
| VOUT_BOOST_CFG2     | 0x0039 | Reserved 0       | Reserved 1             | Reserved 1      | BST_CFG_ANTI | BST_CFG_PCHG | GLMT<3:0>  |               |              |  |  |
| Vout Opt Registers  | -      |                  |                        |                 |              | •            |            |               |              |  |  |
| Register            | Addr   | 7                | 6                      | 5               | 4            | 3            | 2          | 1             | 0            |  |  |
| VOUT_BUCK_OPT0      | 0x0050 | Reserved 0       | Reserved 0             | Reserved 0      | Reserved 1   | Reserved 1   | Reserved 0 | DVC_STEP<1:0> |              |  |  |
| Vout Test Registers |        |                  |                        |                 |              |              |            |               |              |  |  |
| Register            | Addr   | 7                | 6                      | 5               | 4            | 3            | 2          | 1             | 0            |  |  |



# 10.2 Register Definitions

#### 10.2.1 System

## Table 44: Register SYS\_STS\_0

| Address                          | Regist      | er Name        | e F | OR Value     |                                                    | Nat                                    |   |   |   |   |  |  |  |  |
|----------------------------------|-------------|----------------|-----|--------------|----------------------------------------------------|----------------------------------------|---|---|---|---|--|--|--|--|
| 0x0002                           | SYS_S       | STS_0          | C   | x00          |                                                    | Status                                 |   |   |   |   |  |  |  |  |
| 7                                | 6           |                |     | 5            |                                                    | 4                                      | 3 | 2 | 1 | 0 |  |  |  |  |
| STS_BOOST                        | STS_I       | STS_BUCK STS_C |     |              | >                                                  | Reserved Reserved STS_PWR_CYC STS_MODE |   |   |   |   |  |  |  |  |
| Field Name                       | Bits POR D  |                |     | Description  | escription                                         |                                        |   |   |   |   |  |  |  |  |
| STS_BOOST                        | [7] 0x0     |                |     | Boost no fau | Boost no fault status                              |                                        |   |   |   |   |  |  |  |  |
| STS_BUCK                         | UCK [6] 0x0 |                |     | Buck pow er- | Buck pow er-good status                            |                                        |   |   |   |   |  |  |  |  |
|                                  |             |                |     | Charge statu |                                                    |                                        |   |   |   |   |  |  |  |  |
|                                  |             |                |     | Value        | alue Description                                   |                                        |   |   |   |   |  |  |  |  |
| 0.70                             |             |                | 0 0 | 0x0 (POR)    | 0x0 (POR) Charge ready                             |                                        |   |   |   |   |  |  |  |  |
| STS_CHG                          |             | [5:4]          | 0x0 | 0x1          | Char                                               | ge in progress                         |   |   |   |   |  |  |  |  |
|                                  |             |                |     | 0x2          | Char                                               | ge done                                |   |   |   |   |  |  |  |  |
|                                  |             |                |     | 0x3          | Fault                                              |                                        |   |   |   |   |  |  |  |  |
| STS_PWR_CYC                      |             | [1]            | 0x0 | Pow er cycle | er cycle status register. Cleared after being read |                                        |   |   |   |   |  |  |  |  |
| STS_MODE [0] 0x0 MODE pin status |             |                |     |              |                                                    |                                        |   |   |   |   |  |  |  |  |

## Table 45: Register SYS\_ISR\_0



| 7           | 6 5         | 5       |        | 4   | 3                   |               | 2   |          |         | 1     |          |         | 0   |               |    |
|-------------|-------------|---------|--------|-----|---------------------|---------------|-----|----------|---------|-------|----------|---------|-----|---------------|----|
| Reserved    | Reserved IS | SR_VDD_ | SYS_U\ | /LO | ISR_VDD_PWR_ILIM    | ISR_VDD_PWR_[ | DPM | ISR_VDD_ | PWR_UVL | D_RCV | ISR_VDD_ | _PWR_U\ | /LO | ISR_VDD_PWR_O | ΝP |
| Field Name  |             | Bits    | POR    | Des | cription            |               |     |          |         |       |          |         |     |               |    |
| ISR_VDD_SYS | S_UVLO      | [5]     | 0x0    | VDD | _SYS UVLO IRQ state | us            |     |          |         |       |          |         |     |               |    |
| ISR_VDD_PW  | R_ILIM      | [4]     | 0x0    | VDD | _PWR ILIM IRQ statu | S             |     |          |         |       |          |         |     |               |    |
| ISR_VDD_PW  | R_DPM       | [3]     | 0x0    | VDD | _PWR DPM IRQ statu  | ıs            |     |          |         |       |          |         |     |               |    |
| ISR_VDD_PW  | R_UVLO_RCV  | [2]     | 0x0    | VDD | _PWR UVLO recover   | y IRQ status  |     |          |         |       |          |         |     |               |    |
| ISR_VDD_PW  | R_UVLO      | [1]     | 0x0    | VDD | _PWR_UVLO_IRQ_stat  | tus           |     |          |         |       |          |         |     |               |    |
| ISR_VDD_PW  | R_OVP       | [0]     | 0x0    | VDD | _PWR OVP IRQ statu  | S             |     |          |         |       |          |         |     |               |    |

# Table 46: Register SYS\_ISR\_1

| Address        | Register Name POR Value        |        |                         |                   | DO ototuo                        |                |              |               |               |  |  |  |  |
|----------------|--------------------------------|--------|-------------------------|-------------------|----------------------------------|----------------|--------------|---------------|---------------|--|--|--|--|
| 0x0004         | SYS_I                          | SR_1   | 0                       | ×00               | RQ status                        |                |              |               |               |  |  |  |  |
| 7              | 6 5                            |        |                         | 5                 | 4                                | 3              | 2            | 1             | 0             |  |  |  |  |
| ISR_TS_HOT     | ISR_T                          | S_WARI | М                       | ISR_TS_COOL       | ISR_TS_COLD                      | ISR_VBAT_SHORT | ISR_VBAT_OCP | ISR_VBAT_DPPM | ISR_VBAT_UVLO |  |  |  |  |
| Field Name     |                                | Bits   | POR                     | Description       |                                  |                |              |               |               |  |  |  |  |
| ISR_TS_HOT     |                                | [7]    | 0x0                     | Battery temperatu | ure sensor IRQ status.TS_HOT     |                |              |               |               |  |  |  |  |
| ISR_TS_WA RM   |                                | [6]    | 0x0                     | Battery temperatu | re sensor IRQ status.T           | S_WARM         |              |               |               |  |  |  |  |
| ISR_TS_COOL    |                                | [5]    | 0x0                     | Battery temperatu | rature sensor IRQ status.TS_COOL |                |              |               |               |  |  |  |  |
| ISR_TS_COLD    |                                | [4]    | 0x0                     | Battery temperatu | re sensor IRQ status.T           | S_COLD         |              |               |               |  |  |  |  |
| ISR_VBAT_SHORT |                                | [3]    | 0x0                     | VBAT short IRQ s  | tatus                            |                |              |               |               |  |  |  |  |
| ISR_VBAT_OCP   |                                | [2]    | 0x0 VBAT OCP IRQ status |                   |                                  |                |              |               |               |  |  |  |  |
| ISR_VBAT_DPPM  | 7 [1] 0x0 VBAT DPPM IRQ status |        |                         |                   |                                  |                |              |               |               |  |  |  |  |
| ISR_VBAT_UVLO  | O [0] 0x0 VBAT UVLO IRQ status |        |                         |                   |                                  |                |              |               |               |  |  |  |  |



## Table 47: Register SYS\_ISR\_2

| Address         | Regist                        | ter Name                                   | F   | OR Value           | 20. atatua                           |              |            |              |         |  |  |  |  |
|-----------------|-------------------------------|--------------------------------------------|-----|--------------------|--------------------------------------|--------------|------------|--------------|---------|--|--|--|--|
| 0x0005          | SYS_I                         | SR_2                                       | C   | x00                | RQ status                            |              |            |              |         |  |  |  |  |
| 7               | 6                             |                                            |     | 5                  | 4                                    | 3            | 2          | 1            | 0       |  |  |  |  |
| Reserved        | ISR_T                         | S_OFF                                      |     | ISR_CHG_TMR        | ISR_RECHG_START                      | ISR_CHG_DONE | ISR_PRECHG | ISR_BAT_SPPL | ISR_SLP |  |  |  |  |
| Field Name      | Bits POR Des                  |                                            |     | Description        | scription                            |              |            |              |         |  |  |  |  |
| ISR_TS_OFF      |                               | [6]                                        | 0x0 | Battery temperatui | temperature sensor IRQ status.TS_OFF |              |            |              |         |  |  |  |  |
| ISR_CHG_TMR     |                               | [5]                                        | 0x0 | Charge safety time | mer IRQ status                       |              |            |              |         |  |  |  |  |
| ISR_RECHG_START |                               | [4]                                        | 0x0 | Recharge started   | e started IRQ status                 |              |            |              |         |  |  |  |  |
| ISR_CHG_DONE    |                               | [3]                                        | 0x0 | Charge done IRQ    | status                               |              |            |              |         |  |  |  |  |
| ISR_PRECHG      |                               | [2] 0x0 Pre-charge IRQ status              |     |                    |                                      |              |            |              |         |  |  |  |  |
| ISR_BAT_SPPL    |                               | [1] 0x0 Battery supplement mode IRQ status |     |                    |                                      |              |            |              |         |  |  |  |  |
| ISR_SLP         | [0] 0x0 Sleep mode IRQ status |                                            |     |                    |                                      |              | _          |              |         |  |  |  |  |

#### Table 48: Register SYS\_ISR\_3

| Address        | Register Name POR Value |               |     |                     | 20                   |                |               |              |              |              |  |  |  |
|----------------|-------------------------|---------------|-----|---------------------|----------------------|----------------|---------------|--------------|--------------|--------------|--|--|--|
| 0x0006         | SYS_I                   | YS_ISR_3 0x00 |     |                     |                      | RQ status      |               |              |              |              |  |  |  |
| 7              | 6                       |               | 5   |                     | 4                    | 3              | 2             | 1            | 0            |              |  |  |  |
| Reserved       | Reserved                |               |     | ISR                 | R_BOOST_UVLO         | ISR_BOOST_OV P | ISR_BOOST_SCP | ISR_BUCK_UVP | ISR_BUCK_OVP | ISR_BUCK_OCP |  |  |  |
| Field Name     | Bits POR Description    |               |     |                     |                      |                |               |              |              |              |  |  |  |
| ISR_BOOST_UVLO |                         | [5]           | 0x0 | В                   | Boost UVP IRQ st     | atus           |               |              |              |              |  |  |  |
| ISR_BOOST_OVP  |                         | [4]           | 0x0 | В                   | Boost OVP IRQ st     | atus           |               |              |              |              |  |  |  |
| ISR_BOOST_SCP  |                         | [3]           | 0x0 | В                   | Boost OCP IRQ status |                |               |              |              |              |  |  |  |
| ISR_BUCK_UV P  |                         | [2]           | 0x0 | Buck UVP IRQ status |                      |                |               |              |              |              |  |  |  |



| ISR_BUCK_OV P | [1] | 0x0 | Buck OVP IRQ status |
|---------------|-----|-----|---------------------|
| ISR_BUCK_OCP  | [0] | 0x0 | Buck OCP IRQ status |

## Table 49: Register SYS\_ISR\_4

| Address         | Regis                | ter Name          | ) I | POR Value        | IDO                                  |     |       |               |                 |                 |  |  |  |
|-----------------|----------------------|-------------------|-----|------------------|--------------------------------------|-----|-------|---------------|-----------------|-----------------|--|--|--|
| 0x0007          | SYS_I                | SR_4              | (   | 0x00             | IRQ status                           |     |       |               |                 |                 |  |  |  |
| 7               | 6                    |                   |     | 5                | 4                                    | 3   |       | 2             | 1               | 0               |  |  |  |
| ISR_PWR_PLGGD   | ISR_MODE_FALL        |                   |     | ISR_MODE_RISE    | ISR_WD                               | ISI | R_OVT | ISR_RIN_N_RST | ISR_RIN_N_WAKE2 | ISR_RIN_N_WAKE1 |  |  |  |
| Field Name      | Bits POR Description |                   |     |                  |                                      |     |       |               |                 |                 |  |  |  |
| ISR_PWR_PLGGD   |                      | [7] 0x0 VDD_PWR i |     |                  | tion/removeal power cycle IRQ status |     |       |               |                 |                 |  |  |  |
| ISR_MODE_FALL   |                      | [6]               | 0x0 | MODE pin falling | edge IRQ status                      | ;   |       |               |                 |                 |  |  |  |
| ISR_MODE_RISE   |                      | [5]               | 0x0 | MODE pin rising  | g edge IRQ status                    |     |       |               |                 |                 |  |  |  |
| ISR_WD          |                      | [4]               | 0x0 | Watchdog timer   | IRQ status                           |     |       |               |                 |                 |  |  |  |
| ISR_OVT         |                      | [3]               | 0x0 | Overtemperature  | IRQ status                           |     |       |               |                 |                 |  |  |  |
| ISR_RIN_N_RST   |                      | [2]               | 0x0 | RIN_N RESET t    | imer IRQ status                      |     |       |               |                 |                 |  |  |  |
| ISR_RIN_N_WAKE2 |                      | [1]               | 0x0 | RIN_N WAKE2 1    | imer IRQ status                      |     |       |               |                 |                 |  |  |  |
| ISR_RIN_N_WAKE1 |                      | [0]               | 0x0 | RIN_N WAKE1 1    | imer IRQ status                      |     |       |               |                 |                 |  |  |  |

# Table 50: Register SYS\_IMR\_0

| Address  |         | Regis                     | ter Name | POR Va   | lue      | IRQ mask      |         |                      |                  |                 |   |  |  |  |  |
|----------|---------|---------------------------|----------|----------|----------|---------------|---------|----------------------|------------------|-----------------|---|--|--|--|--|
| 0x0008   |         | SYS_                      | IMR_0    | 0x3F     |          | IRQ IIIask    | iQ Hask |                      |                  |                 |   |  |  |  |  |
| 7        | 6       |                           | 5 4      |          | 4        |               | 3       |                      | 2                | 1               | 0 |  |  |  |  |
| Reserved | Reserve | ed IMR_VDD_SYS_UVLO IMR_V |          | IMR_VDD_ | PWR_ILIM | IMR_VDD_PWR_0 | DPM     | IMR_VDD_PWR_UVLO_RCV | IMR_VDD_PWR_UVLO | IMR_VDD_PWR_OVP |   |  |  |  |  |



| Field Name           | Bits POR |     | Description                    |
|----------------------|----------|-----|--------------------------------|
| IMR_VDD_SYS_UVLO     | [5]      | 0x1 | VDD_SYS UVLO IRQ mask          |
| IMR_VDD_PWR_ILIM     | [4]      | 0x1 | VDD_PWR ILIM IRQ mask          |
| IMR_VDD_PWR_DPM      | [3]      | 0x1 | VDD_PWR DPM IRQ mask           |
| IMR_VDD_PWR_UVLO_RCV | [2]      | 0x1 | VDD_PWR_UVLO recovery IRQ_mask |
| IMR_VDD_PWR_UVLO     | [1]      | 0x1 | VDD_PWR UVLO IRQ mask          |
| IMR_VDD_PWR_OVP      | [0]      | 0x1 | VDD_PWR OVP IRQ mask           |

# Table 51: Register SYS\_IMR\_1

| Address        | Regis                          | ter Name                  | F   | OR Value          | DOl                            |                |              |               |               |  |  |  |  |
|----------------|--------------------------------|---------------------------|-----|-------------------|--------------------------------|----------------|--------------|---------------|---------------|--|--|--|--|
| 0x0009         | SYS_IMR_1 0xFF                 |                           |     |                   | RQ mask                        |                |              |               |               |  |  |  |  |
| 7              | 6 5                            |                           |     | 5                 | 4                              | 3              | 2            | 1             | 0             |  |  |  |  |
| IMR_TS_HOT     | IMR_T                          | ΓS_WA RI                  | М   | IMR_TS_COOL       | IMR_TS_COLD                    | IMR_VBAT_SHORT | IMR_VBAT_OCP | IMR_VBAT_DPPM | IMR_VBAT_UVLO |  |  |  |  |
| Field Name     |                                | Bits                      | POR | Description       |                                |                |              |               |               |  |  |  |  |
| IMR_TS_HOT     |                                | [7]                       | 0x1 | Battery temperatu | ure sensorIRQ mask.TS_HOT      |                |              |               |               |  |  |  |  |
| IMR_TS_WA RM   |                                | [6]                       | 0x1 | Battery temperatu | ire sensor IRQ mask.TS_WARM    |                |              |               |               |  |  |  |  |
| IMR_TS_COOL    |                                | [5]                       | 0x1 | Battery temperatu | rature sensor IRQ mask.TS_COOL |                |              |               |               |  |  |  |  |
| IMR_TS_COLD    |                                | [4]                       | 0x1 | Battery temperatu | re sensor IRQ mask.TS          | _COLD          |              |               |               |  |  |  |  |
| IMR_VBAT_SHORT |                                | [3]                       | 0x1 | VBAT short IRQ r  | nask                           |                |              |               |               |  |  |  |  |
| IMR_VBAT_OCP   |                                | [2] 0x1 VBAT OCP IRQ mask |     |                   |                                |                |              |               |               |  |  |  |  |
| IMR_VBAT_DPPM  | /I [1] 0x1 VBAT DPPM IRQ mask  |                           |     |                   |                                |                |              |               |               |  |  |  |  |
| IMR_VBAT_UVLO  | (LO [0] 0x1 VBAT UVLO IRQ mask |                           |     |                   |                                |                |              |               |               |  |  |  |  |



## Table 52: Register SYS\_IMR\_2

| Address         | Regis                                         | ter Name | ) I | POR Value          | DOI                                        |              |            |              |         |  |  |  |  |
|-----------------|-----------------------------------------------|----------|-----|--------------------|--------------------------------------------|--------------|------------|--------------|---------|--|--|--|--|
| 0x000A          | SYS_II                                        | MR_2     | (   | )x7F               | RQ mask                                    |              |            |              |         |  |  |  |  |
| 7               | 6                                             |          |     | 5                  | 4 3                                        |              | 2          | 1            | 0       |  |  |  |  |
| Reserved        | IMR_TS_OFF                                    |          |     | IMR_CHG_TMR        | IMR_RECHG_START                            | IMR_CHG_DONE | IMR_PRECHG | IMR_BAT_SPPL | IMR_SLP |  |  |  |  |
| Field Name      | Bits POR [                                    |          |     | Description        | escription                                 |              |            |              |         |  |  |  |  |
| IMR_TS_OFF      |                                               | [6]      | 0x1 | Battery temperatu  | Battery temperature sensor IRQ mask.TS_OFF |              |            |              |         |  |  |  |  |
| IMR_CHG_TMR     |                                               | [5]      | 0x1 | Charge safety time | timer IRQ mask                             |              |            |              |         |  |  |  |  |
| IMR_RECHG_START | Γ                                             | [4]      | 0x1 | Recharge started   | rted IRQ mask                              |              |            |              |         |  |  |  |  |
| IMR_CHG_DONE    |                                               | [3]      | 0x1 | Charge done IRQ    | mask                                       |              |            |              |         |  |  |  |  |
| IMR_PR ECHG     |                                               | [2]      | 0x1 | Pre-charge starte  | ed IRQ mask                                |              |            |              |         |  |  |  |  |
| IMR_BAT_SPPL    | SPPL [1] 0x1 Battery supplement mode IRQ mask |          |     |                    |                                            |              |            |              |         |  |  |  |  |
| IMR_SLP         |                                               |          |     |                    |                                            |              |            |              |         |  |  |  |  |

#### Table 53: Register SYS\_IMR\_3

| Address        | Regis | ter Name | e l | POR Value     |                   | 0 1            |               |              |              |              |  |
|----------------|-------|----------|-----|---------------|-------------------|----------------|---------------|--------------|--------------|--------------|--|
| 0x000B         | SYS_I | MR_3     | (   | x3F           | IK                | IRQ mask       |               |              |              |              |  |
| 7              | 6     |          |     | 5             |                   | 4              | 3             | 2            | 1            | 0            |  |
| Reserved       | Rese  | rved     |     | IMR_BOOST_UVL | 0                 | IMR_BOOST_OV P | IMR_BOOST_SCP | IMR_BUCK_UVP | IMR_BUCK_OVP | IMR_BUCK_OCP |  |
| Field Name     |       | Bits     | POR | Description   |                   |                |               |              |              |              |  |
| IMR_BOOST_UVLO |       | [5]      | 0x1 | Boost UVP IRQ | ma                | sk             |               |              |              |              |  |
| IMR_BOOST_OVP  |       | [4]      | 0x1 | Boost OVP IRQ | ma                | sk             |               |              |              |              |  |
| IMR_BOOST_SCP  |       | [3]      | 0x1 | Boost OCP IRQ | oost OCP IRQ mask |                |               |              |              |              |  |
| IMR_BUCK_UVP   |       | [2]      | 0x1 | Buck UVP IRQ  | mas               | sk             |               |              |              |              |  |



| IMR_BUCK_OVP | [1] | 0x1 | Buck OVP IRQ mask |
|--------------|-----|-----|-------------------|
| IMR_BUCK_OCP | [0] | 0x1 | Buck OCP IRQ mask |

## Table 54: Register SYS\_IMR\_4

| Address         | Regis | ter Name | e l | POR Value        | IDO I                            |          |               |                 |                 |  |  |  |
|-----------------|-------|----------|-----|------------------|----------------------------------|----------|---------------|-----------------|-----------------|--|--|--|
| 0x000C          | SYS_I | IMR_4 C  |     | )xFF             | IRQ mask                         | RQ TIBSK |               |                 |                 |  |  |  |
| 7               | 6     |          |     | 5                | 4                                | 3        | 2             | 1               | 0               |  |  |  |
| IMR_PWR_PLGGD   | IMR_N | MODE_F/  | ALL | IMR_MODE_RISE    | IMR_WD                           | IMR_OVT  | IMR_RIN_N_RST | IMR_RIN_N_WAKE2 | IMR_RIN_N_WAKE1 |  |  |  |
| Field Name      |       | Bits     | POR | Description      |                                  |          |               |                 |                 |  |  |  |
| IMR_PWR_PLGGD   |       | [7]      | 0x1 | VDD_PWR inser    | ion/removeal powercycle IRQ mask |          |               |                 |                 |  |  |  |
| IMR_MODE_FALL   |       | [6]      | 0x1 | MODE pin falling | edge IRQ mask                    |          |               |                 |                 |  |  |  |
| IMR_MODE_RISE   |       | [5]      | 0x1 | MODE pin rising  | edge IRQ mask                    |          |               |                 |                 |  |  |  |
| IMR_WD          |       | [4]      | 0x1 | Watchdog timer   | IRQ mask                         |          |               |                 |                 |  |  |  |
| IMR_OVT         |       | [3]      | 0x1 | Overtemperature  | IRQ mask                         |          |               |                 |                 |  |  |  |
| IMR_RIN_N_RST   |       | [2]      | 0x1 | RIN_N RESET ti   | RIN_N RESET timer IRQ mask       |          |               |                 |                 |  |  |  |
| IMR_RIN_N_WAKE2 |       | [1]      | 0x1 | RIN_N WAKE2 t    | I_N WAKE2 timer IRQ mask         |          |               |                 |                 |  |  |  |
| IMR_RIN_N_WAKE1 |       | [0]      | 0x1 | RIN_N WAKE1 t    | imer IRQ mask                    |          |               |                 |                 |  |  |  |

## Table 55: Register SYS\_SYS\_0

| Address   | Register Name | POR Value | System configuration |          |            |         |             |  |  |
|-----------|---------------|-----------|----------------------|----------|------------|---------|-------------|--|--|
| 0x000D    | SYS_SYS_0     | 0x04      | system configuration |          |            |         |             |  |  |
| 7         | 6             | 5         | 4                    | 3        | 2          | 1       | 0           |  |  |
| INIT_REGS | Reserved      | Reserved  | Reserved             | Reserved | Reserved 1 | HZ_MODE | EN_SHIPMODE |  |  |



© 2018 Dialog Semiconductor

#### **Ultra-Low Quiescent Current PMIC**

| Field Name  | Bits | POR | Description                                                      |
|-------------|------|-----|------------------------------------------------------------------|
| INIT_REGS   | [7]  | 0x0 | Initialize register trigger                                      |
| HZ_MODE     | [1]  | 0x0 | Hi-Z mode entry control. Automatically cleared when HZ mode exit |
| EN_SHIPMODE | [0]  | 0x0 | Shipmode entry control                                           |

## Table 56: Register SYS\_BAT\_0

| Address        | Regist | ter Nam | e F | OR Value    |                        | System configuration |          |            |   |   |  |  |
|----------------|--------|---------|-----|-------------|------------------------|----------------------|----------|------------|---|---|--|--|
| 0x000E         | SYS_E  | BAT_0   | c   | )x06        |                        | System configuration |          |            |   |   |  |  |
| 7              | 6      |         |     | 5           |                        | 4                    | 3        | 2          | 1 | 0 |  |  |
| Reserved       | Reser  | ved     |     | Reserved    |                        | VBAT_DIV_RATIO       | Reserved | BUVLO<2:0> |   |   |  |  |
| Field Name     |        | Bits    | POR | Description | 1                      |                      |          |            |   |   |  |  |
|                |        |         |     | VBATDIV di  | vider r                | atio setting         |          |            |   |   |  |  |
|                |        | F 41    | 00  | Value       | Desc                   | ription              |          |            |   |   |  |  |
| VBAT_DIV_RATIO |        | [4]     | 0x0 | 0x0 (POR)   | 0 (POR) 60 %           |                      |          |            |   |   |  |  |
|                |        |         |     | 0x1         | 30 %                   |                      |          |            |   |   |  |  |
|                |        |         |     | Battery UVL | Battery UVLO threshold |                      |          |            |   |   |  |  |
|                |        |         |     | Value       | Desc                   | ription              |          |            |   |   |  |  |
|                |        |         |     | 0x0         | 0x0 Reserved           |                      |          |            |   |   |  |  |
|                |        |         |     | 0x1         | 0x1 2.5V               |                      |          |            |   |   |  |  |
| BUVLO          |        | [2:0]   | 0x6 | 0x2         | 0x2 2.6V               |                      |          |            |   |   |  |  |
|                |        |         |     | 0x3         | x3 2.7V                |                      |          |            |   |   |  |  |
|                |        |         |     | 0x4         | 2.8V                   |                      |          |            |   |   |  |  |
|                |        |         |     | 0x5         | 2.9V                   |                      |          |            |   |   |  |  |
|                |        |         |     | 0x6 (POR)   | 3.0V                   |                      |          |            |   |   |  |  |



|  |      | la <b>–</b> |          |
|--|------|-------------|----------|
|  | II ( | 0x7         | Reserved |
|  |      | 0.7.1       | 10001100 |
|  |      |             |          |

## Table 57: Register SYS\_BAT\_1

| Address        | Regis | ter Name | P   | OR Value            | System configuration                     |              |          |                |            |  |  |
|----------------|-------|----------|-----|---------------------|------------------------------------------|--------------|----------|----------------|------------|--|--|
| 0x000F         | SYS_E | BAT_1    | 0   | ×00                 | system configuration                     |              |          |                |            |  |  |
| 7              | 6     |          |     | 5                   | 4                                        | 3            | 2        | 1              | 0          |  |  |
| Reserved       | Reser | eserved  |     | Reserved            | TS_TRIG                                  | Reserved     | Reserved | IDISCHG_MON_EN | VBATDIV_EN |  |  |
| Field Name     |       | Bits     | POR | Description         |                                          |              |          |                |            |  |  |
| TS_TRIG        |       | [4]      | 0x0 | Trigger register fo | or one-shot battery temp                 | sense enable |          |                |            |  |  |
| IDISCHG_MON_EN |       | [1]      | 0x0 | Enable battery dis  | Enable battery discharge current monitor |              |          |                |            |  |  |
| VBATDIV_EN     |       | [0]      | 0x0 | Battery voltage de  | ttery voltage devider enable             |              |          |                |            |  |  |

## Table 58: Register SYS\_RIN\_N\_0

| Address            | Regis       | ter Name | )   | POR         | <b>Value</b> | Б                        | N. N.           |                  |         |                  |    |  |  |
|--------------------|-------------|----------|-----|-------------|--------------|--------------------------|-----------------|------------------|---------|------------------|----|--|--|
| 0x0010             | SYS_RIN_N_0 |          |     | 0x66        | )x66         |                          | RIN_N           |                  |         |                  |    |  |  |
| 7                  | 6           |          |     | 5           | 5            |                          | 4               | 3                | 2       | 1                | 0  |  |  |
| RIN_N_PER_RST<1:0> |             |          |     | RIN         | I_N_PER_WA   | KE2                      | RIN_N_PER_WAKE1 | RIN_N_RST_ROUT_I | EN<1:0> | RIN_N_RST_REC<1: | 0> |  |  |
| Field Name         | Bits POR I  |          |     | Description | escription   |                          |                 |                  |         |                  |    |  |  |
|                    |             |          |     | F           | RIN_N RESET  | RIN_N RESET timer period |                 |                  |         |                  |    |  |  |
|                    |             |          |     | ľ           | Value I      | Description              |                 |                  |         |                  |    |  |  |
|                    |             |          |     |             | 0x0 4s       |                          |                 |                  |         |                  |    |  |  |
| RIN_N_PER_RST      |             | [7:6]    | 0x1 |             | 0x1 (POR) 8  | 0x1 (POR) 8s             |                 |                  |         |                  |    |  |  |
|                    |             |          |     |             | 0x2          | 0s                       |                 |                  |         |                  |    |  |  |
|                    |             |          |     |             | 0x3          | 4s                       |                 |                  |         |                  |    |  |  |



|                   |       |      | DINI NI WAL | FO times maried                             |
|-------------------|-------|------|-------------|---------------------------------------------|
|                   |       |      |             | E2 timer period                             |
| DIN N. DED. WAKES | [6]   | 0x1  | Value       | Description                                 |
| RIN_N_PER_WAKE2   | [5]   | UX I | 0x0         | 1.0s                                        |
|                   |       |      | 0x1 (POR)   | 1.5s                                        |
|                   |       |      | RIN_N WAK   | E1 timer period                             |
|                   |       |      | Value       | Description                                 |
| RIN_N_PER_WAKE1   | [4]   | 0x0  | 0x0 (POR)   | 50ms                                        |
|                   |       |      | 0x1         | 500ms                                       |
|                   | [3:2] | 0x1  | ROUT_N pu   | lse output enable for RESET wake-up         |
|                   |       |      | Value       | Description                                 |
|                   |       |      | 0x0         | Disable                                     |
| RIN_N_RST_ROUT_EN |       |      | 0x1 (POR)   | Enable                                      |
|                   |       |      | 0x2         | Enable only when VDD_PWR is present         |
|                   |       |      | 0x3         | Reserved                                    |
|                   |       |      | Reset timer | Hi-Z / ship mode transition control         |
|                   |       |      | Value       | Description                                 |
| DN N DOT DEC      |       |      | 0x0         | Reset timer is not used for both            |
| RIN_N_RST_REC     | [1:0] | 0x2  | 0x1         | Enter ship mode after RIN_N reset timer hit |
|                   |       |      | 0x2 (POR)   | Enter Hi-Z mode after RIN_N reset timer hit |
|                   |       |      | 0x3         | Reserved                                    |

# Table 59: Register SYS\_STS\_OUT\_0

| ldress |
|--------|
| 11     |



| 7              | 6     | 6    |     | 5           |                                                               | 4            | 3        | 2        | 1        | 0            |  |
|----------------|-------|------|-----|-------------|---------------------------------------------------------------|--------------|----------|----------|----------|--------------|--|
| Reserved       | Reser | ved  |     | Reserved    |                                                               | PWR_FLT_MODE | Reserved | Reserved | Reserved | SYS_FLT_MODE |  |
| Field Name     |       | Bits | POR | Description |                                                               |              |          |          |          |              |  |
|                |       |      |     | PWR_FLT n   | node s                                                        | elect        |          |          |          |              |  |
|                |       | r 41 | 0x0 | Value       | Description                                                   |              |          |          |          |              |  |
| PWR_FLT_MODE   |       | 4] C |     | 0x0 (POR)   | (0 (POR) Pow er good indicator                                |              |          |          |          |              |  |
|                |       |      |     | 0x1         | Voltage shifted RIN_N output                                  |              |          |          |          |              |  |
|                |       |      |     | SYS_FLT m   | ode se                                                        | lect         |          |          |          |              |  |
| 0.40 517 14055 |       | ro1  |     | Value       | Desci                                                         | ription      |          |          |          |              |  |
| SYS_FLT_MODE   |       | [0]  | 0x1 | 0x0         | IRQ VF enabled and charge status indicator disabled           |              |          |          |          |              |  |
|                |       |      |     | 0x1 (POR)   | 0x1 (POR) IRQ I/F enabled and charge status indicator enabled |              |          |          |          |              |  |

#### Table 60: Register SYS\_PWR\_CYC\_0

| Address               | Regis | ter Name         | e F         | OR Value        |                      |              |             |              |            |   |  |  |
|-----------------------|-------|------------------|-------------|-----------------|----------------------|--------------|-------------|--------------|------------|---|--|--|
| 0x0012                | SYS_F | SYS_PWR_CYC_0 0: |             | )x91            |                      | Pow er cycle |             |              |            |   |  |  |
| 7                     | 6     |                  |             | 5               |                      | 4            | 3           | 2            | 1          | 0 |  |  |
| PWR_CYC_WAIT_PER<1:0> |       |                  | PWR_CYC_PE  | WR_CYC_PER<1:0> |                      |              | PWR_CYC_FRC | PWR_CYC_MODE | PWR_CYC_EN |   |  |  |
| Field Name Bits POR   |       |                  | Description | Description     |                      |              |             |              |            |   |  |  |
|                       |       | R [7:6] (        | 0x2         | Pow er cycle    | w ait period setting |              |             |              |            |   |  |  |
|                       |       |                  |             | Value           | Desc                 | escription   |             |              |            |   |  |  |
| PWR_CYC_WAIT_P        | ER    |                  |             | 0x0             | 0s                   |              |             |              |            |   |  |  |
|                       |       |                  |             | 0x1             | 0.5s                 |              |             |              |            |   |  |  |
|                       |       |                  |             | 0x2 (POR)       | OR) 1.0s             |              |             |              |            |   |  |  |



|                | ı     | 1   | Īr                          |                                          |  |  |  |  |  |  |
|----------------|-------|-----|-----------------------------|------------------------------------------|--|--|--|--|--|--|
|                |       |     | 0x3                         | 2.0s                                     |  |  |  |  |  |  |
|                |       |     | Pow er cycle                | Pow er cycle period setting              |  |  |  |  |  |  |
|                |       |     | Value                       | Description                              |  |  |  |  |  |  |
| PWR_CYC_PER [5 |       |     | 0x0                         | 5s                                       |  |  |  |  |  |  |
|                | [5:4] | 0x1 | 0x1 (POR)                   | 10s                                      |  |  |  |  |  |  |
|                |       |     | 0x2                         | 15s                                      |  |  |  |  |  |  |
|                |       |     | 0x3                         | 20s                                      |  |  |  |  |  |  |
| PWR_CYC_FRC    | [2]   | 0x0 | Write 1 to fo               | orce pow er-cycling                      |  |  |  |  |  |  |
|                |       |     | Pow er cycle trigger select |                                          |  |  |  |  |  |  |
| RAID OVO MODE  | .41   |     | Value                       | Description                              |  |  |  |  |  |  |
| PWR_CYC_MODE   | [1]   | 0x0 | 0x0 (POR)                   | VDD_PWR insertion/removal                |  |  |  |  |  |  |
|                |       |     | 0x1                         | RESET wake-up timer when VDD_PWR present |  |  |  |  |  |  |
| PWR_CYC_EN     | [0]   | 0x1 | Pow er cycle                | e enable                                 |  |  |  |  |  |  |

## Table 61: Register SYS\_PWR\_CYC\_1

| Address  |               | Register Name POR Value |       |          |  | Dow or ovele   | ower evelo |          |            |                    |  |  |  |  |
|----------|---------------|-------------------------|-------|----------|--|----------------|------------|----------|------------|--------------------|--|--|--|--|
| 0x0013   | SYS_PWR_CYC_1 |                         | Y C_1 | _1 0x00  |  | bw er cycle    |            |          |            |                    |  |  |  |  |
| 7        | 6             |                         | 5     |          |  |                | 3          | 2        | 1          | 0                  |  |  |  |  |
| Reserved | BUCK_<br>_CYC | JV P_PWR<br>EN Reserve  |       | /ed 0 BU |  | CK_OCP_PWR_CYC | Reserved 0 | Reserved | Reserved 0 | BTS_PWR_CYC<br>_EN |  |  |  |  |

| Field Name          | Bits | POR | Description                              |
|---------------------|------|-----|------------------------------------------|
| BUCK_UVP_PWR_CYC_EN | [6]  | 0x0 | Pow er cycle enable triggerd by Buck UVP |
| BUCK_OCP_PWR_CYC_EN | [4]  | 0x0 | Pow er cycle enable triggerd by Buck OCP |



|--|

## Table 62: Register SYS\_WD\_0

| Address        | Register I          | Name       | POR Value                                 |                                         | Matabalan Caran        | Notabdag timor             |   |   |   |  |  |  |
|----------------|---------------------|------------|-------------------------------------------|-----------------------------------------|------------------------|----------------------------|---|---|---|--|--|--|
| 0x0014         | SYS_WD_             | 0          | 0x10                                      |                                         | Watchdog timer         |                            |   |   |   |  |  |  |
| 7              | 6                   |            | 5                                         |                                         | 4                      | 3                          | 2 | 1 | 0 |  |  |  |
| WD_RST_REGS_EN | WD_ROU              | T_EN       | WD_TMR_P                                  | ER<1:0                                  | )>                     | WD_CLR_SEL<1:0> WD_EN<1:0> |   |   |   |  |  |  |
| Field Name     | Field Name Bits POR |            |                                           | Description                             |                        |                            |   |   |   |  |  |  |
| WD_RST_REGS_EN | 0x0                 | Register r | Register reset on watchdog timeout enable |                                         |                        |                            |   |   |   |  |  |  |
| WD_ROUT_EN [6] |                     | 0x0        | Reset out                                 | eset output on watchdog timeout enable  |                        |                            |   |   |   |  |  |  |
|                |                     |            | Watchdog                                  | timer                                   | timeout period         |                            |   |   |   |  |  |  |
|                |                     |            | Value                                     | alue Description                        |                        |                            |   |   |   |  |  |  |
| M/D TMD DED    | FE. 4               | 1 0.4      | 0x0                                       | 25s                                     |                        |                            |   |   |   |  |  |  |
| WD_TMR_PER     | [5:4                | ] 0x1      | 0x1 (POR                                  | ) 50s                                   |                        |                            |   |   |   |  |  |  |
|                |                     |            | 0x2                                       | 0x2 Reserved                            |                        |                            |   |   |   |  |  |  |
|                |                     |            | 0x3                                       | 0x3 Reserved                            |                        |                            |   |   |   |  |  |  |
|                |                     |            | Watchdog                                  | Watchdog timer clear condition          |                        |                            |   |   |   |  |  |  |
|                |                     |            | Value                                     | Value Description                       |                        |                            |   |   |   |  |  |  |
| M/D OLD OF     | ro 0                | , ,        | 0x0 (POR                                  | 0x0 (POR) Only I2C clears the timer     |                        |                            |   |   |   |  |  |  |
| WD_CLR_SEL     | [3:2                | ] 0x0      | 0x1                                       | Only                                    | WD pin clears the time | r                          |   |   |   |  |  |  |
|                |                     |            | 0x2                                       | 0x2 Both I2C and WD pin clear the timer |                        |                            |   |   |   |  |  |  |
|                |                     |            | 0x3                                       | Res                                     | erved                  |                            |   |   |   |  |  |  |
|                |                     |            | Watchdog                                  | timer                                   | enable                 |                            |   |   |   |  |  |  |
| WD_EN          | [1:0                | ] 0x0      | Value                                     | Des                                     | cription               |                            |   |   |   |  |  |  |



|  | 0x0 (POR) | Disable                          |
|--|-----------|----------------------------------|
|  | 0x1       | Enable only when VDD_PWR present |
|  | 0x2       | Disable in Hi-Z mode             |
|  | 0x3       | Alw ays enable                   |

#### Table 63: Register SYS\_I2C\_0

| Address        | Regis | ter Name  | P   | OR Value           | 20                       |                  |               |                |            |  |  |
|----------------|-------|-----------|-----|--------------------|--------------------------|------------------|---------------|----------------|------------|--|--|
| 0x0015         | SYS_L | SYS_12C_0 |     | x00                | 2C                       |                  |               |                |            |  |  |
| 7              | 6     |           |     | 5                  | 4                        | 3                | 2             | 1              | 0          |  |  |
| Reserved       | Rese  | Reserved  |     | Reserved           | Reserved                 | Reserved         | I2C_RDCLR_DIS | 12C_RST_TMR_EN | I2C_HIZ_EN |  |  |
| Field Name     |       | Bits      | POR | Description        |                          |                  |               |                |            |  |  |
| I2C_RDCLR_DIS  |       | [2]       | 0x0 | I2C read clear dis | able for ISR registers a | nd STS_PWR_CYC_r | egister       |                |            |  |  |
| I2C_RST_TMR_EN |       | [1]       | 0x0 | I2C reset timer er | eset timer enable        |                  |               |                |            |  |  |
| I2C_HIZ_EN     |       | [0]       | 0x0 | I2C enable in Hi-Z | enable in Hi-Z mode      |                  |               |                |            |  |  |

## 10.2.2 Config

## Table 64: Register SYS\_CFG\_I2C\_0

| Address        | Regis                | ter Name           | PC   | OR Value       | 100 | 12C |   |   |   |   |  |  |
|----------------|----------------------|--------------------|------|----------------|-----|-----|---|---|---|---|--|--|
| 0x0040         | SYS_C                | CFG_I2C_           | 0 0x |                | IZC |     |   |   |   |   |  |  |
| 7              | 6                    |                    | į.   | 5              |     | 4   | 3 | 2 | 1 | 0 |  |  |
| Reserved       | 12C_S                | 2C_SLAVE_ADDR<6:0> |      |                |     |     |   |   |   |   |  |  |
| Field Name     | Bits POR Description |                    |      |                |     |     |   |   |   |   |  |  |
| I2C_SLAVE_ADDR |                      | [6:0]              | 0x68 | I2C slave addr |     |     |   |   |   |   |  |  |



## 10.2.3 Charger

## 10.2.3.1 Charger and Power-Path

#### Table 65: Register CHG\_CHG\_0

| Address          | Regist   | er Nam | е            | POR Value                                                            |                               | N.                      |                    |            |          |      |  |  |  |
|------------------|----------|--------|--------------|----------------------------------------------------------------------|-------------------------------|-------------------------|--------------------|------------|----------|------|--|--|--|
| 0x0020           | CHG_C    | HG_0   |              | 0x01                                                                 |                               | Charge                  |                    |            |          |      |  |  |  |
| 7                | 6        |        |              | 5                                                                    |                               | 4                       | 3                  | 2          | 1        | 0    |  |  |  |
| Reserved         | Reserv   | ved    |              | IPRETERM_R                                                           | EXT<1                         | 1:0>                    | ICHG_MAX<1:0>      |            | RMEAS_EN | CE_N |  |  |  |
| Field Name       | Bits POR |        |              | Description                                                          | Description                   |                         |                    |            |          |      |  |  |  |
|                  |          |        |              | Charge terr                                                          | ninatior                      | n/pre-charge current ra | inge by RITER_CHG. | Read-only. |          |      |  |  |  |
|                  |          |        |              | Value                                                                | ue Description                |                         |                    |            |          |      |  |  |  |
|                  |          | [5:4]  |              | 0x0 (POR)                                                            | (0 (POR) 5% of ICHG           |                         |                    |            |          |      |  |  |  |
| IPRETERM_REXT    |          |        | 0x0          | 0x1                                                                  | x1 10% of ICHG                |                         |                    |            |          |      |  |  |  |
|                  |          |        |              | 0x2                                                                  | 15%                           | of ICHG                 |                    |            |          |      |  |  |  |
|                  |          |        |              | 0x3                                                                  | 20%                           | of ICHG                 |                    |            |          |      |  |  |  |
|                  |          |        |              | Maximum c                                                            | Maximum charge current limit. |                         |                    |            |          |      |  |  |  |
|                  |          |        |              | Value                                                                | Value Description             |                         |                    |            |          |      |  |  |  |
|                  |          | [3:2]  |              | 0x0 (POR)                                                            | 0x0 (POR) No limit            |                         |                    |            |          |      |  |  |  |
| ICHG_MAX         |          |        | 0x0          | 0x1                                                                  | 0x1 20mA                      |                         |                    |            |          |      |  |  |  |
|                  |          |        |              | 0x2                                                                  | 0x2 70mA                      |                         |                    |            |          |      |  |  |  |
|                  |          |        |              | 0x3                                                                  | 0x3 200mA                     |                         |                    |            |          |      |  |  |  |
| RMEAS_EN [1] 0x0 |          |        | External res | External resistance programming enable. Write-locked when CE_N is 0. |                               |                         |                    |            |          |      |  |  |  |
| OF 11            |          |        |              | Charge ena                                                           | ble                           | ole                     |                    |            |          |      |  |  |  |
| CE_N             |          | [0] 0  | 0x1          | Value                                                                | Desc                          | cription                |                    |            |          |      |  |  |  |



|  | 0x0       | Enable charging  |
|--|-----------|------------------|
|  | 0x1 (POR) | Disable charging |

## Table 66: Register CHG\_CHG\_1

| Address     | Register           | Name     | POI | R Value                                                         |                                                                 |                         |                     |          |          |   |  |  |  |
|-------------|--------------------|----------|-----|-----------------------------------------------------------------|-----------------------------------------------------------------|-------------------------|---------------------|----------|----------|---|--|--|--|
| 0x0021      | CHG_CHG            | IG_CHG_1 |     | 0x19                                                            |                                                                 | Charge                  |                     |          |          |   |  |  |  |
| 7           | 6                  | 6        |     |                                                                 |                                                                 | 4                       | 3                   | 2        | 1        | 0 |  |  |  |
| Reserved    | TE_TS_C            | OOL      | TI  | TE_TS_WA RM                                                     |                                                                 | TE                      | TMRX2_EN            | Reserved | TMR<1:0> |   |  |  |  |
| Field Name  | Bits POR           |          |     | Description                                                     | Description                                                     |                         |                     |          |          |   |  |  |  |
| TE_TS_COOL  | OL [6] 0x0         |          |     | Termination e                                                   | Termination enable during TS COOL. Write-locked when CE_N is 0. |                         |                     |          |          |   |  |  |  |
| TE_TS_WA RM | E_TS_WA RM [5] 0x0 |          | )   | Termination enable during TS WARM. Write-locked when CE_N is 0. |                                                                 |                         |                     |          |          |   |  |  |  |
| TE          | [4] 0x1            |          |     | Charge currer                                                   | nt terr                                                         | mination enable. Write- | locked when CE_N is | s 0.     |          |   |  |  |  |
| TMRX2_EN    | [3]                | 0x′      |     | Safety timer half rate enable. Write-locked when CE_N is 0.     |                                                                 |                         |                     |          |          |   |  |  |  |
|             |                    |          |     | Safety timer p                                                  | Safety timer period. Write-locked when CE_N is 0.               |                         |                     |          |          |   |  |  |  |
|             |                    |          |     | Value [                                                         | Value Description                                               |                         |                     |          |          |   |  |  |  |
| TNAD        | [4.0               | 21 0     |     | 0x0 3                                                           | 0m                                                              |                         |                     |          |          |   |  |  |  |
| MR          | [1:0               | 0x′      |     | 0x1 (POR) 3                                                     | 0x1 (POR) 3h                                                    |                         |                     |          |          |   |  |  |  |
|             |                    |          |     | 0x2 9h                                                          |                                                                 |                         |                     |          |          |   |  |  |  |
|             |                    |          |     | 0x3                                                             | 0x3 Timer disabled                                              |                         |                     |          |          |   |  |  |  |

#### Table 67: Register CHG\_ICHG\_0

| Char |
|------|
|      |



| 7          | 6      | 6     |      | 5                        |         | 4                            | 3               | 2 | 1 | 0 |
|------------|--------|-------|------|--------------------------|---------|------------------------------|-----------------|---|---|---|
| Reserved   | ICHG<6 | 6:0>  |      |                          |         |                              |                 |   |   |   |
| Field Name | E      | Bits  | POR  | Description              |         |                              |                 |   |   |   |
|            |        |       |      | Charge cur<br>2.0-4.8 mA |         | A)<br>s are available when S | SEL_ICHG_LOW=1. |   |   |   |
|            |        |       |      | Value                    | Desci   | ription                      |                 |   |   |   |
|            |        |       |      | 0x0                      | 5 (2)   |                              |                 |   |   |   |
|            |        |       |      | 0x1                      | 6 (2.4) | )                            |                 |   |   |   |
|            |        |       |      | 0x2                      | 7 (2.8) | i)                           |                 |   |   |   |
|            |        |       | 0x41 | 0x3                      | 8 (3.2) | ()                           |                 |   |   |   |
|            |        |       |      | 0x4                      | 9 (3.6) | <b>)</b>                     |                 |   |   |   |
|            |        |       |      | 0x5                      | 10 (4)  | )                            |                 |   |   |   |
|            |        |       |      | 0x6                      | 11 (4.  | .4)                          |                 |   |   |   |
| ICHG       | [      | [6:0] |      | 0x7                      | 12 (4.  | .8)                          |                 |   |   |   |
|            |        |       |      | 0x8                      | 13      |                              |                 |   |   |   |
|            |        |       |      | 0x9                      | 14      |                              |                 |   |   |   |
|            |        |       |      | 0x0A                     | 15      |                              |                 |   |   |   |
|            |        |       |      | 0x0B                     | 16      |                              |                 |   |   |   |
|            |        |       |      | 0x0C                     | 17      |                              |                 |   |   |   |
|            |        |       |      | 0x0D                     | 18      |                              |                 |   |   |   |
|            |        |       |      | 0x0E                     | 19      |                              |                 |   |   |   |
|            |        |       |      | 0x0F                     | 20      |                              |                 |   |   |   |
|            |        |       |      | 0x10                     | 21      |                              |                 |   |   |   |



| 0x11       | 22       |
|------------|----------|
| 0x12       | 23       |
| 0x13       | 24       |
| 0x14       | 25       |
| 0x15       | 26       |
| 0x16       | 27       |
| 0x17       | 28       |
| 0x18       | 29       |
| 0x19       | 30       |
| 0x1A       | 31       |
| 0x1B       | 32       |
| 0x1C       | 33       |
| 0x1D       | 34       |
| 0x1E       | 35       |
| 0x1F       | Reserved |
| 0x3F       | Reserved |
| 0x40       | 40       |
| 0x41 (POR) | 50       |
| 0x42       | 60       |
| 0x43       | 70       |
| 0x44       | 80       |
| 0x45       | 90       |
| 0x46       | 100      |



| <br>- |     |
|-------|-----|
| 0x47  | 110 |
| 0x48  | 120 |
| 0x49  | 130 |
| 0x4A  | 140 |
| 0x4B  | 150 |
| 0x4C  | 160 |
| 0x4D  | 170 |
| 0x4E  | 180 |
| 0x4F  | 190 |
| 0x50  | 200 |
| 0x51  | 210 |
| 0x52  | 220 |
| 0x53  | 230 |
| 0x54  | 240 |
| 0x55  | 250 |
| 0x56  | 260 |
| 0x57  | 270 |
| 0x58  | 280 |
| 0x59  | 290 |
| 0x5A  | 300 |
| 0x5B  | 310 |
| 0x5C  | 320 |
| 0x5D  | 330 |



| , |      |          |
|---|------|----------|
|   | 0x5E | 340      |
|   | 0x5F | 350      |
|   | 0x60 | 360      |
|   | 0x61 | 370      |
|   | 0x62 | 380      |
|   | 0x63 | 390      |
|   | 0x64 | 400      |
|   | 0x65 | 410      |
|   | 0x66 | 420      |
|   | 0x67 | 430      |
|   | 0x68 | 440      |
|   | 0x69 | 450      |
|   | 0x6A | 460      |
|   | 0x6B | 470      |
|   | 0x6C | 480      |
|   | 0x6D | 490      |
|   | 0x6E | 500      |
|   | 0x6F | Reserved |
|   | 0x7F | Reserved |

## Table 68: Register CHG\_IPRETERM\_0

| Address | Register Name  | POR Value | Dracharge / termination ourrent |
|---------|----------------|-----------|---------------------------------|
| 0x0023  | CHG_IPRETERM_0 | 0x04      | Precharge / termination current |



| 7        | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|---------------|---|---|---|---|---|---|
| Reserved | IPRETERM<6:0> |   |   |   |   |   |   |

| Field Name | Bits  | POR | Description   |                     |  |  |
|------------|-------|-----|---------------|---------------------|--|--|
|            |       |     | Precharge / t | termination current |  |  |
|            |       |     | Value         | Description         |  |  |
|            |       |     | 0x0           | 0.5                 |  |  |
|            |       |     | 0x1           | 1                   |  |  |
|            |       |     | 0x2           | 1.5                 |  |  |
|            |       |     | 0x3           | 2                   |  |  |
|            |       |     | 0x4 (POR)     | 2.5                 |  |  |
|            |       |     | 0x5           | 3                   |  |  |
|            |       |     | 0x6           | 3.5                 |  |  |
| IPRETERM   | [6:0] | 0x4 | 0x7           | 4                   |  |  |
|            |       |     | 0x8           | 4.5                 |  |  |
|            |       |     | 0x9           | 5                   |  |  |
|            |       |     | 0x0A          | Reserved            |  |  |
|            |       |     | 0x3F          | Reserved            |  |  |
|            |       |     | 0x40          | 6                   |  |  |
|            |       |     | 0x41          | 7                   |  |  |
|            |       |     | 0x42          | 8                   |  |  |
|            |       |     | 0x43          | 9                   |  |  |
|            |       |     | 0x44          | 10                  |  |  |



| <br> |    |
|------|----|
| 0x45 | 11 |
| 0x46 | 12 |
| 0x47 | 13 |
| 0x48 | 14 |
| 0x49 | 15 |
| 0x4A | 16 |
| 0x4B | 17 |
| 0x4C | 18 |
| 0x4D | 19 |
| 0x4E | 20 |
| 0x4F | 21 |
| 0x50 | 22 |
| 0x51 | 23 |
| 0x52 | 24 |
| 0x53 | 25 |
| 0x54 | 26 |
| 0x55 | 27 |
| 0x56 | 28 |
| 0x57 | 29 |
| 0x58 | 30 |
| 0x59 | 31 |
| 0x5A | 32 |
| 0x5B | 33 |



| Temporal |                                                                                      |
|----------|--------------------------------------------------------------------------------------|
| 0x5C     | 34                                                                                   |
| 0x5D     | 35                                                                                   |
| 0x5E     | 36                                                                                   |
| 0x5F     | 37                                                                                   |
| 0x60     | 38                                                                                   |
| 0x61     | 39                                                                                   |
| 0x62     | 40                                                                                   |
| 0x63     | 41                                                                                   |
| 0x64     | 42                                                                                   |
| 0x65     | 43                                                                                   |
| 0x66     | 44                                                                                   |
| 0x67     | 45                                                                                   |
| 0x68     | 46                                                                                   |
| 0x69     | 47                                                                                   |
| 0x6A     | 48                                                                                   |
| 0x6B     | 49                                                                                   |
| 0x6C     | 50                                                                                   |
| 0x6D     | Reserved                                                                             |
| 0x7F     | Reserved                                                                             |
|          | 0x5D 0x5E 0x5F 0x60 0x61 0x62 0x63 0x64 0x65 0x66 0x67 0x68 0x69 0x6A 0x6B 0x6C 0x6D |

# Table 69: Register CHG\_VBREG\_0

| Address | Register Name | POR Value | Pottory regulation valtage |  |
|---------|---------------|-----------|----------------------------|--|
| 0x0024  | CHG_VBREG_0   | 0x3C      | Battery regulation voltage |  |



| 7        | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|------------|---|---|---|---|---|---|
| Reserved | VBCHG<6:0> |   |   |   |   |   |   |

| Field Name | Bits  | POR  | Description  |                |  |  |  |  |
|------------|-------|------|--------------|----------------|--|--|--|--|
|            |       |      | Battery regu | lation voltage |  |  |  |  |
|            |       |      | Value        | Description    |  |  |  |  |
|            |       |      | 0x0          | 3.6            |  |  |  |  |
|            |       |      | 0x1          | 3.61           |  |  |  |  |
|            |       |      | 0x2          | 3.62           |  |  |  |  |
|            |       |      | 0x3          | 3.63           |  |  |  |  |
|            |       |      | 0x4          | 3.64           |  |  |  |  |
|            |       | 0x3C | 0x5          | 3.65           |  |  |  |  |
|            | [6:0] |      | 0x6          | 3.66           |  |  |  |  |
| VBCHG      |       |      | 0x7          | 3.67           |  |  |  |  |
|            |       |      | 0x8          | 3.68           |  |  |  |  |
|            |       |      | 0x9          | 3.69           |  |  |  |  |
|            |       |      | 0x0A         | 3.7            |  |  |  |  |
|            |       |      | 0x0B         | 3.71           |  |  |  |  |
|            |       |      | 0x0C         | 3.72           |  |  |  |  |
|            |       |      | 0x0D         | 3.73           |  |  |  |  |
|            |       |      | 0x0E         | 3.74           |  |  |  |  |
|            |       |      | 0x0F         | 3.75           |  |  |  |  |
|            |       |      | 0x10         | 3.76           |  |  |  |  |



| <br> |      |
|------|------|
| 0x11 | 3.77 |
| 0x12 | 3.78 |
| 0x13 | 3.79 |
| 0x14 | 3.8  |
| 0x15 | 3.81 |
| 0x16 | 3.82 |
| 0x17 | 3.83 |
| 0x18 | 3.84 |
| 0x19 | 3.85 |
| 0x1A | 3.86 |
| 0x1B | 3.87 |
| 0x1C | 3.88 |
| 0x1D | 3.89 |
| 0x1E | 3.9  |
| 0x1F | 3.91 |
| 0x20 | 3.92 |
| 0x21 | 3.93 |
| 0x22 | 3.94 |
| 0x23 | 3.95 |
| 0x24 | 3.96 |
| 0x25 | 3.97 |
| 0x26 | 3.98 |
| 0x27 | 3.99 |



| <br>       |      |
|------------|------|
| 0x28       | 4    |
| 0x29       | 4.01 |
| 0x2A       | 4.02 |
| 0x2B       | 4.03 |
| 0x2C       | 4.04 |
| 0x2D       | 4.05 |
| 0x2E       | 4.06 |
| 0x2F       | 4.07 |
| 0x30       | 4.08 |
| 0x31       | 4.09 |
| 0x32       | 4.1  |
| 0x33       | 4.11 |
| 0x34       | 4.12 |
| 0x35       | 4.13 |
| 0x36       | 4.14 |
| 0x37       | 4.15 |
| 0x38       | 4.16 |
| 0x39       | 4.17 |
| 0x3A       | 4.18 |
| 0x3B       | 4.19 |
| 0x3C (POR) | 4.2  |
| 0x3D       | 4.21 |
| 0x3E       | 4.22 |



| <br> |      |
|------|------|
| 0x3F | 4.23 |
| 0x40 | 4.24 |
| 0x41 | 4.25 |
| 0x42 | 4.26 |
| 0x43 | 4.27 |
| 0x44 | 4.28 |
| 0x45 | 4.29 |
| 0x46 | 4.3  |
| 0x47 | 4.31 |
| 0x48 | 4.32 |
| 0x49 | 4.33 |
| 0x4A | 4.34 |
| 0x4B | 4.35 |
| 0x4C | 4.36 |
| 0x4D | 4.37 |
| 0x4E | 4.38 |
| 0x4F | 4.39 |
| 0x50 | 4.4  |
| 0x51 | 4.41 |
| 0x52 | 4.42 |
| 0x53 | 4.43 |
| 0x54 | 4.44 |
| 0x55 | 4.45 |



| <br>1 |          |
|-------|----------|
| 0x56  | 4.46     |
| 0x57  | 4.47     |
| 0x58  | 4.48     |
| 0x59  | 4.49     |
| 0x5A  | 4.5      |
| 0x5B  | 4.51     |
| 0x5C  | 4.52     |
| 0x5D  | 4.53     |
| 0x5E  | 4.54     |
| 0x5F  | 4.55     |
| 0x60  | 4.56     |
| 0x61  | 4.57     |
| 0x62  | 4.58     |
| 0x63  | 4.59     |
| 0x64  | 4.6      |
| 0x65  | 4.61     |
| 0x66  | 4.62     |
| 0x67  | 4.63     |
| 0x68  | 4.64     |
| 0x69  | 4.65     |
| 0x6A  | Reserved |
| 0x7F  | Reserved |



## Table 70: Register CHG\_VBPRECHG\_0

| Address | Register Name  | POR Value | Rattery procharge voltage |
|---------|----------------|-----------|---------------------------|
| 0x0025  | CHG_VBPRECHG_0 | 0x06      | Battery precharge voltage |

| 7        | 6        | 5        | 4                 | 3        | 2             | 1 | 0 |
|----------|----------|----------|-------------------|----------|---------------|---|---|
| Reserved | Reserved | Reserved | VBPRECHG_COMP_DIS | Reserved | VBPRECHG<2:0> |   |   |

| Field Name          | Bits  | POR | Description  |                                                                                                               |  |  |  |
|---------------------|-------|-----|--------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
|                     |       |     | Precharge c  | omparator disable. Charger operates in pre-charge mode when VBAT short detected. Write-locked when CE_N is 0. |  |  |  |
| VPPPF0110 0011P P10 |       |     | Value        | Description                                                                                                   |  |  |  |
| VBPRECHG_COMP_DIS   | [4]   | 0x0 | 0x0 (POR)    | Precharge threshold is as specified by VBPRECHG                                                               |  |  |  |
|                     |       |     | 0x1          | Charger will ignore precharge threshold                                                                       |  |  |  |
|                     |       |     | Battery prec | harge voltage (V)                                                                                             |  |  |  |
|                     |       |     | Value        | Description                                                                                                   |  |  |  |
|                     |       |     | 0x0          | Reserved                                                                                                      |  |  |  |
|                     |       |     | 0x1          | 2.7                                                                                                           |  |  |  |
| L/DDDTOLLO          | ro 01 |     | 0x2          | 2.8                                                                                                           |  |  |  |
| VBPRECHG            | [2:0] | 0x6 | 0x3          | 2.9                                                                                                           |  |  |  |
|                     |       |     | 0x4          | 3                                                                                                             |  |  |  |
|                     |       |     | 0x5          | 3.1                                                                                                           |  |  |  |
|                     |       |     | 0x6 (POR)    | 3.2                                                                                                           |  |  |  |
|                     |       |     | 0x7          | Reserved                                                                                                      |  |  |  |



## Table 71: Register CHG\_BAT\_TS\_0

| Address | Register Name | POR Value | Battery temperature sense |
|---------|---------------|-----------|---------------------------|
| 0x0026  | CHG_BAT_TS_0  | 0x01      | patiery temperature sense |

| 7  |         | 6        | 5                  | 4          | 3          | 2           | 1            | 0         |
|----|---------|----------|--------------------|------------|------------|-------------|--------------|-----------|
| Re | eserved | Reserved | TS_DISCHG_MODE_SEL | Reserved 0 | TS_WARM_EN | TS_OFF_MODE | TS_EN_DISCHG | TS_EN_CHG |

| Field Name         | Bits | POR | Description                                         |                                                                               |  |  |  |
|--------------------|------|-----|-----------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|
|                    |      |     | Temp sense                                          | mode selection during discharging                                             |  |  |  |
| TO DISCUSS MODE OF |      |     | Value                                               | Description                                                                   |  |  |  |
| TS_DISCHG_MODE_SEL | [5]  | 0x0 | 0x0 (POR)                                           | Periodic sampling mode with 2s period                                         |  |  |  |
|                    |      |     | 0x1                                                 | Host triggered sampling mode                                                  |  |  |  |
| TS_WARM_EN         | [3]  | 0x0 | TS WARM fo                                          | TS WARM function enable. Write-locked when CE_N is 0, or when TS_EN is not 0. |  |  |  |
|                    |      | 0x0 | TS OFF mod                                          | TS OFF mode control. Write-locked when CE_N is 0, or when TS_EN is not 0.     |  |  |  |
| TO OFF MODE        |      |     | Value                                               | Description                                                                   |  |  |  |
| TS_OFF_MODE        | [2]  |     | 0x0 (POR)                                           | Battery TS feature is disabled when TS_OFF                                    |  |  |  |
|                    |      |     | 0x1                                                 | Charger falut condition when TS_OFF                                           |  |  |  |
| TS_EN_DISCHG       | [1]  | 0x0 | Battery temperature sense enable during discharging |                                                                               |  |  |  |
| TS_EN_CHG          | [0]  | 0x1 | Battery temperature sense enable during charging    |                                                                               |  |  |  |

### Table 72: Register CHG\_VDD\_PWR\_0



| 7        | 6        | 5        | 4        | 3         | 2 | 1 | 0 |
|----------|----------|----------|----------|-----------|---|---|---|
| Reserved | Reserved | Reserved | Reserved | ILIM<3:0> |   |   |   |

| Field Name | Bits  | POR | Description   |              |
|------------|-------|-----|---------------|--------------|
|            |       |     | Input current | t limit (mA) |
|            |       |     | Value         | Description  |
|            |       |     | 0x0           | 2.5          |
|            |       |     | 0x1           | 50           |
|            |       |     | 0x2 (POR)     | 100          |
|            |       |     | 0x3           | 150          |
|            | [3:0] | 0x2 | 0x4           | 200          |
|            |       |     | 0x5           | 250          |
|            |       |     | 0x6           | 300          |
| ILIM       |       |     | 0x7           | 350          |
|            |       |     | 0x8           | 400          |
|            |       |     | 0x9           | 450          |
|            |       |     | 0xA           | 500          |
|            |       |     | 0xB           | 550          |
|            |       |     | 0xC           | 600          |
|            |       |     | 0xD           | Reserved     |
|            |       |     | 0xE           | Reserved     |
|            |       |     | 0xF           | Reserved     |



## Table 73: Register CHG\_VDD\_PWR\_1

| 7        | 6        | 5               | 4               | 3       | 2               | 1 | o |
|----------|----------|-----------------|-----------------|---------|-----------------|---|---|
| Reserved | Reserved | VDD_PWR_OVP_DIS | VDD_PWR_DPM_DIS | ILIM_EN | VDD_PWR_DPM<2:0 | > |   |

| Field Name      | Bits  | POR | Description   | escription                |  |  |
|-----------------|-------|-----|---------------|---------------------------|--|--|
| VDD_PWR_OVP_DIS | [5]   | 0x0 | VDD_PWR (     | DD_PWR OVP disable        |  |  |
| VDD_PWR_DPM_DIS | [4]   | 0x0 | VDD_PWR I     | DPM disable               |  |  |
| ILIM_EN         | [3]   | 0x1 | Input current | t limit enable            |  |  |
|                 |       |     | VDD_PWR I     | DPM threshold voltage (V) |  |  |
|                 |       |     | Value         | Description               |  |  |
|                 |       | 0x4 | 0x0           | 4.2                       |  |  |
|                 |       |     | 0x1           | 4.3                       |  |  |
| V-00 540 554    | ro 01 |     | 0x2           | 4.4                       |  |  |
| VDD_PWR_DPM     | [2:0] |     | 0x3           | 4.5                       |  |  |
|                 |       |     | 0x4 (POR)     | 4.6                       |  |  |
|                 |       |     | 0x5           | 4.7                       |  |  |
|                 |       |     | 0x6           | 4.8                       |  |  |
|                 |       |     | 0x7           | 4.9                       |  |  |



## Table 74: Register CHG\_IDISCHG\_0

| Address | Register Name | POR Value | Battery discharge current limit |
|---------|---------------|-----------|---------------------------------|
| 0x0029  | CHG_IDISCHG_0 | 0x0D      | Dattery discharge current innic |

| 7        | 6        | 5        | 4                | 3 | 2 | 1                  | 0              |
|----------|----------|----------|------------------|---|---|--------------------|----------------|
| Reserved | Reserved | Reserved | IDISCHG_OCP<2:0> |   |   | IDISCHG_OCP_HIZ_EN | IDISCHG_OCP_EN |

| Field Name         | Bits  | POR | Description                                                       |                                                  |  |  |
|--------------------|-------|-----|-------------------------------------------------------------------|--------------------------------------------------|--|--|
|                    |       |     | Battery discharge over-current protection setting (A)             |                                                  |  |  |
|                    |       |     | Value                                                             | Description                                      |  |  |
|                    |       |     | 0x0                                                               | 0.55                                             |  |  |
|                    |       |     | 0x1                                                               | 0.75                                             |  |  |
|                    | [4:2] | 0x3 | 0x2                                                               | 0.95                                             |  |  |
| IDISCHG_OCP        |       |     | 0x3 (POR)                                                         | 1.15                                             |  |  |
|                    |       |     | 0x4                                                               | 1.35                                             |  |  |
|                    |       |     | 0x5                                                               | 1.55                                             |  |  |
|                    |       |     | 0x6                                                               | 1.75                                             |  |  |
|                    |       |     | 0x7                                                               | Reserved                                         |  |  |
| IDISCHG_OCP_HIZ_EN | [1]   | 0x0 | Battery discharge over-current protection enable, even during HiZ |                                                  |  |  |
| IDISCHG_OCP_EN     | [0]   | 0x1 | Battery discl                                                     | Battery discharge over-current protection enable |  |  |



## 10.2.4 Buck, Boost, and LDO Control

#### 10.2.4.1 Vout User Registers

#### Table 75: Register VOUT\_BUCK

| Address | Register Name | POR Value | Direct analysis 9 years analysis |
|---------|---------------|-----------|----------------------------------|
| 0x0030  | VOUT_BUCK     | 0x5C      | Buck eneble & vout control       |

| 7       | 6             | 5        | 4              | 3 | 2 | 1 | 0 |
|---------|---------------|----------|----------------|---|---|---|---|
| BUCK_EN | VOUT_RANGE_HI | Reserved | BUCK_VOUT<4:0> |   |   |   |   |

| Field Name    | Bits  | POR  | Description | escription                                                                                                                                   |  |  |
|---------------|-------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BUCK_EN       | [7]   | 0x0  | BUCK enable | UCK enable                                                                                                                                   |  |  |
|               |       |      | · ·         | Buck output range control.  This register can be written when buck is disabled or when BUCK_EN is being written to 0.                        |  |  |
| VOUT_RANGE_HI | [6]   | 0x1  | Value       | Description                                                                                                                                  |  |  |
|               |       |      | 0x0         | 0.60 V <= VBUCK <= 1.30 V                                                                                                                    |  |  |
|               |       |      | 0x1 (POR)   | 1.30 V <= VBUCK <= 2.10 V                                                                                                                    |  |  |
|               | [4:0] | 0x1C | _           | voltage setting (0.6 V to 2.1 V in 50 mV steps).<br>0 V can be set w hen VOUT_RANGE_H⊨0 and 1.3 V to 2.1 V can be set w hen VOUT_RANGE_HI=1. |  |  |
|               |       |      | Value       | Description                                                                                                                                  |  |  |
| BUCK_VOUT     |       |      | 0x00        | 0.60 V                                                                                                                                       |  |  |
| _             |       |      | 0x01        | 0.65 V                                                                                                                                       |  |  |
|               |       |      | 0x02        | 0.70 ∨                                                                                                                                       |  |  |
|               |       |      | 0x03        | 0.75 V                                                                                                                                       |  |  |



| <br> |        |
|------|--------|
| 0x04 | 0.80 V |
| 0x05 | 0.85 V |
| 0x06 | 0.90 V |
| 0x07 | 0.95 V |
| 0x08 | 1.00 V |
| 0x09 | 1.05 V |
| 0x0A | 1.10 V |
| 0x0B | 1.15 V |
| 0x0C | 1.20 V |
| 0x0D | 1.25 V |
| 0x0E | 1.30 V |
| 0x0F | 1.35 V |
| 0x10 | 1.40 V |
| 0x11 | 1.45 V |
| 0x12 | 1.50 V |
| 0x13 | 1.55 V |
| 0x14 | 1.60 V |
| 0x15 | 1.65 V |
| 0x16 | 1.70 V |
| 0x17 | 1.75 V |
| 0x18 | 1.80 V |
| 0x19 | 1.85 V |
| 0x1A | 1.90 V |



|  | 0x1B       | 1.95 V   |
|--|------------|----------|
|  | 0x1C (POR) | 2.00 V   |
|  | 0x1D       | 2.05 V   |
|  | 0x1E       | 2.10 V   |
|  | 0x1F       | Reserved |

## Table 76: Register VOUT\_BUCK\_CFG

| Buol |             |             |
|------|-------------|-------------|
| 7    | Buck config | suck config |

| 7        | 6        | 5            | 4          | 3        | 2        | 1                 | 0 |
|----------|----------|--------------|------------|----------|----------|-------------------|---|
| Reserved | Reserved | BUCK_PD_CFG2 | Reserved 0 | Reserved | Reserved | SEL_ILIM_DLT<1:0> |   |

| Field Name     | Bits  | POR | Description                             |                       |  |
|----------------|-------|-----|-----------------------------------------|-----------------------|--|
| BUCK_PD_CFG2 [ | [5]   | 0x0 | Output discharge enable at buck disable |                       |  |
|                |       |     | Value                                   | Description           |  |
|                |       |     | 0x0 (POR)                               | Enable                |  |
|                |       |     | 0x1                                     | Disable               |  |
| SEL_ILIM_DLT   | [1:0] | 0x0 | Buck peak current limit setting         |                       |  |
|                |       |     | Value                                   | Description           |  |
|                |       |     | 0x0 (POR)                               | Default -50mA         |  |
|                |       |     | 0x1                                     | Default current limit |  |
|                |       |     | 0x2                                     | Default +50mA         |  |
|                |       |     | 0x3                                     | Default +100mA        |  |

Datasheet Revision 3.0 08-Nov-2018



## Table 77: Register VOUT\_LS\_LDO0

| 7           | 6        | 5             | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|---------------|---|---|---|---|---|
| EN_LS_LDO_0 | Reserved | LS_LDO_0<5:0> |   |   |   |   |   |

| Field Name  | Bits  | POR  | Description | ı                                                                                                             |
|-------------|-------|------|-------------|---------------------------------------------------------------------------------------------------------------|
| EN_LS_LDO_0 | [7]   | 0x0  | LS_LDO_0    | enable. LDO becomes active 20ms after LDO0 gets enabled.                                                      |
|             |       |      |             | ge setting, can't be written when LS_LDO0 is enabled.<br>V in 25 mV steps and 1.6 V to 3.15 V in 50 mV steps. |
|             |       |      | Value       | Description                                                                                                   |
|             |       |      | 0x0         | 0.8                                                                                                           |
|             |       |      | 0x1         | 0.825                                                                                                         |
|             |       |      | 0x2         | 0.85                                                                                                          |
|             |       |      | 0x3         | 0.875                                                                                                         |
| LS_LDO_0    | [5:0] | 0x24 | 0x4         | 0.9                                                                                                           |
|             |       |      | 0x5         | 0.925                                                                                                         |
|             |       |      | 0x6         | 0.95                                                                                                          |
|             |       |      | 0x7         | 0.975                                                                                                         |
|             |       |      | 0x8         | 1                                                                                                             |
|             |       |      | 0x9         | 1.025                                                                                                         |
|             |       |      | 0x0A        | 1.05                                                                                                          |
|             |       |      | 0x0B        | 1.075                                                                                                         |



| <br> |       |
|------|-------|
| 0x0C | 1.1   |
| 0x0D | 1.125 |
| 0x0E | 1.15  |
| 0x0F | 1.175 |
| 0x10 | 1.2   |
| 0x11 | 1.225 |
| 0x12 | 1.25  |
| 0x13 | 1.275 |
| 0x14 | 1.3   |
| 0x15 | 1.325 |
| 0x16 | 1.35  |
| 0x17 | 1.375 |
| 0x18 | 1.4   |
| 0x19 | 1.425 |
| 0x1A | 1.45  |
| 0x1B | 1.475 |
| 0x1C | 1.5   |
| 0x1D | 1.525 |
| 0x1E | 1.55  |
| 0x1F | 1.575 |
| 0x20 | 1.6   |
| 0x21 | 1.65  |
| 0x22 | 1.7   |



| 0x23       | 1.75 |
|------------|------|
| 0x24 (POR) | 1.8  |
| 0x25       | 1.85 |
| 0x26       | 1.9  |
| 0x27       | 1.95 |
| 0x28       | 2    |
| 0x29       | 2.05 |
| 0x2A       | 2.1  |
| 0x2B       | 2.15 |
| 0x2C       | 2.2  |
| 0x2D       | 2.25 |
| 0x2E       | 2.3  |
| 0x2F       | 2.35 |
| 0x30       | 2.4  |
| 0x31       | 2.45 |
| 0x32       | 2.5  |
| 0x33       | 2.55 |
| 0x34       | 2.6  |
| 0x35       | 2.65 |
| 0x36       | 2.7  |
| 0x37       | 2.75 |
| 0x38       | 2.8  |
| 0x39       | 2.85 |



|  | 0x3A | 2.9  |
|--|------|------|
|  | 0x3B | 2.95 |
|  | 0x3C | 3    |
|  | 0x3D | 3.05 |
|  | 0x3E | 3.1  |
|  | 0x3F | 3.15 |

## Table 78: Register VOUT\_LS\_LDO1

| Address | Register Name P | POR Value | IC IDO 1 control |
|---------|-----------------|-----------|------------------|
| 0x0033  | VOUT_LS_LDO1 0: | )x28      | LS_LDO_1 control |

| 7           | 6        | 5             | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|---------------|---|---|---|---|---|
| EN_LS_LDO_1 | Reserved | LS_LDO_1<5:0> |   |   |   |   |   |

| Field Name  | Bits  | POR  | Description |                                                                                                             |
|-------------|-------|------|-------------|-------------------------------------------------------------------------------------------------------------|
| EN_LS_LDO_1 | [7]   | 0x0  | LS_LDO_1 e  | enable. LDO becomes active 20ms after LS_LDO_1 gets enabled.                                                |
|             |       |      | 1           | e setting, can't be written when LS_LDO1 is enabled.<br>V in 50 mV steps and 2.4 V to 3.3 V in 75 mV steps. |
|             |       |      | Value       | Description                                                                                                 |
|             |       |      | 0x0         | 0.8                                                                                                         |
| LS_LDO_1    | [5:0] | 0x28 | 0x1         | 0.85                                                                                                        |
|             |       |      | 0x2         | 0.9                                                                                                         |
|             |       |      | 0x3         | 0.95                                                                                                        |
|             |       |      | 0x4         | 1                                                                                                           |

Datasheet Revision 3.0 08-Nov-2018



| · |      |      |
|---|------|------|
|   | 0x5  | 1.05 |
|   | 0x6  | 1.1  |
|   | 0x7  | 1.15 |
|   | 0x8  | 1.2  |
|   | 0x9  | 1.25 |
|   | 0x0A | 1.3  |
|   | 0x0B | 1.35 |
|   | 0x0C | 1.4  |
|   | 0x0D | 1.45 |
|   | 0x0E | 1.5  |
|   | 0x0F | 1.55 |
|   | 0x10 | 1.6  |
|   | 0x11 | 1.65 |
|   | 0x12 | 1.7  |
|   | 0x13 | 1.75 |
|   | 0x14 | 1.8  |
|   | 0x15 | 1.85 |
|   | 0x16 | 1.9  |
|   | 0x17 | 1.95 |
|   | 0x18 | 2    |
|   | 0x19 | 2.05 |
|   | 0x1A | 2.1  |
|   | 0x1B | 2.15 |



| <br>T Tr  |          |
|-----------|----------|
| 0x1C      | 2.2      |
| 0x1D      | 2.25     |
| 0x1E      | 2.3      |
| 0x1F      | 2.35     |
| 0x20      | 2.4      |
| 0x21      | 2.475    |
| 0x22      | 2.55     |
| 0x23      | 2.625    |
| 0x24      | 2.7      |
| 0x25      | 2.775    |
| 0x26      | 2.85     |
| 0x27      | 2.925    |
| 0x28 (POF | ₹) 3     |
| 0x29      | 3.075    |
| 0x2A      | 3.15     |
| 0x2B      | 3.225    |
| 0x2C      | 3.3      |
| 0x2D      | Reserved |
| 0x3F      | Reserved |

## Table 79: Register VOUT\_LS\_LDO2

| Register Name POR Value       | pontrol |
|-------------------------------|---------|
| VOUT_LS_LDO2 0x14 LS_LDO_2 co | ontrol  |



| 7           | 6        | 5             | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|---------------|---|---|---|---|---|
| EN_LS_LDO_2 | Reserved | LS_LDO_2<5:0> |   |   |   |   |   |

| Field Name  | Bits  | POR  | Description                                                           |                                                                                                           |  |  |  |  |
|-------------|-------|------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| EN_LS_LDO_2 | [7]   | 0x0  | LS_LDO_2 enable. LDO becomes active 20ms after LS_LDO_2 gets enabled. |                                                                                                           |  |  |  |  |
|             |       |      |                                                                       | ge setting, can't be written when LS_LDO2 is enabled. V in 50 mV steps and 2.4 V to 3.3 V in 75 mV steps. |  |  |  |  |
|             |       |      | Value                                                                 | Description                                                                                               |  |  |  |  |
|             |       |      | 0x0                                                                   | 0.8                                                                                                       |  |  |  |  |
|             |       |      | 0x1                                                                   | 0.85                                                                                                      |  |  |  |  |
|             |       |      | 0x2                                                                   | 0.9                                                                                                       |  |  |  |  |
|             | [5:0] | 0x14 | 0x3                                                                   | 0.95                                                                                                      |  |  |  |  |
|             |       |      | 0x4                                                                   | 1                                                                                                         |  |  |  |  |
|             |       |      | 0x5                                                                   | 1.05                                                                                                      |  |  |  |  |
| LS_LDO_2    |       |      | 0x6                                                                   | 1.1                                                                                                       |  |  |  |  |
|             |       |      | 0x7                                                                   | 1.15                                                                                                      |  |  |  |  |
|             |       |      | 0x8                                                                   | 1.2                                                                                                       |  |  |  |  |
|             |       |      | 0x9                                                                   | 1.25                                                                                                      |  |  |  |  |
|             |       |      | 0x0A                                                                  | 1.3                                                                                                       |  |  |  |  |
|             |       |      | 0x0B                                                                  | 1.35                                                                                                      |  |  |  |  |
|             |       |      | 0x0C                                                                  | 1.4                                                                                                       |  |  |  |  |
|             |       |      | 0x0D                                                                  | 1.45                                                                                                      |  |  |  |  |
|             |       |      | 0x0E                                                                  | 1.5                                                                                                       |  |  |  |  |
|             |       |      | 0x0F                                                                  | 1.55                                                                                                      |  |  |  |  |



| <br>       |       |
|------------|-------|
| 0x10       | 1.6   |
| 0x11       | 1.65  |
| 0x12       | 1.7   |
| 0x13       | 1.75  |
| 0x14 (POR) | 1.8   |
| 0x15       | 1.85  |
| 0x16       | 1.9   |
| 0x17       | 1.95  |
| 0x18       | 2     |
| 0x19       | 2.05  |
| 0x1A       | 2.1   |
| 0x1B       | 2.15  |
| 0x1C       | 2.2   |
| 0x1D       | 2.25  |
| 0x1E       | 2.3   |
| 0x1F       | 2.35  |
| 0x20       | 2.4   |
| 0x21       | 2.475 |
| 0x22       | 2.55  |
| 0x23       | 2.625 |
| 0x24       | 2.7   |
| 0x25       | 2.775 |
| 0x26       | 2.85  |



| 0x27 | 2.925    |
|------|----------|
| 0x28 | 3        |
| 0x29 | 3.075    |
| 0x2A | 3.15     |
| 0x2B | 3.225    |
| 0x2C | 3.3      |
| 0x2D | Reserved |
| 0x3F | Reserved |

## Table 80: Register VOUT\_LS\_LDO\_CFG

| 7        | 6            | 5            | 4            | 3        | 2          | 1          | 0          |
|----------|--------------|--------------|--------------|----------|------------|------------|------------|
| Reserved | SEL_FULLON_2 | SEL_FULLON_1 | SEL_FULLON_0 | Reserved | SEL_LDSW_2 | SEL_LDSW_1 | SEL_LDSW_0 |

| Field Name   | Bits | POR | Description | Description                                                      |  |  |  |
|--------------|------|-----|-------------|------------------------------------------------------------------|--|--|--|
| SEL_FULLON_2 |      | 0x0 | LS_LDO2 cu  | ırrent limit enable, can't be w ritten w hen LS_LDO2 is enabled. |  |  |  |
|              | [6]  |     | Value       | Description                                                      |  |  |  |
|              |      |     | 0x0 (POR)   | Enable                                                           |  |  |  |
|              |      |     | 0x1         | Disable                                                          |  |  |  |
|              |      | 0x0 | LS_LDO1 cu  | ırrent limit enable, can't be w ritten w hen LS_LDO1 is enabled. |  |  |  |
| SEL_FULLON_1 | [5]  |     | Value       | Description                                                      |  |  |  |
|              |      |     | 0x0 (POR)   | Enable                                                           |  |  |  |

Datasheet Revision 3.0 08-Nov-2018



|              |     | Т   | <u> </u>   |                                                                           |  |  |
|--------------|-----|-----|------------|---------------------------------------------------------------------------|--|--|
|              |     |     | 0x1        | Disable                                                                   |  |  |
|              |     |     | LS_LDO0 cu | LS_LDO0 current limit enable, can't be w ritten w hen LS_LDO0 is enabled. |  |  |
|              |     |     | Value      | Description                                                               |  |  |
| SEL_FULLON_0 | [4] | 0x0 | 0x0 (POR)  | Enable                                                                    |  |  |
|              |     |     | 0x1        | Disable                                                                   |  |  |
|              |     |     | LS_LDO2 fu | unction select, can't be w ritten w hen LS_LDO2 is enabled.               |  |  |
|              | [2] | 0x0 | Value      | Description                                                               |  |  |
| SEL_LDSW_2   |     |     | 0x0 (POR)  | LDO                                                                       |  |  |
|              |     |     | 0x1        | LDSW                                                                      |  |  |
|              | [1] | 0x0 | LS_LDO1 fu | unction select, can't be w ritten w hen LS_LDO1 is enabled.               |  |  |
|              |     |     | Value      | Description                                                               |  |  |
| SEL_LDSW_1   |     |     | 0x0 (POR)  | LDO                                                                       |  |  |
|              |     |     | 0x1        | LDSW                                                                      |  |  |
|              |     | 0x0 | LS_LDO0 fu | unction select, can't be w ritten w hen LS_LDO0 is enabled.               |  |  |
|              |     |     | Value      | Description                                                               |  |  |
| SEL_LDSW_0   | [0] |     | 0x0 (POR)  | LDO                                                                       |  |  |
|              |     |     | 0x1        | LDSW                                                                      |  |  |

## Table 81: Register VOUT\_BOOST



| 7        | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|-----------------|---|---|---|---|---|---|
| BOOST_EN | BOOST_VOUT<6:0> |   |   |   |   |   |   |

| Field Name | Bits  | POR  | Description  | Description                                                                                                                                                                  |  |  |  |
|------------|-------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BOOST_EN   | [7]   | 0x0  | Boost enable |                                                                                                                                                                              |  |  |  |
|            |       |      | 4.5 V to 9 V | e setting, can be written when boost is disabled or being disabled by the same write access. in 125 mV steps and 9 V to 18 V in 250 mV steps. or lower becomes writing 0x1B. |  |  |  |
|            |       |      | Value        | Description                                                                                                                                                                  |  |  |  |
|            |       |      | 0x0          | Reserved                                                                                                                                                                     |  |  |  |
|            |       |      | 0x1A         | Reserved                                                                                                                                                                     |  |  |  |
|            |       | 0x27 | 0x1B         | 9                                                                                                                                                                            |  |  |  |
|            |       |      | 0x1C         | 9.25                                                                                                                                                                         |  |  |  |
|            |       |      | 0x1D         | 9.5                                                                                                                                                                          |  |  |  |
| BOOST_VOUT | [6:0] |      | 0x1E         | 9.75                                                                                                                                                                         |  |  |  |
|            | [0.0] |      | 0x1F         | 10                                                                                                                                                                           |  |  |  |
|            |       |      | 0x20         | 10.25                                                                                                                                                                        |  |  |  |
|            |       |      | 0x21         | 10.5                                                                                                                                                                         |  |  |  |
|            |       |      | 0x22         | 10.75                                                                                                                                                                        |  |  |  |
|            |       |      | 0x23         | 11                                                                                                                                                                           |  |  |  |
|            |       |      | 0x24         | 11.25                                                                                                                                                                        |  |  |  |
|            |       |      | 0x25         | 11.5                                                                                                                                                                         |  |  |  |
|            |       |      | 0x26         | 11.75                                                                                                                                                                        |  |  |  |
|            |       |      | 0x27 (POR)   | 12                                                                                                                                                                           |  |  |  |



| <br> |       |
|------|-------|
| 0x28 | 12.25 |
| 0x29 | 12.5  |
| 0x2A | 12.75 |
| 0x2B | 13    |
| 0x2C | 13.25 |
| 0x2D | 13.5  |
| 0x2E | 13.75 |
| 0x2F | 14    |
| 0x30 | 14.25 |
| 0x31 | 14.5  |
| 0x32 | 14.75 |
| 0x33 | 15    |
| 0x34 | 15.25 |
| 0x35 | 15.5  |
| 0x36 | 15.75 |
| 0x37 | 16    |
| 0x38 | 16.25 |
| 0x39 | 16.5  |
| 0x3A | 16.75 |
| 0x3B | 17    |
| 0x3C | 17.25 |
| 0x3D | 17.5  |
| 0x3E | 17.75 |



| 0x3F | 18       |
|------|----------|
| 0x40 | Reserved |
| 0x5A | Reserved |
| 0x5B | 4.5      |
| 0x5C | 4.625    |
| 0x5D | 4.75     |
| 0x5E | 4.875    |
| 0x5F | 5        |
| 0x60 | 5.125    |
| 0x61 | 5.25     |
| 0x62 | 5.375    |
| 0x63 | 5.5      |
| 0x64 | 5.625    |
| 0x65 | 5.75     |
| 0x66 | 5.875    |
| 0x67 | 6        |
| 0x68 | 6.125    |
| 0x69 | 6.25     |
| 0x6A | 6.375    |
| 0x6B | 6.5      |
| 0x6C | 6.625    |
| 0x6D | 6.75     |
| 0x6E | 6.875    |



| <br>Tr- |       |
|---------|-------|
| 0x6F    | 7     |
| 0x70    | 7.125 |
| 0x71    | 7.25  |
| 0x72    | 7.375 |
| 0x73    | 7.5   |
| 0x74    | 7.625 |
| 0x75    | 7.75  |
| 0x76    | 7.875 |
| 0x77    | 8     |
| 0x78    | 8.125 |
| 0x79    | 8.25  |
| 0x7A    | 8.375 |
| 0x7B    | 8.5   |
| 0x7C    | 8.625 |
| 0x7D    | 8.75  |
| 0x7E    | 8.875 |
| 0x7F    | 9     |

## Table 82: Register VOUT\_BOOST\_CFG0

| ddress |
|--------|
|        |

| 7 6          | 5              | 4              | 3 | 2        | 1        | 0            |
|--------------|----------------|----------------|---|----------|----------|--------------|
| TSS_SEL<1:0> | TPCHG_SEL<1:0> | TPCHG_SEL<1:0> |   | Reserved | Reserved | BST_CFG_FREQ |



| Field Name   | Bits  | POR | Description    |                                                             |  |  |  |  |
|--------------|-------|-----|----------------|-------------------------------------------------------------|--|--|--|--|
|              |       |     | BOOST Tss      | BOOST Tss select, can't be written when boost is enabled.   |  |  |  |  |
|              |       |     | Value          | Description                                                 |  |  |  |  |
|              |       |     | 0x0 (POR)      | 3 ms                                                        |  |  |  |  |
| TSS_SEL      | [7:6] | 0x0 | 0x1            | 6 ms                                                        |  |  |  |  |
|              |       |     | 0x2            | 9 ms                                                        |  |  |  |  |
|              |       |     | 0x3            | 12 ms                                                       |  |  |  |  |
|              | [5:4] | 0x0 | BOOST Tpc      | BOOST Tpchg select, can't be written when boost is enabled. |  |  |  |  |
|              |       |     | Value          | Description                                                 |  |  |  |  |
|              |       |     | 0x0 (POR)      | 2 ms                                                        |  |  |  |  |
| TPCHG_SEL    |       |     | 0x1            | 4 ms                                                        |  |  |  |  |
|              |       |     | 0x2            | 8 ms                                                        |  |  |  |  |
|              |       |     | 0x3            | 16 ms                                                       |  |  |  |  |
|              |       |     | Sw itching fre | equency select, can't be w ritten w hen boost is enabled.   |  |  |  |  |
|              |       |     | Value          | Description                                                 |  |  |  |  |
| BST_CFG_FREQ | [0]   | 0x0 | 0x0 (POR)      | 1 MHz                                                       |  |  |  |  |
|              |       |     | 0x1            | 2 MHz                                                       |  |  |  |  |

## Table 83: Register VOUT\_BOOST\_CFG1



| 7                | 6 | 5               | 4 | 3          | 2          | 1          | 0          |
|------------------|---|-----------------|---|------------|------------|------------|------------|
| BST_CFG_OCS<1:0> |   | BST_CFG_OC<1:0> |   | Reserved 0 | Reserved 1 | Reserved 1 | Reserved 0 |

| Field Name  | Bits  | POR | Description  |                                                                                    |  |  |  |  |
|-------------|-------|-----|--------------|------------------------------------------------------------------------------------|--|--|--|--|
|             |       |     | Over current | Over current protection during soft start, can't be written when boost is enabled. |  |  |  |  |
|             |       |     | Value        | Description                                                                        |  |  |  |  |
|             |       |     | 0x0          | 510 mA                                                                             |  |  |  |  |
| BST_CFG_OCS | [7:6] | 0x2 | 0x1          | 650 mA                                                                             |  |  |  |  |
|             |       |     | 0x2 (POR)    | 780 mA                                                                             |  |  |  |  |
|             |       |     | 0x3          | 920 mA                                                                             |  |  |  |  |
|             | [5:4] |     | Over current | t protection at normal operation, can't be written when boost is enabled.          |  |  |  |  |
|             |       | 0x2 | Value        | Description                                                                        |  |  |  |  |
|             |       |     | 0x0          | 0.9 A                                                                              |  |  |  |  |
| BST_CFG_OC  |       |     | 0x1          | 1.3 A                                                                              |  |  |  |  |
|             |       |     | 0x2 (POR)    | 1.7 A                                                                              |  |  |  |  |
|             |       |     | 0x3          | 2.1 A                                                                              |  |  |  |  |

## Table 84: Register VOUT\_BOOST\_CFG2

| Address | s Register Name POR Value |
|---------|---------------------------|
| 0039    | VOUT_BOOST_CFG2 0x70      |

| 7          | 6          | 5          | 4            | 3                    | 2 | 1 | 0 |  |
|------------|------------|------------|--------------|----------------------|---|---|---|--|
| Reserved 0 | Reserved 1 | Reserved 1 | BST_CFG_ANTI | BST_CFG_PCHGLMT<3:0> |   |   |   |  |



| Field Name       | Bits  | POR | Description                                                       |                                                              |  |  |  |  |  |  |  |  |
|------------------|-------|-----|-------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--|--|--|--|
| BST_CFG_A NTI    | [4]   | 0x1 | Anti ringing                                                      | Anti ringing enable, can't be written when boost is enabled. |  |  |  |  |  |  |  |  |
|                  |       |     | Pre-charge current limit, can't be written when boost is enabled. |                                                              |  |  |  |  |  |  |  |  |
|                  |       |     | Value                                                             | Description                                                  |  |  |  |  |  |  |  |  |
|                  |       |     | 0x0 (POR)                                                         | x1                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x1                                                               | x2                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x2                                                               | x3                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x3                                                               | x4                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x4                                                               | x5                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x5                                                               | x6                                                           |  |  |  |  |  |  |  |  |
| DOT OFO DOUGLAST | ro 01 |     | 0x6                                                               | x7                                                           |  |  |  |  |  |  |  |  |
| BST_CFG_PCHGLMT  | [3:0] |     | 0x7                                                               | x8                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x8                                                               | x9                                                           |  |  |  |  |  |  |  |  |
|                  |       |     | 0x9                                                               | x10                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xA                                                               | x11                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xB                                                               | x12                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xC                                                               | x13                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xD                                                               | x14                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xE                                                               | x15                                                          |  |  |  |  |  |  |  |  |
|                  |       |     | 0xF                                                               | x16                                                          |  |  |  |  |  |  |  |  |



## 10.2.4.2 Vout Opt Registers

## Table 85: Register VOUT\_BUCK\_OPT0

| Address    | Regis            | ter Nam              | е    | POR Value  |                                                                          | LICK OPTO  |            |            |               |   |  |
|------------|------------------|----------------------|------|------------|--------------------------------------------------------------------------|------------|------------|------------|---------------|---|--|
| 0x0050     | VOUT_BUCK_OPT0 ( |                      | 0x1B |            | UCK_OPT0                                                                 |            |            |            |               |   |  |
| 7          | 6                |                      |      | 5          |                                                                          | 4          | 3          | 2          | 1             | 0 |  |
| Reserved 0 | Reserved 0       |                      |      | Reserved 0 |                                                                          | Reserved 1 | Reserved 1 | Reserved 0 | DVC_STEP<1:0> |   |  |
| Field Name |                  | Bits POR Description |      |            |                                                                          |            |            |            |               |   |  |
|            |                  | [1:0]                |      | DVC step o | DVC step control; 00: No DVC, 01: 50mV/0.5ms, 10: 50mV/1ms, 11: 50mV/2ms |            |            |            |               |   |  |
|            |                  |                      |      | Value      | Desc                                                                     | cription   |            |            |               |   |  |
|            |                  |                      | 0x3  | 0x0        | No DVC                                                                   |            |            |            |               |   |  |
| DVC_STEP   |                  |                      |      | 0x1        | 50mV                                                                     | OmV/1ms    |            |            |               |   |  |
|            |                  |                      |      | 0x2        | 50mV                                                                     | 50mV/2ms   |            |            |               |   |  |
|            |                  |                      |      | 0x3 (POR)  | R) 50mV/4ms                                                              |            |            |            |               |   |  |



# 11 Package Information

#### 11.1 Package Outlines



Figure 44: WLCSP-42 Package Outline Drawing

## 11.2 Moisture Sensitivity Level

The Moisture Sensitivity Level (MSL) is an indicator for the maximum allowable time period (floor lifetime) in which a moisture sensitive plastic device, once removed from the dry bag, can be exposed to an environment with a maximum temperature of 30 °C and a maximum relative humidity of 60 % RH before the solder reflow process. The MSL classification is defined in Table 86.

The device package is qualified for MSL 1.

Table 86: MSL Classification

| MSL Level | Floor Lifetime | Conditions      |  |
|-----------|----------------|-----------------|--|
| MSL 1     | Unlimited      | 30 °C / 85 % RH |  |

### 11.3 Soldering Information

Refer to the IPC/JEDEC standard J-STD-020 for relevant soldering information. This document can be downloaded from <a href="http://www.jedec.org">http://www.jedec.org</a>.



# 12 Ordering Information

The ordering number consists of the part number followed by a suffix indicating the OTP variant (xx), package type, and packing method. For details and availability, please consult Dialog Semiconductor's customer support portal or your local sales representative.

**Table 87: Ordering Information** 

| Part Number  | Package | Size (mm)   | Shipment Form | Pack Quantity |
|--------------|---------|-------------|---------------|---------------|
| DA9070-xxV32 | WLCSP   | 2.97 x 2.66 | T&R           | 2000          |
| DA9070-xxV36 | WLCSP   | 2.97 x 2.66 | Waffle        | 90            |



#### **Status Definitions**

| Revision   | Datasheet Status | Product Status | Definition                                                                                                                                                                                                                                                             |
|------------|------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. <n></n> | Target           | Development    | This datasheet contains the design specifications for product development. Specifications may be changed in any manner without notice.                                                                                                                                 |
| 2. <n></n> | Preliminary      | Qualification  | This datasheet contains the specifications and preliminary characterisation data for products in pre-production. Specifications may be changed at any time without notice in order to improve the design.                                                              |
| 3. <n></n> | Final            | Production     | This data sheet contains the final specifications for products in volume production. The specifications may be changed at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via Customer Product Notifications. |
| 4. <n></n> | Obsolete         | Archived       | This datasheet contains the specifications for discontinued products. The information is provided for reference only.                                                                                                                                                  |

#### **Disclaimer**

Information in this document is believed to be accurate and reliable. However, Dialog Semiconductor does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. Dialog Semiconductor furthermore takes no responsibility whatsoever for the content in this document if provided by any information source outside of Dialog Semiconductor.

Dialog Semiconductor reserves the right to change without notice the information published in this document, including without limitation the specification and the design of the related semiconductor products, software and applications.

Applications, software, and semiconductor products described in this document are for illustrative purposes only. Dialog Semiconductor makes no representation or warranty that such applications, software and semiconductor products will be suitable for the specified use without further testing or modification. Unless otherwise agreed in writing, such testing or modification is the sole responsibility of the customer and Dialog Semiconductor excludes all liability in this respect.

Customer notes that nothing in this document may be construed as a license for customer to use the Dialog Semiconductor products, software and applications referred to in this document. Such license must be separately sought by customer with Dialog Semiconductor.

All use of Dialog Semiconductor products, software and applications referred to in this document are subject to Dialog Semiconductor's Standard Terms and Conditions of Sale, available on the company website (www.dialog-semiconductor.com) unless otherwise stated.

Dialog and the Dialog logo are trademarks of Dialog Semiconductor plc or its subsidiaries. All other product or service names are the property of their respective owners.

© 2018 Dialog Semiconductor. All rights reserved.

#### **RoHS Compliance**

Dialog Semiconductor's suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.

# **Contacting Dialog Semiconductor**

United Kingdom (Headquarters)

Dialog Semiconductor (UK) LTD Phone: +44 1793 757700

Germany

Dialog Semiconductor GmbH Phone: +49 7021 805-0

The Netherlands

Dialog Semiconductor B. V. Phone: +31 73 640 8822

Email:

enquiry @diasemi.com

North America

Dialog Semiconductor Inc. Phone: +1 408 845 8500

Japan

Dialog Semiconductor K. K. Phone: +81 3 5769 5100

Taiwan

Dialog Semiconductor Taiwan Phone: +886 281 786 222

Web site:

www.dialog-semiconductor.com

Hong Kong

Dialog Semiconductor Hong Kong Phone: +852 2607 4271

Korea

Dialog Semiconductor Korea Phone: +82 2 3469 8200 China (Shenzhen)

Dialog Semiconductor China Phone: +86 755 2981 3669

China (Shanghai)

Dialog Semiconductor China Phone: +86 21 5424 9058