## s\_thyristor\_bridge\_3ph\_2 (subcircuit)

## **Attributes**

```
inputs: g1
outputs:
e_left_nodes: a b c
e_right_nodes: p m
e_top_nodes:
e_bottom_nodes:
b_left_nodes:
b_right_nodes:
b_top_nodes:
b_bottom_nodes:
parameters:
  cap: 10p
  flag_frequency: 1
  flag_period: 0
  frequency: 50
  r_off: 10M
  r_on: 1m
  T: 20m
 v_on: 0
  x_high: 1
```

## **Description**

s\_thyristor\_bridge\_3ph\_2 is the 3-phase thyristor bridge circuit shown in the figure. The gate signal g1 is externally supplied, and the other gate signals are internally derived from g1 by setting n\_delay of the edge\_delay elements to 1, 2, 3, 4, or 5 (see the documentation of edge\_delay.xbe). The theta\_delay parameter for all of the edge\_delay elements is set to 60, resulting in a phase shift of 60°, 120°, 180°, 240°, 300° with respect to g1.

The thyristor parameters are specified by  $r_on$ ,  $r_off$ ,  $v_on$ ,  $x_high$  (see the documentation for thyristor.ebe). cap specifies each of the three capacitances shown in the figure.

The parameters  $flag_frequency$ ,  $flag_period$ , frequency, T,  $x_high$  are passed on to the edge\_delay elements.



Figure 1: Schematic diagram of s\_thyristor\_bridge\_3ph\_2.