# 8MMINID4-CPU

### Table of Content

| Page 1  | Cover          |
|---------|----------------|
| Page 2  | Block Diagram  |
| Page 3  | PWR TREE       |
| Page 4  | CPU PWR        |
| Page 5  | DDR4           |
| Page 6  | CPU IO         |
| Page 7  | CPU PHY        |
| Page 8  | CPU MISC       |
| Page 9  | NAND           |
| Page 10 | WIFI/BT Module |
| Page 11 | BOOT CFG       |
| Page 12 | PMIC           |
| Page 13 | SOM Interface  |

- Interrupted lines coded with the same letter or letter combinations are electrically connected.
- 2. Device type number is for reference only. The number varies with the manufacturer.
- Special signal usage:
   B Denotes Active-Low Signal
   or [] Denotes Vectored Signals
- 4. Interpret diagram in accordance with American National Standards Institute specifications, current revision, with the exception of logic block symbology.

#### Preliminary - Subject to Change without Notice!

This board was designed for maximum flexibility in software development and demonstrates multiple functions possible with i.MX processors. Although best design practices have been applied, some areas may not be suitable for a mass-production design.

NXP CONFIDENTIAL AND PROPRIETARY

### (i.MX8M Mini Reference Board)

### **Revision History**

| Rev. Code | Date       | Ву     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А         | 2018-07-27 | Joshua | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| В         | 2018-11-02 | Joshua | 1. Change WIF/BT module to LBEE5HY1MW (CYW43455 based) 2. Add R134, R135 for BOOT_MODE3 option to TESTMODE for compatible design with i.MX8M Nano; 3. Change J4_Pin56 from GND to TESTMODE(BOOT_MODE3) for compatible design with i.MX8M Nano; 4. Remove R62, R107, R128 to simplify the optional design; 5. Remove C7 for NVCC_3V3; 6. Update the symbol of i.MX8M Mini:  > Correct naming for AB13 from PVCC_0 1/8 is PVCC_0 1/8:  > Correct power domain for 637, C8 from NVCC_C (LKTs VID) 24M_XTAL_1P8;  > Correct power domain for 327, C82 C22, R23 B23 723 to VDO USB. 393;  > Correct power domain for A22, B25 C22, R23 B23 723 to VDO USB. 393;  > Correct power domain for A22, B25 C22, R23 B23 723 to VDO USB. 393;  > Correct power domain for D22, E19, D23, E22 to VDD_USB_1P8, and also adjust the pin locations. |
| B1        | 2019-06-21 | Joshua | 1. Change U4 to NAND Flash socket only, without NAND Flash device installed; 2. Populate R106, as external PU is necessary for Boundary Scan Mode, also update the note; 3. Update U8 Part Number BD71847MWV-E2 to BD71847AMWV-E2; 4. Update the Min/Typ/Max operating range for I.MX8M fini power supplies; 5. Add note for changing BD71847 BUCK1/2/5 output voltage according to the new operation range; 6. Add note for all 10s that internal pull up/down is not supported in 3.3V mode; 7. Add note for Boundary Scan mode: BOOT_MODE0, BOOT_MODE1, JTAG_MOD and TEST_MODE must be pulled to "1101" for I.MX8M Mini to enter Boundary Scan mode;                                                                                                                                                                             |
|           |            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|           |            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| N                                  |           | Microcontrolle<br>6501 William Cannon<br>Austin, TX 78735-859                                               | Drive West<br>8   | ·        |         |           |
|------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------|-------------------|----------|---------|-----------|
|                                    |           | roprietary to NXP and shall not be use<br>or in part without the express written<br>ICAP Classification: CP | permission of NXP | Semicond | uctors. |           |
| Designer:<br>Joshua Wu             | Drawing   |                                                                                                             |                   | 2        | 1 556   |           |
| Drawn by:<br>Joshua Wu             | Page Ti   | Title and Rev Hist                                                                                          | tory              |          |         |           |
| Approved:<br><approver></approver> | Size<br>C |                                                                                                             | 4 PDF: SPF-35104  |          |         | Rev<br>B1 |
|                                    | Date:     | Friday, June 21, 2019                                                                                       | Sheet '           | 1 of     | 14      |           |

# 8MMINID4-EVK Block Diagram



8MMINID4-CPU Block Diagram

SCH-35104 PDF: SPF-35104

### 8MMINID4-EVK PWR TREE



| N                     | <b>XP</b>       | 6501 Will<br>Austin, T.    | controller i<br>iam Cannon Driv<br>X 78735-8598 | e West       |        | •       |         |     |
|-----------------------|-----------------|----------------------------|-------------------------------------------------|--------------|--------|---------|---------|-----|
|                       |                 | proprietary to NXP and sha |                                                 |              |        |         |         |     |
| procurement or manu   | acture in whole | or in part without the exp | ress written perr                               | nission of N | XP Sen | nicondi | uctors. |     |
|                       |                 | ICAP Classification        | on: CP:                                         |              | IUO:   | х       | PUBI:   |     |
| Designer:             | Drawin          | g Title:                   |                                                 |              |        |         |         |     |
| Joshua Wu             |                 | 8MMIN                      | D4-CPU                                          |              |        |         |         |     |
| Drawn by:             | Page T          | itle:                      |                                                 |              |        |         |         |     |
| Joshua Wu             |                 | Power Tro                  | e                                               |              |        |         |         |     |
| Approved:             | Size            | Document Number            |                                                 |              |        |         |         | Rev |
| <approver></approver> | С               |                            | SCH-35104 PE                                    | F: SPF-351   | 04     |         |         | B1  |
|                       | Date:           | Friday, June 21, 2019      |                                                 | Sheet        | 3      | of      | 14      |     |

## i.MX8M Mini PWR





VDD\_3V3 →



NVCC\_3V3



# i.MX8M Mini IO Interface

#### Caution:

IO internal pull up/down is not supported in 3.3V mode, must disable the internal pull up/down via software and use external pull up/down resistors instead. All IO pin groups are impacted except for XTAL, DDR, PCI, USB and MIPI PHY IO's.















| N                                  | Microcontroller Product Group                                                                                                                                                  |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | Austin, TX 78735-8598                                                                                                                                                          |
|                                    | ins information proprietary to NXP and shall not be used for engineering design,<br>fracture in whole or in part without the express written permission of NXP Semiconductors. |
| Designer:<br>Joshua Wu             | Drawing Title: 8MMINID4-CPU                                                                                                                                                    |
| Drawn by:<br>Joshua Wu             | Page Title: CPU IO                                                                                                                                                             |
|                                    |                                                                                                                                                                                |
| Approved:<br><approver></approver> | Size Document Number C SCH-35104 PDF: SPF-35104 Rev B1                                                                                                                         |

LED NVCC\_3V3

# i.MX8M Mini PHYs











i.MX8M Mini MISC JTAG Debug JTAG nTRST JTAG TDI TP2 JTAG TMS TP3 **NVCC SNVS 1V8** TP4 TP5 R18 10K TP7 TP9 TP8 TP6 TP10 R102 R20 R21 100K > 100K > 100K i.MX8M Mini - MISC A25 GND BOOT\_MODE0 BOOT\_MODE1 BOOT MODEO # System On/Off Button ONOFF G27 XBOOT\_MODE1 11.13 B24 POR B (TEST\_MODE RTC RESET B RTC RESET B F26 JTAG\_TCK 13 GND PMIC\_ON\_REQ PU A24 PMIC ON REQ JTAG TMS JTAG TMS JTAG TDI JTAG\_TDI JTAG TDI 13 PMIC STBY\_REQ PD E24 E26 JTAG TDO PMIC\_STBY\_REQ << PMIC\_STBY\_REQ JTAG\_TDO JTAG TDO C27 JTAG nTRS JTAG\_nTRST JTAG TRST B **TP39** D27 PD JTĀG\_MŌD XTALI 32K A26 Factory use only TS\_TEST\_OUT CLK 32K OUT >> RTC XTALI GND TSENSOR TEST OUT XTALO 32K R113 VDD SNVS 0V8 RTC XTALO TS RES EXT R103 100K 1% TSENSOR\_RES\_EXT Recommend to use external clock source, XTALO must be connected to NVCC\_SNVS\_1V8/2, or VDD\_SNVS\_0V8! H27 CLKIN1 XTALI 24M J27 24M XTALI CLKIN2 XTALO 24M 24M XTALO CLKOUT1 >>CLKOUT1 CLKOUT2 Refer to datasheet MIMX8MM6DVTLZAA Signal Naming: I.MX8M Nano Net Name I.MX8M Mini JTAG nTRST R26 TEST MODE TEST MODE BOOT MODE3 Y1 Note: BOOT\_MODE2(JTAG\_nTRST) must be pull UP on BB for i.MX8M Mini; BOOT\_MODE3 must be pull down on BB for i.MX8M Mini; C123 C124 12pF 12pF 25V 25V **Microcontroller Product Group** 0201 CC 0201 CC 24MHZ 6501 William Cannon Drive West Austin, TX 78735-8598 This document contains information proprietary to NXP and shall not be used for engineering design. GND procurement or manufacture in whole or in part without the express written permission of NXP Semiconductors. ICAP Classification: Caution: Drawing Title: Designer: Joshua Wu 8MMINID4-CPU BOOT\_MODE0, BOOT\_MODE1, JTAG\_MOD and TEST\_MODE must be pulled to "1101" for i.MX8M Mini to enter Boundary Scan mode. Drawn by: Page Title: Joshua Wu **CPU MISC** Approved: Size Document Number Rev <Approver> SCH-35104 PDF: SPF-35104 Friday, June 21, 2019





# **Boot Mode and CFG Switch**

#### Caution:

IO internal pull up/down is not supported in 3.3V mode, must disable the internal pull up/down via software and use external pull up/down resistors instead.
All IO pin groups are impacted except for XTAL, DDR, PCI, USB and MIPI PHY IO's.
See Errata e50080 for detailed information.

### i.MX8M Mini ROM Fuse

|          | Address                    | 7                                                                               | 6                                                                                                                                     | 5                    | 4                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                           | 2                                                            | 1                                                                                                                      | 0                                                               |
|----------|----------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
|          | 0x470[15:8]                | BOOT_CFG[15]                                                                    | BOOT_CFG[14]                                                                                                                          | BOOT_CFG[13]         | BOOT_CFG[12]                                                                                               | BOOT_CFG[11]                                                                                                                                                                                                                                                                                                                                                                | BOOT_CFG[10]                                                 | BOOT_CFG[9]                                                                                                            | BOOT_CFG[8]                                                     |
|          | 0x470[15:8]<br>0x470[15:8] |                                                                                 | 001 - SD/eSD<br>010 - MMC/eMMC                                                                                                        |                      | Port Select: 00 - uSDHC1 Power Cycle Enable 01 - uSDHC2 '0' - No power cycle 10 - uSDHC3 '1' - Enabled via |                                                                                                                                                                                                                                                                                                                                                                             |                                                              | SD Loopback Clock<br>Source Sel (for SDR50<br>and SDR104 only)<br>'0' - through SD pad<br>'1' - direct                 |                                                                 |
|          | 0x470[15:8]                | Infinit-Loop<br>(Debug USE only)<br>0 - Disable                                 |                                                                                                                                       | 011 - NAND           |                                                                                                            | Pages<br>00 - 1:<br>01 - 6:<br>10 - 3:<br>11 - 2:                                                                                                                                                                                                                                                                                                                           | 4                                                            | Nand_Ro<br>00 - 3<br>01 - 2<br>10 - 4<br>11 - 5                                                                        | v_address_bytes:                                                |
|          | 0x470[15:8]                | 0 - Disable<br>1 - Enable                                                       |                                                                                                                                       | 100 - QSPI           |                                                                                                            | Flash Auto Probe                                                                                                                                                                                                                                                                                                                                                            | 000-E<br>001-E<br>010-F<br>011-F                             | H_TYPE<br>Device supports 3B read b<br>Device supports 4B read b<br>HyperFlash 1V8<br>HyperFlash 3V3<br>WXIC Octal DDR | y default<br>y default                                          |
|          | 0x470[15:8]                |                                                                                 |                                                                                                                                       | 110 - SPI NOR        |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                             | Port Select:<br>000 - eCSPI1<br>001 - eCSPI2<br>010 - eCSPI3 |                                                                                                                        | SPI Addressing:<br>0 - 3-bytes (24-bit)<br>1 - 2-bytes (16-bit) |
|          | 0x470[15:8]                |                                                                                 | Others - Res                                                                                                                          | erved for future use |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                             |                                                              |                                                                                                                        |                                                                 |
|          |                            | BOOT_CFG[7]                                                                     | BOOT_CFG[6]                                                                                                                           | BOOT_CFG[5]          | BOOT_CFG[4]                                                                                                | BOOT_CFG[3]                                                                                                                                                                                                                                                                                                                                                                 | BOOT_CFG[2]                                                  | BOOT_CFG[1]                                                                                                            | BOOT_CFG[0]                                                     |
| SD/eSD   | 0x470[7:0]                 | Fast Boot:<br>0 - Regular                                                       | Reserved                                                                                                                              | Reserved             | Bus Width:<br>0 - 1-bit<br>1 - 4-bit                                                                       | Speed 000 - Normal/SDR12 001 - High/SDR25 010 - SDR50 011 - SDR104 101 - Reserved for DDR50 Others - Reserved                                                                                                                                                                                                                                                               |                                                              |                                                                                                                        | Reserved                                                        |
| MMC/eMMC | 0x470[7:0]                 | 1 - Fast Boot                                                                   | Bus Width:<br>000 - 1-bit<br>001 - 4-bit<br>010 - 8-bit<br>101 - 8-bit DDR (MMC 4.4)<br>110 - 8-bit DDR (MMC 4.4)<br>Else - reserved. |                      |                                                                                                            | 01 - High<br>10 - Reser                                                                                                                                                                                                                                                                                                                                                     | 00 - Normal USDHC IO VOLTAGE                                 |                                                                                                                        |                                                                 |
| NAND     | 0x470[7:0]                 | BT_TOGGLEMODE                                                                   | BOOT_SEA<br>00 - 2<br>01 - 2<br>10 - 4<br>11 - 8                                                                                      | rch_count:           |                                                                                                            | Toggle Mode 33MHz Preamble Delay, Read Latency: '000' - 16 GPMICIX cycles. '001' - 1 GPMICIX cycles. '010' - 2 GPMICIX cycles. '010' - 2 GPMICIX cycles. '010' - 3 GPMICIX cycles. '1010' - 4 GPMICIX cycles. '100' - 4 GPMICIX cycles. '101' - 5 GPMICIX cycles. '111' - 7 GPMICIX cycles. '111' - 7 GPMICIX cycles. '111' - 15 GPMICIX cycles. '111' - 15 GPMICIX cycles. |                                                              |                                                                                                                        | Reserved                                                        |
| FlexSPI  | 0x470[7:0]                 | HOLD<br>00 - 50<br>01 - 11<br>10 - 31<br>11 - 10                                | 00us<br>ns<br>ns                                                                                                                      | FLASH Auto Prot      | ре Туре                                                                                                    | FlexSPI FLASH Dummy Cycle                                                                                                                                                                                                                                                                                                                                                   |                                                              |                                                                                                                        |                                                                 |
| SPINOR   | 0x470[7:0]                 | CS select SPI only:<br>00 - CS#0 default<br>01 - CS#1<br>10 - CS#2<br>11 - CS#3 | Reserved                                                                                                                              | Reserved             | Reserved                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                                    | Reserved                                                     | Reserved                                                                                                               | Reserved                                                        |

### BT\_CFG Pins:

| SAI1_RXD0 | BT0_CFG0  |
|-----------|-----------|
| SAI1_RXD1 | BT0_CFG1  |
| SAI1_RXD2 | BT0_CFG2  |
| SAI1_RXD3 | BT0_CFG3  |
| SAI1_RXD4 | BT0_CFG4  |
| SAI1_RXD5 | BT0_CFG5  |
| SAI1_RXD6 | BT0_CFG6  |
| SAI1_RXD7 | BT0_CFG7  |
| SAI1_TXD0 | BT0_CFG8  |
| SAI1_TXD1 | BT0_CFG9  |
| SAI1_TXD2 | BT0_CFG10 |
| SAI1_TXD3 | BT0_CFG11 |
| SAI1_TXD4 | BT0_CFG12 |
| SAI1_TXD5 | BT0_CFG13 |
| SAI1_TXD6 | BT0_CFG14 |
| SAI1 TXD7 | DT0 05015 |
| SAII_IND  | BT0_CFG15 |



#### Note:

- 1. Bootcfg/SAI1 singals have internal PD before and after POR\_B reset is deasserted.
- Standalone SOM board can support NAND boot by populating some of the pull-up resistors.

   For original intalled NAND flash, populate R79, R95, R97, R143, R15.
   For other NAND flash parts, populate according to specific part configuration
- 3. When using Base Board for Multi boot selection, you must keep the resistors DNP on SOM board!

### **Boot Mode**

| ВО | OT_MODE1     | BOOT_MODE0       |
|----|--------------|------------------|
| во | ОТ ТҮРЕ:     |                  |
| 00 | Boot From F  | uses             |
| 01 | Serial Down  | loader           |
| 10 | Internal Boo | ot (Development) |
| 11 | Reserved     |                  |

| N                                  | )(P       | 6501 W                                                                    | ocontroller Pro<br>illiam Cannon Drive \<br>TX 78735-8598 |           | ıp |         |           |
|------------------------------------|-----------|---------------------------------------------------------------------------|-----------------------------------------------------------|-----------|----|---------|-----------|
|                                    |           | roprietary to NXP and si<br>or in part without the ex<br>ICAP Classifical | press written permis                                      |           |    | uctors. |           |
| Designer:<br>Joshua Wu             | Drawing   | Title:                                                                    | IID4-CPU                                                  | 100.      |    | 1001.   |           |
| Drawn by:<br>Joshua Wu             | Page Ti   | BOOT_C                                                                    | FG                                                        |           |    |         |           |
| Approved:<br><approver></approver> | Size<br>C | Document Number                                                           | SCH-35104 PDF:                                            | SPF-35104 |    |         | Rev<br>B1 |

# SYS PMIC





BUCKS default output voltage is 1.1V. Software will change it to 1.2V in SPL before DOR initialization.
BUCK1 default output voltage is 0.8V. Software will change it to 0.85V in SPL before DOR initialization.
BUCK3 default output voltage is 0.9V. Software will change it to 0.875V(BD71847 BUCK5 doesn't support 0.95V output) in SPL before DDR initialization.
BUCK2 default output voltage is 0.9V. Software will change it to 0.875V(BD71847 BUCK5 doesn't support 0.95V output) in SPL before DDR initialization.
BUCK2 default output voltage is 0.9V. Software will change it to 0.875V (BD71847 BUCK5 doesn't support 0.95V output) in SPL before DDR initialization.



1. PWRON is used as RESET Button as default, need to configure PWRON long push as 10ms/Cold Reset, and disable short push detect!

2. WDOG\_B is used as Cold Reset, external pull up is needed. For normal usage, WDOG\_B/GPIO1\_IO02 has internal pull up, don't need the external PU resistor. But in Boundary Scan mode, this pin is floating, external PU is necessary.

| i.MX8                                                                                  | i.MX8M Mini DDR4 EVK Power Sequence                                                                                                                                               |                                                                                                                                                       |                                                                                                                               |                                                                                                                           |                                                                                                                   |                                                                                                |  |  |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| SEQ                                                                                    | PWR/Signal                                                                                                                                                                        | REG                                                                                                                                                   | MIN                                                                                                                           | TYP                                                                                                                       | MAX                                                                                                               | Curr(mA)                                                                                       |  |  |
| 1<br>2<br>3<br>4<br>5<br>6<br>6<br>7<br>7<br>7<br>8<br>9<br>10<br>11<br>11<br>12<br>13 | NVCC_SNVS_1V8 VDD_SNVS_0V8 RTC_RESET_B CLK_32K_OUT VDD_SOC_0V8 VDD_DRAM&PU_0V9 VDD_PHY_0V9 VDD_ARM_0V9 VDDA_1V8 VDD_1V8/NVCC_1V8 VPP_2V5 NVCC_DRAM_1V2 NVCC_SD2 VDD_PHY_1V2 POR_B | LDO1<br>LDO2<br>RTC_RESET_B<br>RTC_CLK<br>BUCK1<br>BUCK5<br>LDO4<br>BUCK2<br>LDO3<br>BUCK7<br>RT9193-25GB<br>BUCK8<br>BUCK6<br>MUXSW<br>LDO6<br>POR_B | 1.62<br>0.76<br><br><br>0.78/0.805<br>0.805/0.855<br>0.805/0.9/0.95<br>1.71<br>1.65<br>2.375<br>1.14<br>3<br>3.0/1.65<br>1.14 | 1.8<br>0.8<br><br>0.82/0.85<br>0.85/0.95<br>0.9<br>0.85/0.95/1.0<br>1.8<br>1.8<br>2.5<br>1.2<br>3.3<br>3.3/1.8<br>1.2<br> | 1.98<br>0.9<br><br><br>0.9<br>0.9/1.0<br>1.0<br>0.95/1.0/1.05<br>1.89<br>1.95<br>2.75<br>1.26<br>3.6/1.95<br>1.26 | 10<br>10<br><br><br>3000<br>3000<br>250<br>3000<br>3000<br>1500<br>3000<br>3000<br>150<br>3000 |  |  |

| N                                  | P         | Microcontroller Product Group<br>6501 William Cannon Drive West<br>Austin, TX 78735-8598                                                                                         |           |
|------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                    |           | roprietary to NXP and shall not be used for engineering design,<br>or in part without the express written permission of NXP Semiconductors<br>(CAP Classification: CP: IUO: X PU |           |
| Designer:<br>Joshua Wu             | Drawing   |                                                                                                                                                                                  |           |
| Drawn by:<br>Joshua Wu             | Page Ti   | tie: PMIC                                                                                                                                                                        |           |
| Approved:<br><approver></approver> | Size<br>C | Document Number<br>SCH-35104 PDF: SPF-35104                                                                                                                                      | Rev<br>B1 |
|                                    | Date:     | Friday, June 21, 2019 Sheet 12 of 1                                                                                                                                              | 14        |

#### **B2B** Connector for CPU Board Caution: IO internal pull up/down is not supported in 3.3V mode, must disable the internal pull up/down via software and use external pull up/down resistors instead All IO pin groups are impacted except for XTAL, DDR, PCI, USB and MIPI PHY IO's. See Errata e50080 for detailed information. Receptacle Header VSYS\_5V -VSYS\_5V VSYS\_5V UART3 RXD DSI DN0 UART3 TXD DSI DP0 HART3 CTS DSI\_DN1 C401 C402 DSI\_DP1 =10uF DSI CKN 16V 0603\_CC 0603\_CC FCSPI2 MOSI DSI CKP VDD 3V3 ◆ VDD 1V8 23 25 27 29 31 DSI\_DN2 DSI\_DP2 DSI DN2 GND 12C3\_SDA VDD\_3V3 **VDD 1V8** DSI DP3 32 33 I2C4 SDA 12C4\_SDA << UART2\_RXD UART2\_TXD CSI DP0 GPIO1 IO15 A53 Debug 39 41 SYS\_nRST GPIO1\_IO14 UART4 RXD CSI DN1 C403 C404 SAI3 MCLH 43 45 47 M4 Debug 22uF UART4\_TXD CSI\_DP1 10V 10V SAI3 TXC GPI01 I011 ONOFF PMIC\_ON\_ POR\_B 0603 CC 0603 CC SAI3\_TXD SAI3\_RXFS 49 51 PMIC\_ON\_REQ 8,12 POR\_B SAI3\_RXFS SAI3\_RXC SAI3\_RXC SAI3\_RXD SPDIF\_TX 53 55 57 GND GND CSL DN2 JTAG\_TDO JTAG\_TDI GPIO1\_IO08 CSI\_DP2 SAI3 RXD GPIO1 IO07 TEST\_MODE JTAG\_TMS CSI DN3 59 61 58 60 60 62 CSI\_DN3 SPDIF\_RX GPIO1\_IO05 GPIO1\_IO01 SAI2\_MCLK JTAG\_nTRST JTAG\_TCK CSI\_DP3 62 64 66 SPDIF\_EXT\_CLK 63 65 67 GPIO1\_IO01 SAI2\_MCLK SPDIF EXT CLK PCIE RXN PDM\_CLK CLKOUT1 PCIE RXP 65 68 PCIE\_RXP 69 71 PDM DATA1 SAI5 RXFS PCIE\_TXN SD1\_STROBE PCIE TXN PDM\_DATA2 73 75 77 79 81 PDM\_DATA3 SD2\_DATA2 PCIE\_TXP SD2\_DATA3 SAI1\_RXC SAI1\_RXD0 SAI1\_RXD1 SAI2\_RXC SAI1\_TXC SAI1\_TXD0 SAI1\_TXD1 PCIE CLKN 7 SAI2\_RXC >> PCIE\_CLKP 7 SAIT TXC SAI1\_RXD2 SD2 DATA1 83 85 87 SD2 DATA1 ■ USB1 VBUS SD2\_DATA0 >>USB1\_DN SAIT TXD1 SAI1 RXD3 SAI1\_RXD4 86 SAI1\_RXD4 SAI1\_RXD5 SD2\_WP SAI1 TXD2 88 90 92 91 93 95 97 SD2 nCD SAI1\_TXD3 SAI1\_TXD4 SAI1\_TXD5 SAI1\_TXD6 SD2\_nRS1 USB1 ID SAI1 RXD6 USB1 ID -USB2 VBUS SAI1\_TXD4 SAIT RXD7 SAI1 TXD5 CLKIN1 SAI1\_MCLK SAI1\_TXFS SAI1 TXD6 CLKIN2 SUSB2 DP SAI1\_TXD7 100 SAI1 TXFS 6 USB2 ID USB2\_ID 7 BOOT MODE1 DF40C-100DS-0.4V(51) DF40C-100DP-0.4V(51) GND GND Receptacle 00 2 REF\_CLK\_32K R116 0 ENET\_TX\_CTI>> ->> ENET\_RX\_CTL 6 6,10 REF\_CLK\_32K >>-0 0 6 0 0 8 0 0 10 0 0 12 0 0 14 ENET TXC When using M.2 WIFI Module, remove R115, populate R116! Microcontroller Product Group 6 ENET TXC ENET\_RD0 6501 William Cannon Drive West ENET\_TD0 ENET\_RD1 ENET\_TD1 ENET\_RD2 This document contains information proprietary to NXP and shall not be used for engineering design, S ENET RD3 ENET\_TD3 15 00 16 17 00 18 19 00 20 procurement or manufacture in whole or in part without the express written permission of NXP Semiconductors ENET MDC ENET\_MDC 19 NVCC\_ENET -Designer: Joshua Wu Drawing Title: C2 DF40C-20DS-0.4V(51) 8MMINID4-CPU GND GND 2.2uF 16V Page Title: 0402\_CC Joshua Ŵu **SOM Interface** Approved: Rev B1 GND GND GND <Approver> SCH-35104 PDF: SPF-35104 Friday, June 21, 2019 Sheet 13