# Embedded Systems with ARM Cortex-M Microcontrollers in Assembly Language and C

# Chapter 4 ARM Arithmetic and Logic Instructions Exercises ANS

Z. Gu

Fall 2025

# Bit Manipulations

- Compute register values after each instruction
- ► MOV R0, #0xABC
- ▶ MOV RI, #0xDEF
- AND R2, R0, R1
- ORR R3, R0, R1
- ▶ EOR R4, R0, R1
- ORN R5, R0, R1
- BIC r6, R0, R1

# Bit Manipulations ANS

- ▶ MOV R0, #0xABC
- MOV RI, #0xDEF
- ▶ AND R2, R0, R1
- ORR R3, R0, R1
- ▶ EOR R4, R0, R1
- ORN R5, R0, R1
- BIC r6, R0, R1

- $R0 = 0 \times 0 ABC$
- $Arr RI = 0 \times 0 DEF$
- $Arr R2 = R0 AND RI = 0 \times 08AC$
- Arr R3 = R0 ORR R1 = 0x0FFF
- $R4 = R0 EOR RI = 0 \times 0.753$
- R5 = R0 ORN R1 = R0 | (~R1) = 0xF210 (assuming 32-bit registers)
- r6 = r0 BIC RI = r0 & (~RI) = 0x0533

AND Rn Operand2 performs bitwise conjunction on Rn and Operand2.

ORR performs bitwise OR on Rn and Operand2.

EOR performs bitwise XOR on Rn and Operand2.

ORN computes Rn OR NOT Operand2, i.e., Rn | (~Rm).

BIC computes Rn AND NOT Operand2, i.e., Rn & (~Rm).

(Hint: convert hex to binary, perform operation, and convert back to hex.)

# Bit Manipulations

Find the Register Value to Complement, CLEAR & SET 5th, 7th, 12th bit of the given value and also find the result: 0xDECB.

# Bit Manipulations ANS

- Find the Register Value to Complement, CLEAR & SET 5th, 7th, 12th bit of the given value and also find the result: 0xDECB.
- ANS:
- Set/Clear/Complement
  - Set a bit: x |= mask, which forces those bit positions to I without changing others. (| is OR)
  - $\triangleright$  Clear a bit: x &= ~mask, which forces those bit positions to 0. (& is AND)
  - ► Complement (toggle) a bit: x ^= mask, which flips those bit positions. (^ is XOR)
- Masks for 5th, 7th, 12th
  - ▶ Bit  $5 \to 1 << 5 = 0 \times 20$ .
  - ▶ Bit  $7 \to 1 << 7 = 0 \times 80$ .
  - ▶ Bit  $12 \rightarrow 1 << 12 = 0 \times 1000$ .
- Combined mask =  $0 \times 1000 \mid 0 \times 80 \mid 0 \times 20 = 0 \times 10A0 = 0b0001 0000 1010 0000$
- Apply to 0xDECB
  - Set:  $0 \times DECB \mid 0 \times 10A0 = 0 \times EEEB$ .
  - Arr Clear:  $0 \times DECB \& \sim 0 \times 10A0 = 0 \times D84B$ .
  - $\triangleright$  Complement:  $0 \times DECB \land 0 \times 10A0 = 0 \times C46B$

# Clearing a Register

What are the different ways by which all bits in register r12 can be cleared? No other register is to be used.

# Clearing a Register ANS

- What are the different ways by which all bits in register r12 can be cleared? No other register is to be used.
- Method I: XOR with itself
  - ▶ EOR r12, r12, r12
- Method 2:AND with zero
  - ▶ AND rl2, rl2, #0
- Method 3: Move zero
  - ▶ MOV r12, #0
- Method 4: Subtract from itself
  - ▶ SUB rl2, rl2, rl2

### Set bits

- Write an instruction that sets bits 0, 4, and 12 in register r6 and leave the remaining bits unchanged
- Write an instruction that clears bits 0, 4, and 12 in register r6 and leave the remaining bits unchanged

### Set bits ANS

- Write an instruction that sets bits 0, 4, and 12 in register
   r6 and leave the remaining bits unchanged
- **ANS:** 
  - ▶ ORR r6, r6, #(I<<0) | (I<<4) | (I<<12)</p>
- Write an instruction that clears bits 0, 4, and 12 in register r6 and leave the remaining bits unchanged
- **ANS:** 
  - ▶ BIC r6, r6, #(I<<0) | (I<<4) | (I<<12)</p>
  - Or:AND r6, r6, #~( (I<<0) | (I<<4) | (I<<12) )</p>

### Add two 128-bit numbers

Add two 128-bit numbers, assuming one number is stored in r4, r5, r6, r7 registers and the other stored in r8, r9, r10, r11. Store the result in r0, r1, r2, r3.

### Add two 128-bit numbers ANS

Add two 128-bit numbers, assuming one number is stored in r4, r5, r6, r7 registers and the other stored in r8, r9, r10, r11. Store the result in r0, r1, r2, r3.

#### > ANS:

- @ Add I28-bit numbers (r4,r5,r6,r7) + (r8,r9,rI0,rII) = (r0,rI,r2,r3)
- ► ADCS r1, r5, r9 @ Add with carry
- ► ADCS r2, r6, r10 @ Add with carry
- ► ADC r3, r7, r11 @ Add with carry (final)

### Absolute value

 Write a program to calculate the absolute value of a number by using only two instructions (HINT: Check CMP and RSB)

### Absolute value ANS

- Write a program to calculate the absolute value of a number by using only two instructions (HINT: Check CMP and RSB)
- ANS
  - ► CMP r0, #0 @ Compare with zero
  - RSBLT r0, r0, #0 @ If less than zero, r0 = 0 r0



# Barrel Shifter: Explanations

- LSL (logical shift left): shifts left, fills zeros on the right; C gets the last bit shifted out of bit 31. This is multiply by  $2^n$  for non-overflowing values.
- LSR (logical shift right): shifts right, fills zeros on the left; C gets the last bit shifted out of bit 0. This is unsigned division by  $2^n$ .
- ASR (arithmetic shift right): shifts right, fills the sign bit on the left to preserving the sign; C gets the last bit shifted out of bit 0. This is signed division by  $2^n$  with sign extension
- ▶ ROR (rotate right): rotates bits right with wraparound; bits leaving bit 0 re-enter at bit 31, and C receives the bit that wrapped. This is a pure rotation without data loss.
- RRX (rotate right extended): rotates right by one through the carry flag, treating C as a 33rd bit; new bit 31 comes from old C, and C receives old bit 0.

### Arithmetic with Shifts

- Assuimg 32-bit registers:
- ▶ Q1:
  - ► LDR r0, =0×00000007
  - MOV r0, r0, LSL 7
- Q2:
  - ► LDR r0, =0×00000400
  - MOV r0, r0, LSR 2
- Q3:
  - ▶ LDR r0, =0×FFFFC000
  - MOV r0, r0, LSR 2
- Q4:
  - ▶ LDR r0, =0×FFFFC000
  - MOV r0, r0, ASR 2
- Q5:
  - ▶ LDR r0, =0×00000007
  - MOV r0, r0, ROR 2

### Q1 ANS

### ▶ Q1:

- ▶ LDR r0, =0×0000007
- MOV r0, r0, LSL 7

#### **ANS:**

- Original r0 = 0000 0000 0000 0000 0000 0000 0111
- After LSL 7, r0 = 0000 0000 0000 0000 0000 0011 1000 0000
   = 0x0380 (896 in decimal)
- In decimal:  $7 \times 2^7 = 7 \times 128 = 896$  (Not required for exam)

### Q2 ANS

### • Q2:

- ▶ LDR r0, =0×00000400
- MOV r0, r0, LSR 2

#### **ANS:**

- Original r0 = 0000 0000 0000 0000 0000 0100 0000 0000
- After LSR 2, r0 = 0000 0000 0000 0000 0000 0001 0000 0000
   = 0x00000100 (256 in decimal)
- In decimal:  $1024 \div 2^2 = 256$  (Not required for exam)

### Q3 ANS

- Q3:
  - ▶ LDR r0, =0×FFFC000
  - MOV r0, r0, LSR 2
- **ANS:** 

  - In decimal: 4,294,951,424 ÷ 4 = 1,073,737,728 (Not required for exam)

### Q4 ANS

- Q3:
  - ▶ LDR r0, =0xFFFFC000
  - MOV r0, r0, ASR 2
- **ANS:** 

  - In decimal:  $-16384 \div 2^2 = -4096$  (Not required for exam)

### Q5 ANS

- Q4:
  - ▶ LDR r0, =0×00000007
  - MOV r0, r0, ROR 2
- **ANS:** 
  - Original r0 = 0000 0000 0000 0000 0000 0000 0111

# **Assembly Programming**

- Write ARMv7 assembly for pseudocode
  - rl = (r0 >> 4) & 15

# Assembly Programming ANS

- Write ARMv7 assembly for pseudocode
  - rl = (r0 >> 4) & 15
- ► ANS:
  - MOV r1, r0, LSR #4
  - ▶ AND rI, rI, #15

### Shift LSL

- Compute register values:
  - ▶ LDR RI, =0XII223344
  - MOV R2, R1, LSL #4
  - MOV R3, R1, LSL #8
  - MOV R4, R1, LSL #16
  - MOV R5, R1, LSL #6

### Shift LSL ANS

#### Compute register values:

- ▶ LDR RI, =0X11223344
- MOV R2, R1, LSL #4
- MOV R3, R1, LSL #8
- MOV R4, R1, LSL #16

#### ► ANS:

- Pseudo-instruction LDR RI, =0x11223344 loads 32-bit constant 0x11223344 into RI.
- LSL performs a logical left shift of Rm by the immediate count and writes the result to Rd, zero-filling low bits and discarding overflow in 32-bit registers
- MOV R2, R1, LSL #4 performs a logical left shift of R1 by 4 bits, inserting zeros; 0x11223344 << 4 = 0x12233440.
- MOV R3, R1, LSL #8 shifts by 8 bits;  $0 \times 11223344 << 8 = 0 \times 22334400$ .
- MOV R4, R1, LSL #16 shifts by 16 bits; 0x11223344 << 16 = 0x33440000.
- MOV R5, R1, LSL #6 shifts by 6 bits; 0x11223344 << 6 = 0x488CD100. (convert to binary and back)

### Shift LSR ASR ANS

#### Compute register values:

- ▶ LDR RI, =0X11223344
- MOV R2, R1, LSR #4
- MOV R3, R1, LSR #8
- MOV R4, R1, LSR #16
- MOV R5, R1, ASR #4
- MOV R6, R1, ASR #8
- MOV R7, R1, ASR #16

#### ANS:

- Pseudo-instruction LDR R1, =0x11223344 loads 32-bit constant 0x11223344 into R1.
- LSR #4:  $R2 = 0 \times 11223344 >> 4 = 0 \times 01122334$ .
- $\blacktriangleright$  LSR #8: R3 = 0×11223344 >> 8 = 0×00112233.
- LSR #16: R4 =  $0 \times 11223344 >> 16 = 0 \times 00001122$ .
- $\blacktriangleright$  ASR #4: R5 = 0×11223344 >> 4 = 0×01122334.
- $\blacktriangleright$  ASR #8: R6 = 0×11223344 >> 8 = 0×00112233.
- ASR #16:  $R7 = 0 \times 11223344 >> 16 = 0 \times 00001122$ .
- ASR (arithmetic shift right) replicates the sign bit; for a positive value like 0x11223344 (bit 31 is 0), ASR behaves exactly like LSR and shifts in zeros.

### Shift ASR

- Compute register values:
- ▶ LDR RI, =0x81223344
- MOV R2, R1, ASR #4
- MOV R3, R1, ASR #8
- MOV R4, R1, ASR #16

### Shift ASR ANS

- Compute register values:
- ▶ LDR RI, =0x81223344
- MOV R2, R1, ASR #4
- MOV R3, R1, ASR #8
- MOV R4, R1, ASR #16
- **ANS:** 
  - ▶ R2 = R1 ASR #4 = 0xF8122334 (right shift 4; top nibble becomes F due to sign extension).
  - R3 = R1 ASR #8 = 0xFF812233 (right shift 8; top byte becomes FF).
  - R4 = R1 ASR #16 = 0xFFFF8122 (right shift 16; top halfword becomes FFFF)

# Multiply without MUL

- Without using MUL instruction, give instructions that multiply a register, r3 by

### Multiply without MUL ANS

- Without using MUL instruction, give instructions that multiply a register, r3 by:
  - **135**
  - **I** 153
  - **>** 255
  - **18**
  - **1025**
- ANS: Decompose 135 = 128 + 4 + 2 + 1
  - MOV r0, r3, LSL #7 @ 128\*r3
  - ADD r0, r0, r3, LSL #2 @ +4\*r3 -> 132\*r3
  - ADD r0, r0, r3, LSL #1 @ +2\*r3 -> 134\*r3
  - ADD r0, r0, r3 @ +1\*r3 -> 135\*r3
- $\triangleright$  Decompose 153 = (8 + 1) \* (16 + 1)
  - ADD r0, r3, r3, LSL#3 @ r0 = r3 + 8\*r3 = 9\*r3 ADD r0, r0, r0, LSL#4 @ r0 = 9\*r3 + 16\*9\*r3 = 135\*r3
- Decompose 255 = 256 1
  - RSB r0, r3, r3, LSL#8 @ r0 = 256\*r3 r3 = 255\*r3
- Decompose 1025=2^10+1:
  - ADD r0, r3, r3, LSL#10 @ r0 = r3 + 1024\*r3 = 1025\*r3
- Decompose 18 = (16 + 1) + 1
  - ADD r0, r3, r3, LSL#4 @ r0 = r3 + 16\*r3 = 17\*r3 ADD r0, r0, r3 @ r0 = 17\*r3 + r3 = 18\*r3

### Count number of ones

Write a program to count the number of ones in a 32-bit register r0.

### Count the number of ones ANS

- Write a program to count the number of ones in a 32-bit register r0.
- ▶ ANS:

  - count\_loop:
  - CMP r0, #0
  - BEQ count end
  - AND r1, r0, #1 @ Check LSB
  - ADD r3, r3, r1 @ Add to counter
  - LSR r0, r0, #1 @ Shift right
  - B count\_loop
  - count\_end:

### Count the number of zeros

Based on the program that counts I's, modify it to count the number of zeros a 32-bit register r0.

### Count the number of zeros ANS

- Based on the program that counts I's, modify it to count the number of zeros a 32-bit register r0.
- ANS: count ones, then subtract from 32
  - Count zeros in r0, result in r3
  - MOV r3, #0 @ Initialize counter
  - count\_loop:
  - MP r0, #0
  - BEQ count\_end
  - AND rI, r0, #I @ Check LSB
  - ADD r3, r3, r1 @ Add to counter
  - LSR r0, r0, #1 @ Shift right
  - B count\_loop
  - count\_end:
  - ▶ RSB r3, r3, #32 @ zeros = 32 ones
- Or Invert all bits of r0, then count I's
  - Count zeros in r0, result in r3
  - MVN r0, r0
  - MOV r3, #0 @ Initialize counter
  - count\_loop:
  - CMP r0, #0
  - BEQ count\_end
  - AND r1, r0, #1 @ Check LSB
  - ADD r3, r3, r1 @ Add to counter
  - LSR r0, r0, #1 @ Shift right
  - B count loop
  - count\_end:

Note that SUB r3, #32, r3 is not valid ARM syntax, Since the middle operand cannot be an immediate. You can load 32 into a register and subtract:

MOV r2, #32

SUB r3, r2, r3

# Compute Polynomial

Write a program that computes  $6x^2 - 9x + 2$  and stores the result in register r2. Assume x is stored in register r3.

# Compute Polynomial

```
Option A: Direct Translation

// r3 = x, result -> r2

MUL r0, r3, r3     @ r0 = x²

MOV r1, #6

MUL r0, r0, r1     @ r0 = 6x²

MOV r1, #9

MUL r1, r1, r3     @ r1 = 9x

SUB r2, r0, r1     @ r2 = 6x² - 9x

ADD r2, r2, #2     @ r2 = 6x² - 9x + 2
```

Note that MUL r0, r0, #6 is not a valid instruction.

# Compute Polynomial

#### Review

# Summary of Carry and Overflow Flags

| Bit | Name     | Meaning after add or sub |
|-----|----------|--------------------------|
| N   | negative | result is negative       |
| Z   | zero     | result is zero           |
| ٧   | overflow | signed overflow          |
| С   | carry    | unsigned overflow        |

Carry flag C = I upon an <u>unsigned</u> addition if the answer is wrong (true result >  $2^n$ -I)

Carry flag C = 0 (Borrow flag = I) upon an <u>unsigned</u> subtraction if the answer is wrong (true result < 0)

Overflow flag V = I upon a <u>signed</u> addition if the answer is wrong (true result >  $2^{n-1}$ -I or true result <  $-2^{n-1}$ )



**CPSR (Current Program Status Register)** 



### References

- Lecture 2: Carry flag for unsigned addition and subtraction
  - https://www.youtube.com/watch?v=MxGW2WurKuM&list=PL RJhV4hUhlymmp5CCelFPyxbknsdcXCc8&index=2
- Lecture 3: Overflow flag for signed addition and subtraction
  - https://www.youtube.com/watch?v=Bln6iyYlGio&list=PLRJhV4h Uhlymmp5CCelFPyxbknsdcXCc8&index=3



### Flags ANDS

```
LDR r0, =0xFFFFFFF00
LDR r1, =0x00000001
ANDS r2, r1, r0, LSL #1
```

# Flags ANDS ANS

```
LDR r0, =0xFFFFFFF00
LDR r1, =0x00000001
ANDS r2, r1, r0, LSL #1
```

- $\rightarrow$  ANS: r2 = 0x00000000
- NZCV = 0110
- Left shift (LSL #1) moves the bits in r0 left by 1 bit. The bitwise AND is then computed: r2 = r1 & (r0 << 1).</p>
- N (Negative flag): Set to 0 because result  $r2 = 0 \times 00000000$ , which is not negative.
- $\triangleright$  Z (Zero flag): Set to I because the result is zero (r2 = 0).
- C (Carry flag): Set to 1. The carry flag is updated based on the last bit shifted out during the left shift operation on r0. Since the left shift of 0xFFFFFFF00 by 1 bit causes a '1' to be shifted out, the carry flag is set to 1.
- V (Overflow flag): Unchanged by AND operation.

# Flags ADDS

```
LDR r0, =0xFFFFFFF00
LDR r1, =0x00000001
ADDS r2, r1, r0, LSL #1
```

# Flags ADDS ANS

```
LDR r0, =0xFFFFFFF00
LDR r1, =0x00000001
ADDS r2, r1, r0, LSL #1
```

- $\blacktriangleright$  ANS: r2 = 0xFFFFFE01
- NZCV = 1000
  - ▶ Left shift (LSL #1) moves the bits in r0 left by 1 bit, so r0 = 0xFFFFFE00. The ADDS is then computed: r2 = r1 + (r0 << 1) = 0xFFFFFE01</p>
  - N (Negative): Since result  $r2 = 0 \times FFFFFE01$  when interpreted as signed 32-bit (two's complement) is negative (most significant bit is 1), N = 1.
  - ightharpoonup Z (Zero): Result is not zero, Z = 0.
  - Arrow C (Carry): Carry is set if there is an unsigned overflow. Here carry flag C = 0.
  - V (Overflow): Overflow is set if there is a signed overflow. Here:
    - r1 is positive; r0 << 1 is negative since high bit is set; 2 operands have different signs, no overflow, so V = 0.
- Recall "Overflow cannot occur when adding 2 operands with different signs or when subtracting 2 operands with the same sign."

| r0 | 0×fffffff  |
|----|------------|
| rl | 0×00000001 |
| r2 | 0×00000003 |
| r3 | 0xffffff0  |

# Flags

- Suppose registers have the following values:
- What are value of r4, and NZCV flags after execution, assuming all flags are initially 0. (Each instruction runs individually.)
- (a) ADD r4, r0, r2, ASR #3
- ▶ (b) ADDS r4, r0, r1
- ▶ (c) LSRS r4, r0, #1
- (d) ANDS r4, r0, r3
- ▶ (e) CMP r2, #3

| r0 | 0xfffffff  |
|----|------------|
| rl | 0×00000001 |
| r2 | 0×00000003 |
| r3 | 0×ffffff0  |

### Flags ANS

- (a) ADD r4, r0, r2, ASR #3
  - First, r2 ASR #3:  $0 \times 00000003 >> 3 = 0 \times 00000000$  (arithmetic shift preserves sign)
  - Then: r4 = r0 + 0 = 0xffffffff + 0 = 0xffffffff
  - Result: r4 = 0xffffffff, NZCV = 0000 (ADD doesn't affect flags)
- (b) ADDS r4, r0, r1
  - r4 = 0xffffffff + 0x00000001 = 0x000000000(truncated to 32-bit)
  - N = 0 (result bit 31 = 0, not negative)
  - Z = I (result is zero)
  - C = I (carry out from bit 31:0xffffffff + I produces carry)
  - V = 0 (no signed overflow: -1 + 1 = 0, valid in 32-bit signed range)
  - Result:  $r4 = 0 \times 000000000$ , NZCV = 0110
- (c) LSRS r4, r0, #1
  - Logical shift right with flag update: 0xffffffff >> 1 = 0x7fffffff
  - N = 0 (result bit 31 = 0)
  - Z = 0 (result is not zero)
  - C = I (last bit shifted out was I)
  - V = 0 (logical shifts don't affect overflow flag)
  - Result: r4 = 0x7fffffff, NZCV = 0010

| r0 | 0xfffffff  |
|----|------------|
| rl | 0×00000001 |
| r2 | 0×00000003 |
| r3 | 0×ffffff0  |

# Flags ANS

- (d) ANDS r4, r0, r3
  - ▶ Bitwise AND with flag update: 0xffffffff & 0xfffffff0 = 0xfffffff0
  - N = I (result bit 3I = I, negative)
  - Z = 0 (result is not zero)
  - C = 0 (logical operations clear carry flag)
  - V = 0 (logical operations don't affect overflow)
  - Result:  $r4 = 0 \times fffffff0$ , NZCV = 1000
- (e) CMP r2, #3
  - Compare operation: r2 3 = 3 3 = 0 (result not stored, only flags updated)
  - N = 0 (subtraction result is 0, bit 31 = 0)
  - Z = I (subtraction result is 0)
  - ightharpoonup C = I (no borrow:  $3 \ge 3$ , so C = I = not borrow)
  - V = 0 (no signed overflow in 3 3)
  - Result: NZCV = 0110