## 浙江大学 20<u>18</u> - 20<u>19</u> 学年<u>夏</u>学期

## 《高级操作系统》课程期末考试试卷

| 课程号:  | ,开课学院:                                    | 计算机学院            | <u></u>  |
|-------|-------------------------------------------|------------------|----------|
| 考试试卷: | √A 卷、B 卷(请在选定项                            | 上打√)             |          |
| 考试形式: | 闭、开√卷(请在选定项」                              | 上打√),允许带_        | _任何资料入场  |
| 考试日期: | <u>2019</u> 年 <u>06</u> 月 <u>26</u> 日,考试时 | 间: <u>120</u> 分钟 |          |
|       | 诚信考试,沉                                    | 着应考,杜绝违纪         | •        |
| 考生姓名: |                                           |                  | <b>.</b> |
|       | 总分                                        |                  |          |
|       | 评卷人                                       |                  |          |

Instructions: each question has exactly one correct answer. Please fill in your answers in the table below. GRADING IS BASED ON THE TABLE, NOT what you write on the questions.

| 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 |
|----|----|----|----|----|----|----|----|----|----|
| С  | В  | В  | В  | С  | В  | A  | В  | В  | С  |
| 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
| В  | D  | A  | В  | C  | A  | C  | D  | В  | В  |
| 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 |
| В  | A  | В  | A  | A  | В  | A  | A  | В  | D  |
| 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 |
| A  | В  | D  | В  | A  | A  | В  | C  | В  | С  |
| 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 |
| F  | В  | C  | D  | В  | В  | A  | С  | В  | D  |

| ٨            | Number of CDU cores on the processor skip doubles every 19 to 24 months                         |
|--------------|-------------------------------------------------------------------------------------------------|
|              | Number of CPU cores on the processor chip doubles every 18 to 24 months                         |
|              | Processor chip clock frequency doubles every 18 to 24 months                                    |
| C.           | Number of transistors on the processor chip doubles every 18 to 24 months                       |
| D.           | Size of in-chip cache doubles every 18 to 24 months                                             |
| AN           | S:                                                                                              |
| C            |                                                                                                 |
|              |                                                                                                 |
| 2.           | What is the use of the Memory Management Unit (MMU)?                                            |
| A.           | To support virtual memory by mapping from physical memory addresses to virtual memory addresses |
| B.           | To support virtual memory by mapping from virtual memory addresses to physical memory addresses |
| C.           | To support memory allocation operations (malloc() in C or new() in C++)                         |
| D.           | All of the above                                                                                |
| E.           | None of the above                                                                               |
| AN           | S:                                                                                              |
| В            |                                                                                                 |
|              |                                                                                                 |
| 3.           | Cache coherence protocols are used to:                                                          |
| Α.           | lock cache lines so they are not pushed out to memory                                           |
| <b>B</b> . 1 | keep data consistent across multiple private caches on a multicore processor                    |
| <b>C</b> . i | implement virtual memory on a multicore processor using the Memory Management Unit              |
| (M           | MU)                                                                                             |
| D.           | perform cache partitioning to give each application its own private cache space and avoid cache |
| con          | atention on a multicore processor.                                                              |
| AN           | S:                                                                                              |
| В            |                                                                                                 |
|              |                                                                                                 |
| 4.           | In the following multicore processor with invalidation-based cache coherence protocol, if Core  |
|              | 3 executes the write operation "x=83", what happens to value of the x variable in Core 1        |
|              | and Core 2's local caches?                                                                      |
|              |                                                                                                 |

1. What is Moore's Law?



- A. They stay the same (x=15213)
- B. They are both invalidated
- C. They are both updated to the new value (x=83)
- D. In Core 1, x stays the same (x=15213); in Core 2, x=83
- E. In Core 2, x stays the same (x=15213); in Core 1, x=83

ANS: \_\_\_\_\_\_

5. In [Boyd-Wickizer10] "An Analysis of Linux Scalability to Many Cores", what caused the scalability collapse when the number of CPU cores exceeds 40?



- A. Synchronization overhead due to shared data protected by spinlocks
- B. Increased cache coherence traffic on the interconnect
- C. All of the above
- D. None of the above

ANS: \_\_\_\_\_

- 6. In [Boyd-Wickizer10] "An Analysis of Linux Scalability to Many Cores", what is the general approach to improving scalability with a large number of cores?
- A. Rewrite the applications to have better parallelism
- B. Reduce access to global shared data by adding per-core non-shared data structures in the OS

- C. Adding more cores to improve performance
  D. All of the above
  E. None of the above
  ANS: \_\_\_\_\_\_
  B

  7. The computation model of GPU (Graphics Processing Unit) is:
  A. SIMT (Single instruction, multiple threads)
  B. MIMD (Multiple instructions, multiple data)
  C. SISD (Single instruction, single data)
  D. MISD (Multiple instruction, single data)
  ANS: \_\_\_\_\_\_
  A
- 8. The computation model of a NUMA multicore CPU is:
- A. SIMT (Single instruction, multiple threads)
- B. MIMD (Multiple instructions, multiple data)
- C. SISD (Single instruction, single data)
- D. MISD (Multiple instruction, single data)

ANS: \_\_\_\_\_

В

9. Is the following architecture NUMA (Non-Uniform Memory Access) or UMA (Uniform Memory Access)?



- A. UMA
- B. NUMA
- C. Both
- D. Neither

ANS: \_\_\_\_\_

В

| A.          | The 48-core AMD machine used in [Boyd-Wickizer10] "An Analysis of Linux Scalability to      |
|-------------|---------------------------------------------------------------------------------------------|
|             | Many Cores"                                                                                 |
| B.          | The 16-core AMD Opteron system used in [Blagodurov11] "A Case for NUMA-aware                |
|             | Contention Management on Multicore Systems"                                                 |
| C.          | The dual-core ARM processor used in smart phones                                            |
|             | S:                                                                                          |
| C           |                                                                                             |
| 11.         | In [Clements13] "The Scalable Commutativity Rule: Designing Scalable Software for           |
|             | Multicore Processors.", what does it mean that a software system is "scalable"?             |
| ۸ (         | System performance stays constant with increasing number of cores on a multicore processor. |
|             | System performance increases linearly with increasing number of cores on a multicore        |
|             | cessor.                                                                                     |
| -           | System performance deteriorates with increasing number of cores on a multicore processor.   |
|             | System performance is independent of the underlying hardware platform.                      |
|             | S:                                                                                          |
| В           | D                                                                                           |
| D           |                                                                                             |
| 12.         | In [Gaud14] "Large Pages May Be Harmful on NUMA Systems", large pages are harmful to        |
|             | system performance for what reasons?                                                        |
| A. ]        | Hot pages accessed by multiple nodes concentrated in the physical memory of one node        |
|             | Page-level false sharing                                                                    |
|             | NUMA (Non-Uniform Memory Access) architecture                                               |
| D. <i>i</i> | All of the above                                                                            |
| E. 1        | None of the above                                                                           |
| AN          | S:                                                                                          |
| D           |                                                                                             |
| 13.         | A GPU typically has larger register file size than L1 or L2 cache size.                     |
| A.          | True                                                                                        |
|             | False                                                                                       |
|             | S:                                                                                          |
| A           |                                                                                             |
| 14.         | Which of the following figure depicts the typical floorplan of a GPU?                       |

10. Which of the following is NOT a NUMA (Non-Uniform Memory Access) architecture?



A. 40 Bytes

| B.           | 80 Bytes                                                                              |
|--------------|---------------------------------------------------------------------------------------|
| C.           | 120 Bytes                                                                             |
| D.           | 160 Bytes                                                                             |
| AN           | S:                                                                                    |
| C            |                                                                                       |
|              |                                                                                       |
| 18.          | Which of the following is NOT one of the popular programming languages for GPU?       |
| A.           | CUDA                                                                                  |
| B.           | OpenCL                                                                                |
| C.           | OpenGL                                                                                |
| D.           | C#                                                                                    |
| E.           | DirectX                                                                               |
| AN           | S:                                                                                    |
| D            |                                                                                       |
|              |                                                                                       |
| 19.          | In [Bhatotia12] "Shredder: GPU-Accelerated Incremental Storage and Computation", how  |
|              | did the authors address the communication bottleneck of PCIe bus between CPU and GPU? |
| A.           | Adopting the integrated GPU architecture to eliminate the PCIe bus                    |
|              | Adopting the asynchronous execution model that overlaps CPU-GPU memory transfer phase |
|              | and GPU computation phase                                                             |
| C.           | Using OpenCL instead of CUDA to write GPU programs                                    |
|              | All of the above                                                                      |
| AN           | S:                                                                                    |
| В            |                                                                                       |
|              |                                                                                       |
| 20.          | In [Go17] "APUNet: Revitalizing GPU as Packet Processing Accelerator", the authors    |
|              | addressed                                                                             |
| <b>A</b> . 1 | Discrete GPU architecture                                                             |
|              | ntegrated GPU architecture                                                            |
|              | All of the above                                                                      |
| D. 1         | None of the above                                                                     |
| AN           | S:                                                                                    |
| В            |                                                                                       |
|              |                                                                                       |
| 21.          | In [Rossbach11] "PTask: Operating System Abstractions To Manage GPUs as Compute       |

Devices", what is the problem with the following CUDA program?

```
matrix gemm(A, B) {
  matrix res = new matrix();
  copyToDevice(A);
  copyToDevice(B);
  invokeGPU(gemm_kernel, A, B, res);
  copyFromDevice(res);
  return res;
  }
  matrix modularSlowAxBxC(A, B, C) {
  matrix AxB = gemm(A, B);
  matrix AxBxC = gemm(AxB, C);
  return AxBxC;
}
```

- A. This program is not modular from a software engineering perspective, hence not easily reused.
- B. The program is not efficient, since intermediate result (A  $\times$  B) is copied back from GPU to CPU and back to GPU unnecessarily.
- C. The program is not efficient, since there are not enough threads to fully utilize the GPU
- D. The program is too large to fit in the GPU on-chip cache.

ANS: \_\_\_\_\_

22. In [Rossbach11] "PTask: Operating System Abstractions To Manage GPUs as Compute Devices", what is the problem with the following CUDA program?

```
matrix gemm(A, B) {
matrix res = new matrix();
copyToDevice(A);
copyToDevice(B);
invokeGPU(gemm_kernel, A, B, res);
copyFromDevice(res);
return res;
matrix nonmodularFastAxBxC(A, B, C) {
matrix intermed = new matrix();
matrix res = new matrix();
copyToDevice(A);
copyToDevice(B);
copyToDevice(C);
invokeGPU(gemm_kernel, A, B, intermed);
invokeGPU(gemm_kernel, intermed, C, res);
copyFromDevice(res);
return res;
```

- A. This program is not modular from a software engineering perspective, hence not easily reused.
- B. The program is not efficient, since intermediate result (A  $\times$  B) is copied back from GPU to CPU and back to GPU unnecessarily.
- C. The program is not efficient, since there are not enough threads to fully utilize the GPU
- D. The program is too large to fit in the GPU on-chip cache.

| ANS:                                                                                                             |
|------------------------------------------------------------------------------------------------------------------|
| A                                                                                                                |
| 23. What is the purpose of the "datablock" data structure in PTask[Rossbach11]?                                  |
| A. To act as a communication buffer for PCIe data transfers between GPU and GPU                                  |
| B. To track buffer validity per memory space on CPU and GPU to avoid unnecessary copies.                         |
| C. To give the GPU more cache space and improve its performance                                                  |
| D. To give the CPU more cache space and improve its performance                                                  |
| ANS:                                                                                                             |
| В                                                                                                                |
|                                                                                                                  |
| 24. The main purpose of TimeGraph ([Kato11]) is to:                                                              |
| A. Improve real-time predictability of GPUs in multitasking environments                                         |
| B. Design the next generation GPU architecture for NVidia                                                        |
| C. Design a high-performance simulator for GPGPU computing                                                       |
| D. Design a high-performance compiler for CUDA programs                                                          |
| E. Design a high-level high-productivity programming language for GPUs.                                          |
| ANS:                                                                                                             |
| A                                                                                                                |
| 25. True or false: in TimeGraph ([Kato11]), the Posterior Enforcement (PE) Policy may cause                      |
| some GPU task to have negative execution budget.                                                                 |
| A. True                                                                                                          |
| B. False                                                                                                         |
| ANS:                                                                                                             |
| A                                                                                                                |
| 26. In TimeGraph ([Katol1]), which policy requires runtime online prediction of a GPU program's execution time?. |
| A. Posterior Enforcement (PE) Policy                                                                             |
| B. Apriori Enforcement (AE) Policy                                                                               |
| C. High Throughput (HT) Policy                                                                                   |
| D. Predictable Response Time (PRT) Policy                                                                        |
| ANC.                                                                                                             |
| ANS:                                                                                                             |
| В                                                                                                                |

27. The purpose of Data Swapping in GDev ([Kato12] "Gdev: First-Class GPU Resource

Management in the Operating System" ) is to: A. Swap memory pages between CPU(host) memory and GPU(device) memory to give more memory space to GPU tasks B. Swap memory pages between CPU memory and GPU memory to give more memory space to CPU tasks C. Swap data between CPU memory and hard disk to give more memory space to CPU tasks D. Swap data between GPU memory hard disk to to give more memory space to GPU tasks Α 28. Which of the following describes the Scalable Commutativity Rule in [Clements13] "The Scalable Commutativity Rule: Designing Scalable Software for Multicore Processors." ? A. If interface operations commute, then they can be implemented in a way that scales B. If interface operations commute, then their implementation must be scalable. C. If interface operations commute, then their implementation must be not scalable. D. If interface operations commute, then their implementation must be deadlock-free. E. If interface operations commute, then their implementation must be livelock-free.. ANS: \_\_\_\_\_ A 29. In [Kim14] "GPUnet: Networking Abstractions for GPU Programs", the authors implemented the TCP/IP stack on GPU A. True B. False ANS: \_\_\_\_\_ В

- 30. In [Kim14] "GPUnet: Networking Abstractions for GPU Programs", the dataflow of a GPUaccelerated server with GPUnet is
- A. NIC (Network Interface Card) → CPU memory → GPU memory
- B. NIC  $\rightarrow$  GPU memory  $\rightarrow$  CPU memory
- C. NIC  $\rightarrow$  CPU memory
- D. NIC  $\rightarrow$  GPU memory

ANS: \_\_\_\_\_

D

- 31. The dataflow of a traditional GPU-accelerated server (without GPUnet) is:
- A. NIC (Network Interface Card) → CPU memory → GPU memory

| C. NIC → CPU memory                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D. NIC $\rightarrow$ GPU memory                                                                                                                                                                                                                   |
| ANS:                                                                                                                                                                                                                                              |
| A                                                                                                                                                                                                                                                 |
| 32. In [Silberstein14] "Operating System Services for High Throughput Processors", GPUfs is                                                                                                                                                       |
| designed to                                                                                                                                                                                                                                       |
| A. Allow CPU to issue commands to open/read/write files on the persistent storage system attached to the GPU                                                                                                                                      |
| B. Allow GPU to issue commands to open/read/write files on the persistent storage system attached to the CPU                                                                                                                                      |
| C. Allow GPU to issue commands to open/read/write files on the persistent storage system                                                                                                                                                          |
| attached to the GPU                                                                                                                                                                                                                               |
| D. All of the above                                                                                                                                                                                                                               |
| E. None of the above                                                                                                                                                                                                                              |
| ANS:                                                                                                                                                                                                                                              |
| В                                                                                                                                                                                                                                                 |
| 33. In [Silberstein14] "Operating System Services for High Throughput Processors", the authors advocate viewing GPU as                                                                                                                            |
| A. Co-processor to CPU                                                                                                                                                                                                                            |
| B. Slave processor to CPU                                                                                                                                                                                                                         |
| C. Master processor that controls the CPU                                                                                                                                                                                                         |
| D. Peer-processor to CPU                                                                                                                                                                                                                          |
| ANS:                                                                                                                                                                                                                                              |
| D                                                                                                                                                                                                                                                 |
| 34. In [Silberstein14] "Operating System Services for High Throughput Processors", what is the reason for adopting a weak data consistency model, i.e., an updated file needs to be closed or fsync'ed on GPU before the CPU can see the updates? |
| A. To provide a more programmer-friendly API                                                                                                                                                                                                      |
| B. To reduce CPU-GPU communication and synchronization overhead                                                                                                                                                                                   |
| C. To reduce the effect of weak memory consistency models                                                                                                                                                                                         |
| D. All of the above                                                                                                                                                                                                                               |
| E. None of the above                                                                                                                                                                                                                              |
| ANS:                                                                                                                                                                                                                                              |
| В                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                   |

B. NIC  $\rightarrow$  GPU memory  $\rightarrow$  CPU memory

| 35. In [Silberstein14] "Operating System Services for High Throughput Processors", the RPC queue is located in                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A. The CPU memory                                                                                                                                                   |
| B. The GPU memory                                                                                                                                                   |
| C. The persistent storage                                                                                                                                           |
| D. The GPUfs distributed buffer cache                                                                                                                               |
| ANS:                                                                                                                                                                |
|                                                                                                                                                                     |
|                                                                                                                                                                     |
| 36. In [Kato11] "TimeGraph: GPU Scheduling for Real-Time Multi-Tasking Environments", the authors implemented their algorithms in an open-source GPU driver         |
| A. True                                                                                                                                                             |
| C. False                                                                                                                                                            |
| ANS:                                                                                                                                                                |
| A                                                                                                                                                                   |
|                                                                                                                                                                     |
| 37. In [Gupta11] "Pegasus: Coordinated Scheduling for Virtualized Accelerator-based Systems", the authors implemented their algorithms in an open-source GPU driver |
| A. True                                                                                                                                                             |
| B. False                                                                                                                                                            |
| ANS:                                                                                                                                                                |
| В                                                                                                                                                                   |
|                                                                                                                                                                     |
| 38. In [Gupta11] "Pegasus: Coordinated Scheduling for Virtualized Accelerator-based Systems",                                                                       |
| the accelerator (GPU) ready queues are located in                                                                                                                   |
| A. Each VM                                                                                                                                                          |
| B. The XEN hypervisor                                                                                                                                               |
| C. XEN Dom0                                                                                                                                                         |
| D. None of the above                                                                                                                                                |
| ANS:                                                                                                                                                                |
| C                                                                                                                                                                   |
|                                                                                                                                                                     |
| 39. In [Gupta11] "Pegasus: Coordinated Scheduling for Virtualized Accelerator-based Systems",                                                                       |
| the CPU ready queues are located in                                                                                                                                 |
| A. Each VM                                                                                                                                                          |
| B. The XEN hypervisor                                                                                                                                               |
| C. XEN Dom0                                                                                                                                                         |

| D. None of the above                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANS:                                                                                                                                                                                                    |
| B                                                                                                                                                                                                       |
| 40. In [Gupta11] "Pegasus: Coordinated Scheduling for Virtualized Accelerator-based Systems", each aVPU (accelerator VCPU) executes on                                                                  |
| A. CPU                                                                                                                                                                                                  |
| B. GPU                                                                                                                                                                                                  |
| C. Both CPU and GPU                                                                                                                                                                                     |
| D. Neither CPU nor GPU                                                                                                                                                                                  |
| ANS:                                                                                                                                                                                                    |
| C                                                                                                                                                                                                       |
| 41. In [Gupta11] "Pegasus: Coordinated Scheduling for Virtualized Accelerator-based Systems", which scheduling policy has the best performance?                                                         |
| A. AccCredit (AccC)                                                                                                                                                                                     |
| B. XenCredit (XC)                                                                                                                                                                                       |
| C. SLA feedback based (SLAF)                                                                                                                                                                            |
| D. Augmented Credit based (AugC)                                                                                                                                                                        |
| E. Coscheduled (CoSched)                                                                                                                                                                                |
| F. None of the above, since it depends on different system goals and different application                                                                                                              |
| characteristics                                                                                                                                                                                         |
| ANS:                                                                                                                                                                                                    |
| F                                                                                                                                                                                                       |
| 42. In [Yoon12] "AppScope: Application Energy Metering Framework for Android Smartphone Using Kernel Activity Monitoring", what machine learning technique is used for building the device power model? |
| A. Classification                                                                                                                                                                                       |
| B. Linear Regression                                                                                                                                                                                    |
| C. Nonlinear Regression                                                                                                                                                                                 |
| D. Clustering                                                                                                                                                                                           |
| E. Dimentionality reduction                                                                                                                                                                             |
| ANS:                                                                                                                                                                                                    |
| В                                                                                                                                                                                                       |
|                                                                                                                                                                                                         |

43. In [Yoon12] "AppScope: Application Energy Metering Framework for Android Smartphone Using Kernel Activity Monitoring", what mechanisms are used to collect hardware component

| usage statistics?                                                                                                |
|------------------------------------------------------------------------------------------------------------------|
| A. Linux kprobes                                                                                                 |
| B. Android Binder IPC                                                                                            |
| C. All of the above                                                                                              |
| D. None of the above                                                                                             |
| ANS:                                                                                                             |
| C                                                                                                                |
|                                                                                                                  |
| 44. In [Yoon12] "AppScope: Application Energy Metering Framework for Android Smartphon                           |
| Using Kernel Activity Monitoring", which of the following components are not supported b                         |
| AppScope?                                                                                                        |
| A. CPU                                                                                                           |
| B. 3G network interface                                                                                          |
| C. WiFi network interface                                                                                        |
| D. GPU                                                                                                           |
| E. LCD display                                                                                                   |
| F. GPS                                                                                                           |
| ANS:                                                                                                             |
| D                                                                                                                |
|                                                                                                                  |
| 45. For Differential Privacy: A summary statistic function $A()$ gives $\epsilon$ -differential privacy if for a |
| pairs of datasets $S,S'$ differing in only one element, and all choices of the test set $Q$                      |
| $\Pr(A(S) \in Q) \le (1 + \epsilon) \Pr(A(S') \in Q)$ , larger value of $\epsilon$ implies                       |
| A. Stronger privacy protection                                                                                   |
| B. Weaker privacy protection                                                                                     |
| C. I don't know, and I don't care                                                                                |
| ANS:                                                                                                             |
| В                                                                                                                |
|                                                                                                                  |
| 46. For Differential Privacy: adding more noise to the summary statistic function $A()$ will lead to             |
| A. Larger value of $\epsilon$                                                                                    |
| B. Smaller value of $\epsilon$                                                                                   |
| C. It does not affect value of $\epsilon$                                                                        |
| ANS:                                                                                                             |
| В                                                                                                                |
|                                                                                                                  |
| 47. In [Roy10] "Airavat: Security and Privacy for MapReduce", the authors assume                                 |
| A. untrusted mapper + trusted reducer                                                                            |

| C. trusted mapper + untrusted reducer                                                              |
|----------------------------------------------------------------------------------------------------|
| D. trusted mapper + trusted reducer                                                                |
| ANS:                                                                                               |
| A                                                                                                  |
|                                                                                                    |
| 48. In [Roy10] "Airavat: Security and Privacy for MapReduce", what prevents a malicious mapper     |
| from directly sending Peter's private data over the network to a third party?                      |
| A. User authentication mechanism in SELinux                                                        |
| B. Differential Privacy mechanism                                                                  |
| C. Mandatory access control mechanism in SELinux                                                   |
| D. All of the above                                                                                |
| ANS:                                                                                               |
| C                                                                                                  |
|                                                                                                    |
| 49. In [Roy10] "Airavat: Security and Privacy for MapReduce", the Differential Privacy             |
| mechanism is implemented in                                                                        |
| A. The mapper                                                                                      |
| B. The reducer                                                                                     |
| C. SELinux kernel                                                                                  |
| D. None of the above                                                                               |
| ANS:                                                                                               |
| В                                                                                                  |
|                                                                                                    |
| 50. In [Roy10] "Airavat: Security and Privacy for MapReduce", what happens if a malicious          |
| mapper outputs value, say 100,000, outside the specified range [0, M], say [0,100]?                |
| A. This will never happen, since the range [0, 100] is a safe bound obtained offline               |
| B. The output value of 100,000 is sent to the reducer as is                                        |
| C. The output value is replaced by a value inside [0, 100], and the user of Map-Reduce is notified |
| D. The output value is replaced by a value inside [0, 100], and the user of Map-Reduce is not      |
| notified                                                                                           |
| E. The system throws an exception                                                                  |
| ANS:                                                                                               |
| D                                                                                                  |

B. untrusted mapper + untrusted reducer