## **Compiling and Running the Program**

The submission folder contains all the results and compiled binary file. Please find details in table 1.

| Folders/Files | Comments                                                      |
|---------------|---------------------------------------------------------------|
| outputs/      | results from all binary executions, the results only hold the |
|               | run-time, instead of matrix value                             |
| Task1GPUsp.cu | Task 1 GPU single precision code                              |
| Task1GPUdp.cu | Task 1 GPU double precision code                              |
| Task1CPUsp.cu | Task1 CPU single precision code, I am using .cu since it is   |
|               | using CUDA functions for the execution time check             |
| Task1CPUdp.cu | Task1 CPU double precision code, I am using .cu since it is   |
|               | using CUDA functions for the execution time check             |
| Task2GPUsp.cu | Task 2 GPU single precision code                              |
| Task2GPUdp.cu | Task 2 GPU double precision code                              |
| Task3GPUsp.cu | Task3 GPU single precision code                               |
| Makefile      | Makefile for "make"                                           |
| runallGPU.sh  | A bash script mimicking your execution script                 |
| makeall.sh    | A bash script to compile all programs                         |
| *.0           | object files from compilation                                 |

Table 1, top-tier directory

To **compile** everything, please run:

Bash\$./makeall.sh

To **compile only CPU code**, please run:

Bash\$ make cpu

To **compile only GPU code**, please run:

Bash\$ make gpu

To **compile and run** the binary file:

Bash\$./runallGPU.sh

Note that the runallGPU.sh script mimics the execution script mentioned in the assignment description.

The following sections go through each of the tasks and its results. The timing results are in the unit of **milliseconds**. I have verified computation correctness of all the tasks using the given differential debug function. In most cases, the differences are in nano  $(10^{\circ}-9)$  unit scale.

Task 1

Part a

| n | 1,024 | 2,048 | 4,096 | 8,192 | 1,024 | 8,192 | 8,192 |
|---|-------|-------|-------|-------|-------|-------|-------|
| m | 1,024 | 2,048 | 4,096 | 8,192 | 1,024 | 8,192 | 1,024 |
| p | 1,024 | 2,048 | 4,096 | 8,192 | 8,192 | 1,024 | 8,192 |

| block_x  | 16      | 32      | 32       | 32       | 16      | 32       | 32       |
|----------|---------|---------|----------|----------|---------|----------|----------|
| block_y  | 16      | 32      | 32       | 32       | 16      | 32       | 32       |
| grid_x   | 64      | 64      | 128      | 256      | 64      | 256      | 32       |
| grid_y   | 64      | 64      | 128      | 256      | 64      | 256      | 256      |
| Task1GPU | 37.5481 | 303.394 | 2414.713 | 18488.47 | 331.142 | 2285.944 | 2415.660 |
| sp       | 26      | 348     | 867      | 266      | 09      | 336      | 4        |
| Task1CPU | 1075.18 | 6863.08 | 60403.60 | 481032.3 | 7206.44 | 60780.44 | 62120.37 |
| sp       | 0298    | 2520    | 1562     | 43750    | 3359    | 9219     | 1094     |

Table 2, Task 1, part A, All timing unites are in milliseconds. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

From table 2, I can see that in most cases, when the block dimension fits the warp size (32 threads), the calculation performs the best with the rare case of 1024 x 1024 matrices. One possible explanation is that the matrix is too small to see the apparent timing differences between  $16 \times 16$  blocks and  $32 \times 32$  blocks.

Also, unsurprisingly, the case with largest matrix size (n = 8192, m = 8192, and p = 8192) is the most computationally expensive, and the case with smallest matrix size (n=m=p=1024) can finish the computation within 38 ms. Part B shows the timing comparison between double precision and single precision computation.

## Part b

| I di C D   |              |
|------------|--------------|
| n          | 8,192        |
| m          | 8,192        |
| p          | 8,192        |
| block_x    | 32           |
| block_y    | 32           |
| grid_x     | 256          |
| grid_y     | 256          |
| Task1GPUsp | 18488.47266  |
| Task1GPUdp | 28620.86914  |
| Task1CPUsp | 481032.34375 |
| Task1CPUdp | 758135.25    |

Table 3, Task1, Part B, DP vs SP. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

I also included TASK1 GPU and CPU SP timing results (grey cells) in table 3 for better comparison. Since I already come to a conclusion that, with block (32 x 32) and grid (256 x 256), I can get the best timing result for SP case, I continue using the configuration for this DP case. Though the DP case is not exactly double the wall clock time as the SP case, it still takes significantly longer to complete. The data shows that DP needs about 28 seconds to finish the computation whereas the SP only needs a18.5 seconds to finish everything.

Part c

| n | 16384 |
|---|-------|
| m | 16384 |

| р          | 16384         |
|------------|---------------|
| bx         | 32            |
| by         | 32            |
| gx         | 512           |
| gy         | 512           |
| Task1GPUsp | 156206.859375 |

Table 4, SP maximum square matrix. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

The GPU SP case can handle matrix size of up to m=n=p=16384, while the block is configured as  $32 \times 32$ , and the grid is configured as  $512 \times 512$ . Given that the M2090 has 6 GB GDDR. I would assume that the maximum SP I can allocate on shared memory is 6GB. My assumption is correct in this case since I have 3 matrices A, B, and C allocated on the shared memory. Each of them is  $16384 \times 16384 \times$ 

| n          | 8,192       |
|------------|-------------|
| m          | 8,192       |
| р          | 8,192       |
| block_x    | 32          |
| block_y    | 32          |
| grid_x     | 256         |
| grid_y     | 256         |
| Task1GPUdp | 28620.86914 |

Table 5, DP maximum square matrix. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

Similar to the SP case, the storage limitation can be applied to the DP scenario. In the DP case, the total storage is  $8192 \times 8192 \times 8 \times 3 = 1.6$  GB. The next size-up,  $16384 \times 16384 \times 8 \times 3 = 6.5$  GB, is still off the 6GB GDDR limit, so the maximum size for DP is  $8192 \times 8192$ , and the calculation time is 28.6 seconds.

Task 2

Part a

| n       | 1,024 | 2,048 | 4,096 | 8,192 | 1,024 | 8,192 | 8,192 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| m       | 1,024 | 2,048 | 4,096 | 8,192 | 1,024 | 8,192 | 1,024 |
| p       | 1,024 | 2,048 | 4,096 | 8,192 | 8,192 | 1,024 | 8,192 |
| block_x | 16    | 32    | 32    | 32    | 16    | 32    | 32    |
| block_y | 16    | 32    | 32    | 32    | 16    | 32    | 32    |

| grid_x  | 64     | 64     | 128     | 256     | 64     | 256     | 32      |
|---------|--------|--------|---------|---------|--------|---------|---------|
| grid_y  | 64     | 64     | 128     | 256     | 64     | 256     | 256     |
| Task1GP | 37.548 | 303.39 | 2414.71 | 18488.4 | 331.14 | 2285.94 | 2415.66 |
| Usp     | 126    | 4348   | 3867    | 7266    | 209    | 4336    | 04      |
| Task2GP | 20.825 | 164.92 | 1318.41 | 10571.7 | 167.55 | 1340.04 | 1340.93 |
| Usp     | 567    | 3645   | 5527    | 7344    | 2505   | 9805    | 0054    |

Table 6, Task2, Part A, Tiled approach. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

Task 2 uses tiled approach to comprehend the memory bandwidth bottleneck. I do not show the tile width (TW) in table 6 as the assumption is that TW=block\_x= block\_y. The timing results are shown in table 6. Note that in table 6, I have also included results from Task1 GPU SP (grey cells) to show the timing differences between the two. It is apparent that the tiled approach has clear advantage over naïve implementation. The tiled implementation can almost halve the computation time in all cases.

## Part b

| n          | 8,192        |
|------------|--------------|
| m          | 8,192        |
| р          | 8,192        |
| bx         | 32           |
| by         | 32           |
| gx         | 256          |
| gy         | 256          |
| Task2GPUsp | 10571.77344  |
| Task2GPUdp | 11834.324219 |

Table 7, Task 2, Part B, tiled DP. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

I continue using the block dimension (32 x 32) and grid dimension (256 x 256) as it has been proven to be the fastest configuration in task 1, part A. With a matrix size n=m=p=8192. Table 7 shows the tiled DP timing results (11.8 seconds), which is not dramatically slower than SP (10.57 seconds).

Part c

| n          | 16384        |
|------------|--------------|
| m          | 16384        |
| p          | 16384        |
| bx         | 32           |
| by         | 32           |
| gx         | 512          |
| gy         | 512          |
| Task1GPUsp | 156206.85935 |
| Task2GPUsp | 86810.109375 |

Table 8, Task 2, Part C. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds.

Table 8 shows the maximum size allowed on M2090's 6GB GDDR. In both DP and SP case, the the storage constraints mentioned in Task 1 Part C applies here as well. Since the maximum size for DP is 8192 x 8192, please refer to Table 7 for the timing results.

Task 3

| n          | 8,192         | NTB Size |
|------------|---------------|----------|
| m          | 8,192         |          |
| р          | 8,192         |          |
| bx         | 32            |          |
| by         | 32            |          |
| gx         | 256           |          |
| gy         | 256           |          |
| Task1GPUsp | 18488.47266   |          |
| Task2GPUsp | 10571.77344   |          |
| Task3GPUsp | 157850.2813   | 32       |
| Task3GPUsp | 197025.140625 | 16       |
| Task3GPUsp | 196667.156250 | 8        |
| Task3GPUsp | 198572.609375 | 4        |
| Task3GPUsp | 198592.25     | 2        |

Table 9, Multitile timing results. Blue cells show the optimum configurations of Blocks and Grids. The white cells show the timing results in milliseconds. Green cells show the NTB sizes tested

## Strategy:



Figure 1, implementation Multitile

Figure 1 shows my strategy on implementing the multi-tile. In short, I load NTB number of B tiles for every load of A tile. I tried NTB size of 2, 4, 8, 16, 32, and 64. The program fails at NTB=64. This makes sense since a warp consists 32 threads. The timing results are also presented in table 9. Even though NTB-32 case is fastest among other NTB options. It is still slower than Tiled and naïve implementation. This anomaly behavior is probably caused by my implementation **not** assuming matrix dimensions are multiple of the tile width, which requires precise boundary check and flush 0 for all out of bound elements. My implementation basically sacrifices timing performance for program flexibility.