# DMA-DE1SOC Project report Haoran Geng, Donglai Guo Stephen Edwards Columbia University

Important Notice: All hardware files are based on those in 2019 Spring Lab3.

### Introduction:

In this project you need to develop a prototypical computational accelerator that 4840 students can use as a starting point for their own project. We supply a base hardware design to extend and working example of a dma peripheral you will have to modify, and a device driver for the existing peripheral that you will have to adapt to work with your own peripheral.

Compile the loopback\_FIFO component into a new FPGA Image

In this section you will tell Qsys about a new peripheral component, connect it ultimately to the ARM processors, and synthesize a new FPGA configuration bitstream.

Run qsys-edit soc\_system.qsys, which bring up a GUI.

Create a new Loopback\_FIFO component and connect it to the base design. Select file-> New Component. In the Component Type tabe set Name to Loopback\_FIFO and Display Name to Loopback\_FIFO. In the File tab, click Add File... under synthesis Files and select the flow\_control\_fifo.v file. Click on Analyze Synthesis Files. This should quickly complete

successfully; close the pop-up window. Set Top-Level to Loopback\_fifo. When Qsys analyzes the synthesis files, it make some good guesses about the meaning of each signal on the peripheral, but it is not perfect. Click on Signal & Interfaces tab. Click on add interface and select conduit. Create all necessary conduit interfaces and instantiate



all signals like the list on the right.





Once you have eliminated all errors, clock on Finish and connect it to the rest of your design. In order to make DMA work on hps, we need to change some hps settings. Edit the hps properties in the GUI by right-clicking on hps\_0 and edit. Enable DMA channel 0 and 1 by

# changing the Enabled setting from No to Yes. Also Enabling FPGA-to-HPS Interrupt by



checking the box.

In addition, Enable the debug/warm/cold resets in the hps by checking the boxes.

| * Resets                                 |  |
|------------------------------------------|--|
| Enable HPS-to-FPGA cold reset output     |  |
| Enable HPS warm reset handshake signals  |  |
| ☑ Enable FPGA-to-HPS debug reset request |  |
| ☑ Enable FPGA-to-HPS warm reset request  |  |
| ☑ Enable FPGA-to-HPS cold reset request  |  |

Finally, export signals on top-level design appropriately as shown in the diagram below:



In the top level design, export tx\_pri and rx\_pri as loopback\_fifo\_0\_tx\_pri and loopback\_fifo\_1\_rx\_pri. Export ward/cold/debug reset by double-click to export. Also, export hps\_0\_f2h\_dma\_req0 and hps\_0\_f2h\_dma\_req1 and later we will use them to connect with the rx\_pri and tx\_pri. Click on generate HDL button.

Add the following statement to connect dma\_req0 and dma\_req1 conduits with rx\_pri and tx\_pri conduits in soc\_system\_top.sv (near the end of file):

```
.hps 0 h2f reset reset n
                                 ( hps_fpga_reset_n ),
.hps_0_f2h_cold_reset_req_reset_n
                                     (~hps_cold_reset),
.hps_0_f2h_debug_reset_req_reset_n
                                       (~hps_debug_reset),
.hps_0_f2h_warm_reset_req_reset_n
                                       (~hps_warm_reset),
.hps_0_f2h_dma_req0_dma_req
                                   (rx burst),
.hps_0_f2h_dma_req0_dma_single
                                    (rx_single),
.hps 0 f2h dma req0 dma ack
                                    (rx ack),
.hps_0_f2h_dma_req1_dma_req
                                   (tx_burst),
.hps_0_f2h_dma_req1_dma_single
                                    (tx_single),
.hps_0_f2h_dma_req1_dma_ack
                                    (tx_ack),
.loopback_fifo_0_tx_pri_single
                                 (tx_single),
.loopback_fifo_0_tx_pri_burst
                                 (tx_burst),
.loopback fifo 0 tx pri ack
                                 (tx_ack),
.loopback fifo 0 rx pri single
                                 (rx single),
                                 (rx_burst),
.loopback_fifo_0_rx_pri_burst
.loopback_fifo_0_rx_pri_ack
                                 (rx_ack)
```

Modify the line <a href="reset\_reset\_n">.reset\_reset\_n</a> (hps\_fpga\_reset\_n") to make the overall system consistent on one reset signal. Then, insert in the existing ips under lab3-hw/ip into the soc\_system\_top.sv file by adding the following lines after the declaration of soc\_system instance:

```
debounce debounce inst (
 .clk
                        (fpga_clk_50),
                          (hps_fpga_reset_n),
 .reset_n
 .data in
                         (KEY),
 .data out
                          (fpga debounced buttons)
);
 defparam debounce inst.WIDTH = 4;
 defparam debounce inst.POLARITY = "LOW";
 defparam debounce_inst.TIMEOUT = 50000;
                                                   // at 50Mhz this is a debounce time of
1ms
defparam debounce_inst.TIMEOUT_WIDTH = 16;
                                                      // ceil(log2(TIMEOUT))
// Source/Probe megawizard instance
hps_reset hps_reset_inst (
.source_clk (fpga_clk_50),
 .source (hps reset reg)
);
altera edge detector pulse cold reset (
 .clk
        (fpga_clk_50),
 .rst_n (hps_fpga_reset_n),
 .signal_in (hps_reset_req[0]),
 .pulse_out (hps_cold_reset)
 defparam pulse_cold_reset.PULSE_EXT = 6;
 defparam pulse cold reset.EDGE TYPE = 1;
 defparam pulse cold reset.IGNORE RST WHILE BUSY = 1;
altera_edge_detector pulse_warm_reset (
 .clk
        (fpga_clk_50),
 .rst_n (hps_fpga_reset_n),
 .signal_in (hps_reset_req[1]),
 .pulse_out (hps_warm_reset)
);
 defparam pulse_warm_reset.PULSE_EXT = 2;
 defparam pulse_warm_reset.EDGE_TYPE = 1;
 defparam pulse warm reset.IGNORE RST WHILE BUSY = 1;
altera_edge_detector pulse_debug_reset (
```

```
.clk (fpga_clk_50),
.rst_n (hps_fpga_reset_n),
.signal_in (hps_reset_req[2]),
.pulse_out (hps_debug_reset)
);
defparam pulse_debug_reset.PULSE_EXT = 32;
defparam pulse_debug_reset.EDGE_TYPE = 1;
defparam pulse_debug_reset.IGNORE_RST_WHILE_BUSY = 1;
```

Compile the Hardware Design with Quartus by running make quartus followed by make rbf and make dts. Open up the soc\_system.dts file and edit the loopback\_fifo part into fpga-dma like the

Notice that the address of fpga\_dma component is auto-generated, if your address does not match with the ones shown above, it is fine too. As long as the length of csr registers space is 0x20 and length of data registers space is 0x10 (64-bit data width). In the hps\_0\_dma section, manually add another interrupt line to the dma like the following:

If you do not add the interrupt for the second receive line, the rx dma transaction will always report a timeout error.

In addition, you need to add the resets signals to all three bridges that you are using like the following:

This will ensure that when booting up the boards, all these bridges could be registered as devices in the device tree. Otherwise, the system will complain about the missing resets signals.

Run make dtb and copy over the rbf file and dtb file to the micro sd card by using scp command.

Reboot the fpga system and run insmod fpga-dma.ko.

Before actually performing real DMa transactions, you will need to make sure that the reset manager cleared out the bits for the dma channels that you are using. According to the Altera Cyclone V manual, the dma reset registers are located at 0xFFD05018. Configure the Reset manager using software can be done by writing 0xFC to that memory location. Our way of doing it is by using busybox devmem 0xFFD05018 w 0xfc (where busybox is a linux tool and you can get it by apt-get install busybox). After this you could start writing user-level testbenches to verify the correctness of DMA.

If you want to do a quick experiment with DMA in SoC, I recommend starting experiments with the fpga-dma alter driver. It uses DebugFS, this allows you to use the simple "cat", "echo" commands directly in the terminal console to perform transactions in the DMA channel:

```
COM11 - PuTTY
                                                                                                                                                                                                                                   X
   Documentation: https://help.ubuntu.com
                                  https://landscape.canonical.com
https://ubuntu.com/advantage
   Management:
coot@DE10-Standard:~# cd /sys/kernel/debug/fpga_dma/
coot@DE10-Standard:/sys/kernel/debug/fpga_dma# ls
lear csr dma rdwtrmk wrwtrmk
oot@DE10-Standard:/sys/kernel/debug/fpga dma# cat csr
 oot@DE10-Standard:/sys/kernel/debug/fpga_dma# tail /var/log/syslog
Jun 28 19:12:38 DE10-Standard systemd[1]: Started Daily apt activities.
Jun 28 19:12:38 DE10-Standard systemd[1]: apt-daily.timer: Adding 10h 33min 40.692886s random time.
Jun 28 19:12:38 DE10-Standard systemd[1]: apt-daily.timer: Adding 9h 40min 44.180169s random time.
Jun 28 19:12:43 DE10-Standard kernel: [ 46.799175] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_DWRMK
Jun 28 19:12:43 DE10-Standard kernel: [ 46.799191] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_DWRMK
                                                                             46.799201] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_BURST
46.799210] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_BURST
46.799210] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_BIFO_STATUS
46.799219] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_DATA_WIDTH
46.799227] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_FIFO_DEPTH
46.799235] fpga_dma ff233000.fpga_dma: ALT_FPGADMA_CSR_ZERO
Tun 28 19:12:43 DE10-Standard kernel: [
Tun 28 19:12:43 DE10-Standard kernel: [
                                                                                                                                                                                                                       0000000b
un 28 19:12:43 DE10-Standard kernel: [
     28 19:12:43 DE10-Standard kernel: [
un 28 19:12:43 DE10-Standard kernel: [
:oot@DE10-Standard:/sys/kernel/debug/fpga_dma# echo 012345678abcdefghqweqweqw >> dma
coot@DE10-Standard:/sys/kernel/debug/fpga_dma# cat dma
12345678abcdefghgwegwegw
    t@DE10-Standard:/sys/kernel/debug/fpga dma#
```

In our system, if you want to know the contents of all csr registers. You could type in cat csr and then dmesg.

The csr documentation could be found in the flow\_control.v file, also listed here:

This component is an Avalon-MM based FIFO with hardware flow control compatible with the DMA-330 core in the hard processor system (HPS). This component has a data port for writing data into the FIFO and reading data out of the FIFO. The CSR port is for setting the read and write watermarks as well as reading various status bits.

The write watermark represents the amount of space (in words) that the component needs to wait for being available in the FIFO before it performs a burst request to the DMA. This watermark must match the burst size programmed into the DMA memory-to-device channel code.

The read watermark represents the amount of space (in words) that the component needs to buffer in the FIFO before it performs a burst request to the DMA. This watermark must match the burst size programmed into the DMA device-to-memory channel code.

The data width configured for this component must match the burst size programmed into the DMA channel code. Failure to do so will cause a FIFO over/under flow.

The Synopsys protocol is used for the hardware flow control which is somewhat different than the protocol used by the DMA-330 core (ARM protocol). The protocol is as follows:

1) Single transfer line is asserted any time the TX FIFO channel is not full or the RX FIFO channel is not empty.

- 2) Burst transfer line is asserted when the programmed watermark has not been crossed.
- 3) The single and burst transfer lines must remain asserted until the DMA issues the acknowledge back to the peripheral. Even if the programmed watermark is crossed or the FIFO becomes full/empty, the peripheral must continue issuing the burst and single requests until acknowledged by the DMA.
- 4) When a transfer is acknowledged the peripheral \*must\* deassert the burst and single request lines for at least one clock cycle.

The following diagram shows the FIFO fill level and watermarks and describes when each of the request lines will be asserted:



- RX single is high because the FIFO is not empty
- RX burst is high because the fill level is equal to or greater than the read watermark
- TX single is high because the FIFO is not full
- TX burst is high because the fill level is equal to or less than the write watermark

Author: JCJB
Date: 11/14/2013
Revision: 1.0

Revision History:

1.0 - First version

Data Port (Width depends on the DATA WIDTH parameter)

| Offset | Access | s Register |
|--------|--------|------------|
|        |        |            |
| 0      | W      | Write Data |
| 1      | R      | Read Data  |

# CSR Port (32-bit)

| Offset | Acce | ess Register                                   |
|--------|------|------------------------------------------------|
|        |      |                                                |
| 0      | R/W  | TX Watermark                                   |
| 1      | R/W  | RX Watermark                                   |
| 2      | R    | [30]> rx_burst, rx_single, tx_burst, tx_single |
| 3      | R    | [250]> fifo_full, fifo_empty, fifo_used[23:0]  |
| 4      | R    | Data width                                     |
| 5      | R    | FIFO depth                                     |
| 6      | Wclr | FIFO clear (write 1 to clear the FIFO)         |
| 7      | R    | Unused (zeros)                                 |

## Working flow:

We first followed the Linux example on the Xilinx wiki. We cannot pass the initial test on the example code. The kernel reported the bug at dmaengine.h line 329, and it also reported dma slave request time out. We tried several more examples and the bug is the same. We find out that all the examples are work on xilinx fpga and they all have corresponding hardware to support their dma driver. We could not find hardware examples for DE1-Soc.

Therefore, we tried to use the lab3 hardware from 4840 as our starting point to build our hardware for the dma driver. We opened the HPS access to the dma and tied to run the same xilinx example on software side. It still showed the same error before.

Finally, we decided to change the software for this project. We used Altera libaray fpga-dma.c as our example code. We removed all the VGA display parts on the hardware, and added a FIFO connect to the HPS to handle the data. After we figured out how to get the dma access on the kernel, we finally made the dma transfer work.