

# Predicting Optimal Thread Configuration Based on Input Graph Properties with

# Machine Learning

## Arch Henderson III<sup>1</sup>, Amanda Hooge<sup>2</sup>, and Apan Qasem<sup>3</sup>

<sup>1</sup>Louisiana State University in Shreveport <sup>2</sup>Texas State University <sup>3</sup>Texas State University



### Motivation

The **graph** data structure has many applications, and graphs can become massive with large databases, so efficient traversal is a critical concern. There is extensive research in graph algorithm optimization, and parallel traversal using GPUs is a popular method.

Graph of noun/adjective adjacencies in "David Copperfield"

### **Graphics Processing**

Units (GPUs) work by using many simple cores to process commands in parallel. Parallel computing works well for graph traversal due to the many nodes that must be processed. However, irregularity in real-world graphs makes performance unpredictable

Memory
Gopy processing data
Instruct the processing

A Copy the result

GPU

Execute parallel in each core
in each core

GPU

A Copy the result

OFFICE 8800)

A COPY

OFFICE 8800)

OFFICE 8800

OFFICE

across graphs with varying properties. GPU Architecture In this project, we sought to understand why GPU programs perform the way they do on different graph inputs. Using machine learning to analyze the relationship between graph properties and algorithmic configurations, we developed a supervised classifier that can predict the optimal thread/block size with good accuracy.

# Traversed Edges per Second (Billions) (100 Scale) 0.01 0.01 0.001 0.001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0.0001 0

Each graph's performance at their fastest configuration, ordered by edge count. There is observable irregularity across the graphs.

### Methodology

We used 78 unweighted graphs, 40 directed and 38 undirected, obtained from the University of Koblenz-Landau's KONECT dataset. We used Hang Liu et al's highly optimized **Breadth-First Search** algorithm, *Enterprise*.

- We altered compiler optimization level, register pressure, and threads per block/blocks per grid (referred to as thread/block size, these
  - Optimization Levels

    Other Pressures

    Ot
- were assigned the same value). Our baseline was O3 optimization, 16 bit register, and a thread/block size of 256.
- Each graph was run through Enterprise with each configuration multiple times.
- We used 25 graph properties to train our ML model to predict the fastest configuration for each graph.







Each configuration compared to the baseline, grouped by thread/block size

### Results and Analysis

- While register pressure and optimization level have little impact, choosing a proper thread/block size increases performance by as much as 12% over the baseline on some graphs.
- Because 78 input graphs yielded 33 fastest configuration labels, the models suffered from poor accuracy. To overcome this, we focused solely on predicting thread/block size, as it impacted performance the most.
- After incrementally selecting the most correlated properties, we were left with three that could predict thread/block size with reasonable accuracy: Un/Directed, Gini Coefficient (degree distribution), and Largest Connected Component (LCC) Size.
- Using a J48 decision tree classifier, our model was able to predict thread/block size with ~85% accuracy.



Different ML models' accuracies during each stage of data processing

J48 Decision Tree that yielded ~85% accuracy

### **Acknowledgments**

We thank the National Science Foundation for funding the research under the Research Experiences for Undergraduates site programs (CNS-1358939, CNS-1659807) at Texas State University to perform this piece of work and the infrastructure provided by a NSF-CRI 1305302 award.