# **IITB CPU**

Project Report for Indian Institure of Technology, Bombay - EE224: Digital Design (2022)

# Aditya Kabare

Dept. of Electrical Engineering Indian Institute of Technology, Bombay Indian Institute of Technology, Bombay Indian Institute of Technology, Bombay Mumbai, Maharashtra 21D070009@iitb.ac.in

# Anuj Gupta

Dept. of Electrical Engineering Mumbai, Maharashtra 21D070014@iitb.ac.in

#### Mrudul Jambhulkar

Dept. of Electrical Engineering Mumbai, Maharashtra 21D070044@iitb.ac.in

#### Saurav Kumar

Dept. of Electrical Engineering Indian Institute of Technology, Bombay Mumbai, Maharashtra 21D070063@iitb.ac.in

Abstract—This document is a report of our project aiming at designing a computer system whose instruction set architecture was provided. We used VHDL as HDL to implement a 16-bit very simple computer. The IITB-CPU is a 8-register, 16-bit computer system, i.e., it can process 16 bits at a time.

#### I. Introduction

IITB-CPU is a 16-bit very simple computer based on the little Computer Architecture. It is an 8-register, 16-bit computer system and has 8 general-purpose registers (R0 to R7). For simplicity, we created datapath, controller and various components separately including the program counter which stores next instruction. Our job was to design the processor to implement the given 15 instructions. This architecture uses condition code register which has two flags Carry flag (c) and Zero flag (z) and there are three machine-code instruction formats (R, I, and J type) which are given in figure 1. Instructions Encoding is given in figure 2.

#### R Type Instruction format

| Opcode  | Register A (RA) | Register B (RB) | Register C (RC) | Unused  | Condition (CZ) |
|---------|-----------------|-----------------|-----------------|---------|----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (3-bit)         | (1 bit) | (2 bit)        |

#### I Type Instruction format

| Opcode  | Register A (RA) | Register C (RC) | Immediate       |  |
|---------|-----------------|-----------------|-----------------|--|
| (4 bit) | (3 bit)         | (3-bit)         | (6 bits signed) |  |

## J Type Instruction format

| Opcode  | Register A (RA) | Immediate       |  |
|---------|-----------------|-----------------|--|
| (4 bit) | (3 bit)         | (9 bits signed) |  |

Fig. 1. Machine-code Instructions

#### II. DESIGN

We followed a standard practice of dividing the code into datapath and controller where datapath includes the actual arrangement and controller is basically a Finite State Machine.

| ADD: | 00_00 | RA | RB                                       | RC              | 0 | 00 |  |
|------|-------|----|------------------------------------------|-----------------|---|----|--|
| ADC: | 00_00 | RA | RB                                       | RC              | 0 | 10 |  |
| ADZ: | 00_00 | RA | RB                                       | RC              | 0 | 01 |  |
| ADI: | 00_01 | RA | RB                                       | 6 bit Immediate |   |    |  |
| NDU: | 00_10 | RA | RB                                       | RC              | 0 | 00 |  |
| NDC: | 00_10 | RA | RB                                       | RC              | 0 | 10 |  |
| NDZ: | 00_10 | RA | RB                                       | RC              | 0 | 01 |  |
| LHI: | 00_11 | RA |                                          | 9 bit Immediate |   |    |  |
| LW:  | 01_00 | RA | RB                                       | 6 bit Immediate |   |    |  |
| SW:  | 01_01 | RA | RB                                       | 6 bit Immediate |   |    |  |
| LM:  | 01_10 | RA | 0 + 8 bits corresponding to Reg R7 to R0 |                 |   |    |  |
| SM:  | 01_11 | RA | 0 + 8 bits corresponding to Reg R7 to R0 |                 |   |    |  |
| BEQ: | 11_00 | RA | RB                                       | 6 bit Immediate |   |    |  |
| JAL: | 10_00 | RA | 9 bit Immediate offset                   |                 |   |    |  |
| JLR: | 10_01 | RA | RB                                       | 000_000         |   |    |  |
|      |       |    |                                          | 1               |   |    |  |

Fig. 2. Instructions Encoding

#### A. Controller

Controller is a 20 states finite state machine which takes flag signals as input and puts the control signals. It basically works with the datapath to implement the processor. Moreover, each states puts its own control signals which are necessary for the datapath to function. The control signals are :-

★ t1\_E, ★ pc\_select, ★ pc\_E, ★ alu\_op\_select, alu\_a\_select, ★ alu\_b\_select, ★ mem\_add\_select, ★ mem\_data\_select, ★ mem\_write, ★ mem\_read, rf\_a2\_select,  $\star$  rf\_a3\_select,  $\star$  rf\_d3\_select,  $\star$  t2\_select,  $\star$  $t2_E$ ,  $\star$   $t3_s$ elect,  $\star$   $t3_E$ ,  $\star$   $t4_E$ ,  $\star$   $t5_s$ elect,  $\star$   $t5_E$ .

#### B. Data Path

A datapath is a collection of functional units such as arithmetic logic units, memory, registers etc that perform data processing operations. It takes control signals as input and outputs the flags. The schematic is given in figure 3.

- 1) Components Used: We used various components and multiplexers to design the datapath. The components are :=
  - ALU It is designed to perform addition, subtraction and NAND operations.
  - continue\_flag\_tracker Getting to next instruction in various cases is contrained, that's what this flag solves.
  - AND Gate Normal 8 bit and gate.
  - data\_postfix It is basically a extender which concatenate the vector according to the instruction.
  - **decoder\_for\_Encoder** It decodes the result of priority encoder in a special way which is helpful in proper implementation of the instruction.
  - **op\_code\_finder** It takes and instruction as input and outputs the first 4 MSBs.
  - PE Normal Priority Encoder.
  - Memory A storage element with read & write enables, address in, data in and data out ports along with clock and reset.
  - register File A storage element with read & write enables, three address in, data in and two data outs ports along with clock and reset.
  - t1 A component which synchonizes the instruction register with enable.
  - Temporary Register Register to store 16-bit temporary data.
  - **Temporary Register 3 bit** Register to store 3-bit temporary data.
  - Temporary Register 8 bit Register to store 8-bit temporary data.
  - SE6 Sign extension of 6-bit data.
  - SE9 Sign extension of 9-bit data.
  - Zero\_checker It results 1 if input is 0 else results 0.



Fig. 3. Schematic

#### III. SIMULATION RESULTS

We performed simulation of controller using regular testbench & DUT and self prepared Tracefile to ensure proper working of all the states. The simulation results can be found below.

#### A. ADD



Fig. 4. ADD

#### B. ADC



Fig. 5. ADC

# C. ADZ



Fig. 6. ADZ

# D. ADI







Fig. 11. LHI

E. NDU

Fig. 8. NDU

# I. LW



Fig. 12. LW

F. NDC



Fig. 9. NDC

# J. SW



Fig. 13. SW

G. NDZ



Fig. 10. NDZ

# K. LM



Fig. 14. LM

H. LHI L. SM



Fig. 15. SM

# M. BEQ



Fig. 16. ADI

# N. JAL



Fig. 17. JAL

# O. JLR



Fig. 18. JLR

#### IV. CONCLUSION

This Project taught us a lot about the CPU and its dependence on various components crucial for its flawless working. Various challenges were encountered at different points but we, with great enthusiasm, tackled most of them to present the best we could. Though, we performed simulation of controller to ensure correctness of state transition process, we were unable to compile and simulate the whole code together due to errors in testbench we made. Nevertheless, the project experience for all of us was tremendous and we learnt a lot in the process.

### REFERENCES

- [1] https://www.youtube.com/watch?v=cIDoJtYdDVA
- [2] http://people.sabanciuniv.edu/erkays/el310/ComplexSequential