Company : Silicon Labs
Company
Name : Silicon Labs
Nature Of
Business : Semiconductors

Tentative Job Location : Hyderabad

Designation

**Design Engineer** 

### **Design Engineer & Software Engineer**

We are Silicon Labs. We are the leading provider of silicon, software and solutions for a smarter, more connected world.

We hire the most innovative talent in the world through professional and university channels and then solve the industry's toughest problems, providing our customers with significant advantages in performance, energy savings, connectivity and design simplicity. Silicon Labs' engineering teams create solutions for customers in diverse markets including Internet of Things, internet infrastructure, industrial automation, consumer and automotive. We take pride in our products and in our people, and that's one of the many reasons we continue to be awarded Most Respected Public Semiconductor Company. Learn more at <a href="https://www.silabs.com/careers">www.silabs.com/careers</a>

At Silicon Labs, new college grads have the opportunity to dive into a wide variety of projects across disciplines and make a real impact in an environment that encourages learning and growth. We've developed a reputation as a great place to work - come launch your career with us!

B.Tech EE, including ECE, EIE and related streams

M.Tech Microelectronics, VLSI, RF Design, and related streams

#### Areas of work:

| • | Digital chip design and verification, chip engineering including front-end and back-end activities |
|---|----------------------------------------------------------------------------------------------------|
| • | Processor architecture and design                                                                  |
| • | Signal processing and wireless modem design of next gen Wi-Fi, BT, 5G                              |
| • | Analog and mixed signal chip design, including circuit design and layout                           |
| • | CMOS RF transceiver and power amplifier development up to 6 GHz                                    |
| • | High performance RF systems design and validation                                                  |

loT applications development and engineering

Embedded software and IoT wireless protocol development

#### **B.Tech or M.Tech CS**

Embedded software architecture
 Networking, IoT, wireless protocol embedded software development
 Device drivers, RTOS porting and applications
 SQA and automation

IoT analytics UX design

IoT applications development and engineering

#### Any EE or CS branch

Description : Product marketing, product management and GTM initiatives of high technology products
Programme management of high technology product development

## SoC/Chip Design Engineer/Verification Engineer

This position requires knowledge on SoC architectures, multi core architectures, memory architectures, Caches. Apart from this, knowledge of 3 or more of the below is mandatory:

- Strong fundamentals in digital electronics (digital logic design /Switching theory and logic design)
- Fundamentals knowledge of digital circuit design with exposure to design using hardware description languages such as HDL and Verilog

Functional simulations
 Logic synthesis

Knowledge on Verilog and System Verilog

Knowledge on Verification Methodologies

Knowledge on peripheral interfaces like SPI, I2S, I2C, UART

Knowledge on Verification Methodologies (UVM)

Testbench development

• Knowledge on scripting including TCL/Shell/Perl/Python

Good to have: Protocols Knowledge of Wi-Fi, Bluetooth, Zigbee

**Communication theory** Signal processing Wireless communications concepts Digital design Matlab coding Knowledge or experience in the following is a plus

**OFDM** 

Interview: **Additional Information:**  **Verilog implementation** 

# Analog/RF design

Knowledge of Analog, mixed signal or RF design

Course in field of MOS/CMOS/device physics/analog design/PLLs/power management block and fundamentals

Good know how of IC/Analog design tools

- Projects in field of Analog mixed signal / RF design is plus
- Candidate will be participating in all phases of product development including product definition, architecture,

|                        |                          |                     | •   |     | lay | out, a | nalo | g ci | ircuit     | t des | ign ar | nd lab | eval | uatio | ns ar | d de | bug. |     |       |       |     |     |
|------------------------|--------------------------|---------------------|-----|-----|-----|--------|------|------|------------|-------|--------|--------|------|-------|-------|------|------|-----|-------|-------|-----|-----|
|                        | Program                  | AE BSBE             | CE  | СНЕ | CSE | EE E   | ES M | 1E N | <b>ISE</b> | PHY   | СНМ    | мтн    | ECO  | DES   | SIME  | CGS  | HSS  | EEM | I MSI | P NET | PSE | Sta |
|                        | BT                       | No No               | No  | No  | Yes | Yes -  | - N  | lo N | lo ·       |       |        |        |      |       |       |      |      |     |       |       |     |     |
|                        | BS                       |                     |     |     |     | N      | vо   |      | - :        | No    | No     | No     | No   |       |       |      |      |     |       |       |     |     |
|                        | MT                       | No No               | No  | No  | Yes | Yes N  | No N | lo N | Ιо ·       |       |        |        |      |       | No    |      |      | No  | No    | No    | Yes |     |
|                        | DoubleMajor              | No No               | No  | No  | Yes | Yes -  | - N  | lo N | Jo :       | No    | No     | No     | No   |       |       |      |      |     |       |       |     |     |
| Eligibilty:            | dual                     | No No               | No  | No  | Yes | Yes N  | No N | lo N | lo :       | No    | No     | No     | No   |       |       |      |      |     |       |       |     |     |
|                        | dualB                    | No No               | No  | No  | Yes | Yes -  | - N  | lo N | lo :       | No    | No     | No     | No   |       | No    |      |      | No  |       | No    | Yes |     |
|                        | dualC                    | No No               | No  | No  |     | Yes N  |      |      |            | No    | No     | No     |      | No    | No    |      |      |     |       |       |     |     |
|                        | Mdes                     |                     |     |     |     |        |      |      |            |       |        |        |      | No    |       |      |      |     |       |       |     |     |
|                        | MBA                      |                     |     |     |     |        |      |      |            |       |        |        |      |       | No    |      |      |     |       |       |     |     |
|                        | Phd                      | No No               | Nο  | No  | Yes | Yes N  | Jo N | o N  | Jo         | No    | No     | No     | No   | No    | No    | No   | No   | No  | No    | No    | Yes | Nο  |
|                        | MSc                      |                     |     |     |     |        |      |      |            |       | No     | No     |      |       |       |      |      |     |       |       |     | No  |
|                        | MSR                      | No No               | Νo  | No  | Voc | Yes -  |      |      |            |       |        |        |      |       |       | No   |      |     |       |       | Yes |     |
|                        | MSIC                     | 110 110             | 110 | 110 | 163 | 163 -  | - 11 | 10 1 | NO '       |       |        |        |      |       |       | 110  |      |     |       |       | 163 |     |
| Cost to Company :      | 1640000                  |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Package                | 1250000 Gross Fixed Cash |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Details :              |                          | 390000 Variable pay |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Bond:                  | False                    |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| <b>CPI CutOff:</b>     |                          |                     |     |     |     |        |      |      |            |       | 0.0    |        |      |       |       |      |      |     |       |       |     |     |
| Medical<br>Requirments |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| :<br>Resume            |                          |                     |     |     |     |        |      |      |            |       | True   |        |      |       |       |      |      |     |       |       |     |     |
| Shortlist :            |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Resume<br>Shortlist    |                          |                     |     |     |     |        |      |      |            |       | N/A    |        |      |       |       |      |      |     |       |       |     |     |
| Criteria:              |                          |                     |     |     |     |        |      |      |            |       | IN/A   |        |      |       |       |      |      |     |       |       |     |     |
| Aptitude               |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Test:                  |                          |                     |     |     |     |        |      |      |            |       | False  |        |      |       |       |      |      |     |       |       |     |     |
| Group                  |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Discussion:            |                          |                     |     |     |     |        |      |      |            |       | False  |        |      |       |       |      |      |     |       |       |     |     |
| Technical              |                          |                     |     |     |     |        |      |      |            |       | _      |        |      |       |       |      |      |     |       |       |     |     |
| Test:                  |                          |                     |     |     |     |        |      |      |            |       | True   |        |      |       |       |      |      |     |       |       |     |     |
| Technical              |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Test                   |                          |                     |     |     |     |        |      |      |            |       | N/A    |        |      |       |       |      |      |     |       |       |     |     |
| <b>Duration:</b>       |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Technical              |                          |                     |     |     |     |        |      |      |            |       | Т      |        |      |       |       |      |      |     |       |       |     |     |
| Interview:             |                          |                     |     |     |     |        |      |      |            |       | True   |        |      |       |       |      |      |     |       |       |     |     |
| Technical              |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Interview              |                          |                     |     |     |     |        |      |      |            |       | N/A    |        |      |       |       |      |      |     |       |       |     |     |
| <b>Duration:</b>       |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Number of              |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| Techincal              |                          |                     |     |     |     |        |      |      |            |       | 2      |        |      |       |       |      |      |     |       |       |     |     |
| Interview              |                          |                     |     |     |     |        |      |      |            |       | ~      |        |      |       |       |      |      |     |       |       |     |     |
| Rounds:                |                          |                     |     |     |     |        |      |      |            |       |        |        |      |       |       |      |      |     |       |       |     |     |
| HR                     |                          |                     |     |     |     |        |      |      |            |       | False  |        |      |       |       |      |      |     |       |       |     |     |
| Interview:             |                          |                     |     |     |     |        |      |      |            |       | 1 u15C |        |      |       |       |      |      |     |       |       |     |     |