### Freescale Semiconductor

Data Sheet: Advance Information

Document Number: MPC5604BC Rev. 7, 07/2010

# MPC5604B/C





144 LQFF (20 x 20 x 1.4 mm)

# MPC5604B/C **Microcontroller Data Sheet**

32-bit MCU family built on the Power Architecture<sup>®</sup> for automotive body electronics applications

#### Features

- Single issue, 32-bit CPU core complex (e200z0)
  - Compliant with the Power Architecture<sup>®</sup> embedded category
  - Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction.
- Up to 512 Kbytes on-chip data flash supported with the flash controller
- $64 (4 \times 16) \text{ KB}$  on-chip data flash memory with ECC
- Up to 48 Kbytes on-chip SRAM
- Memory protection unit (MPU) with 8 region descriptors and 32-byte region granularity
- Interrupt controller (INTC) with 148 interrupt vectors, including 16 external interrupt sources and 18 external interrupt/wakeup sources
- Frequency modulated phase-locked loop (FMPLL)
- Crossbar switch architecture for concurrent access to peripherals, flash, or RAM from multiple bus masters
- Boot assist module (BAM) supports internal flash programming via a serial link (CAN or SCI)
- Timer supports input/output channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS-lite)
- 10-bit analog-to-digital converter (ADC)
- 3 serial peripheral interface (DSPI) modules
- Up to 4 serial communication interface (LINFlex) modules

|     | 100 LQFP<br>(14 x 14 x 1.4 mm) |
|-----|--------------------------------|
| ~ ~ |                                |

| <i>i</i> |
|----------|
|          |

64 LQFP (10 x 10 x 1.4 mm)

| 1   | Introd | luction                                                |
|-----|--------|--------------------------------------------------------|
|     | 1.1    | Document overview                                      |
|     | 1.2    | Descrioption                                           |
| 2   | Block  | diagram                                                |
| 3   | Packa  | age pinouts and signal descriptions                    |
|     | 3.1    | Package pinouts                                        |
|     | 3.2    | Pin muxing                                             |
| 4   | Electr | rical characteristics                                  |
|     | 4.1    | Introduction28                                         |
|     | 4.2    | Parameter classification                               |
|     | 4.3    | NVUSRO register                                        |
|     | 4.4    | Absolute maximum ratings                               |
|     | 4.5    | Recommended operating conditions                       |
|     | 4.6    | Thermal characteristics                                |
|     | 4.7    | I/O pad electrical characteristics35                   |
|     | 4.8    | RESET electrical characteristics                       |
|     | 4.9    | Power management electrical characteristics 48         |
|     | 4.10   | Low voltage domain power consumption 51                |
|     | 4.11   | Flash memory electrical characteristics 53             |
|     | 4.12   | Electromagnetic compatibility (EMC) characteristics 57 |
|     | 4.13   | Fast external crystal oscillator (4 to 16 MHz)         |
|     |        | electrical characteristics                             |
|     | 4.14   | Slow external crystal oscillator (32 kHz)              |
|     |        | electrical characteristics                             |
|     | 4.15   | FMPLL electrical characteristics                       |
|     | 4.16   | Fast internal RC oscillator (16 MHz)                   |
|     |        | electrical characteristics                             |
|     | 4.17   | Slow internal RC oscillator (128 kHz)                  |
|     |        | electrical characteristics                             |
|     | 4.18   | ADC electrical characteristics66                       |
|     | 4.19   | On-chip peripherals                                    |
| 5   | Packa  | age characteristics                                    |
|     | 5.1    | Package mechanical data84                              |
| 6   | Order  | ring information                                       |
| 7   |        | ment revision history                                  |
| App | endix  |                                                        |
|     | Abbre  | eviations                                              |
|     |        |                                                        |

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.





#### Introduction

- Up to 6 enhanced full CAN (FlexCAN) modules with configurable buffers
- 1 inter IC communication interface (I<sup>2</sup>C) module
- Up to 123 configurable general purpose pins supporting input and output operations (package dependent)
- Real Time Counter (RTC) with clock source from 128 kHz or 16 MHz internal RC oscillator supporting autonomous wakeup with 1 ms resolution with max timeout of 2 seconds
- Up to 6 periodic interrupt timers (PIT) with 32-bit counter resolution
- 1 System Module Timer (STM)
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus standard
- Device/board boundary Scan testing supported with per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1)
- On-chip voltage regulator (VREG) for regulation of input supply for all internal levels

### 1 Introduction

### 1.1 Document overview

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device. To ensure a complete understanding of the device functionality, refer also to the device reference manual and errata sheet.

## 1.2 Descrioption

The MPC5604B/C is a family of next generation microcontrollers built on the Power Architecture<sup>®</sup> embedded category.

The MPC5604B/C family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of body electronics applications within the vehicle. The advanced and cost-efficient host processor core of this automotive controller family complies with the Power Architecture embedded category and only implements the VLE (variable-length encoding) APU, providing improved code density. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

MPC5604B/C Microcontroller Data Sheet, Rev. 7

### Table 1. MPC5604B/C device comparison<sup>1</sup>

|                                       |                  | Device           |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
|---------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Feature                               |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  | MPC56<br>04BxLL  |                  |                  |                  | MPC560<br>4BxMG  |
| CPU                                   |                  |                  | l                |                  |                  |                  |                  | e20              | 0z0h             |                  | I                |                  |                  |                  |                  |                  |
| Execution speed <sup>2</sup>          |                  |                  |                  |                  |                  |                  | S                | static – up      | to 64 MI         | Hz               |                  |                  |                  |                  |                  |                  |
| Code Flash                            |                  |                  | 256 KB           |                  |                  |                  |                  | 384 KB           |                  |                  |                  |                  | 512              | KB               |                  |                  |
| Data Flash                            |                  |                  |                  |                  |                  |                  |                  | 64 KB (4         | × 16 KB          | )                | I                |                  |                  |                  |                  |                  |
| RAM                                   |                  | 24 KB            |                  | 32               | KB               |                  | 28 KB            |                  | 40               | KB               |                  | 32 KB            |                  |                  | 48 KB            |                  |
| MPU                                   | 8-entry          |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| ADC                                   | 12 ch,<br>10-bit | 28 ch,<br>10-bit | 36 ch,<br>10-bit | 8 ch,<br>10-bit  | 28 ch,<br>10-bit | 12 ch,<br>10-bit | 28 ch,<br>10-bit | 36 ch,<br>10-bit | 8 ch,<br>10-bit  | 28 ch,<br>10-bit | 12 ch,<br>10-bit | 28 ch,<br>10-bit | 36 ch,<br>10-bit | 8 ch,<br>10-bit  | 28 ch,<br>10-bit | 36 ch,<br>10-bit |
| СТИ                                   |                  |                  | l                |                  |                  |                  |                  | Υ                | es               |                  | l                |                  |                  |                  |                  |                  |
| Total timer I/O <sup>3</sup><br>eMIOS | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 56 ch,<br>16-bit | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 56ch,<br>16-bit  | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 56 ch,<br>16-bit | 12 ch,<br>16-bit | 28 ch,<br>16-bit | 56 ch,<br>16-bit |
| • PWM + MC<br>+ IC/OC <sup>4</sup>    | 2 ch             | 5 ch             | 10 ch            | 2 ch             | 5 ch             | 2 ch             | 5 ch             | 10 ch            | 2 ch             | 5 ch             | 2 ch             | 5 ch             | 10 ch            | 2 ch             | 5 ch             | 10 ch            |
| • PWM + IC/OC <sup>4</sup>            | 10 ch            | 20 ch            | 40 ch            | 10 ch            | 20 ch            | 10 ch            | 20 ch            | 40 ch            | 10 ch            | 20 ch            | 10 ch            | 20 ch            | 40 ch            | 10 ch            | 20 ch            | 40 ch            |
| • IC/OC <sup>4</sup>                  | 0 ch             | 3 ch             | 6 ch             | 0 ch             | 3 ch             | 0 ch             | 3 ch             | 6 ch             | 0 ch             | 3 ch             | 0 ch             | 3 ch             | 6 ch             | 0 ch             | 3 ch             | 6 ch             |
| SCI (LINFlex)                         |                  | 3 <sup>5</sup>   | I                |                  |                  |                  |                  | I                |                  | 4                | I                |                  |                  |                  |                  |                  |
| SPI (DSPI)                            | 2                | 3                | 3                | 2                | 3                | 2                | ;                | 3                | 2                | 3                | 2                | (                | 3                | 2                |                  | 3                |
| CAN<br>(FlexCAN)                      |                  | 2 <sup>6</sup>   |                  | 5                | 6                |                  | 3 <sup>7</sup>   |                  | 5                | 6                |                  | 3 <sup>7</sup>   |                  | 5                |                  | 6                |
| I <sup>2</sup> C                      |                  |                  |                  |                  |                  |                  |                  |                  | 1                |                  | I                |                  |                  |                  |                  |                  |
| 32 kHz<br>oscillator                  |                  |                  |                  |                  |                  |                  |                  | Y                | es               |                  |                  |                  |                  |                  |                  |                  |
| GPIO <sup>8</sup>                     | 45               | 79               | 123              | 45               | 79               | 45               | 79               | 123              | 45               | 79               | 45               | 79               | 123              | 45               | 79               | 123              |
| Debug                                 |                  | I                | ı                | ı                | I                | I                | I                | JTAG             | Î                | I                | ı                | 1                | I                | Î                | Î                | Nexus2+          |

### Table 1. MPC5604B/C device comparison<sup>1</sup> (continued)

| Feature |                         | Device      |             |                         |             |                         |             |             |                         |             |                         |             |             |                         |             |                                 |
|---------|-------------------------|-------------|-------------|-------------------------|-------------|-------------------------|-------------|-------------|-------------------------|-------------|-------------------------|-------------|-------------|-------------------------|-------------|---------------------------------|
|         | MPC56<br>02BxLH         |             |             |                         |             |                         |             |             |                         |             |                         |             |             |                         |             | MPC560<br>4BxMG                 |
| Package | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 144<br>LQFP | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 144<br>LQFP | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 144<br>LQFP | 64<br>LQFP <sup>9</sup> | 100<br>LQFP | 208<br>MAPBG<br>A <sup>10</sup> |

- Feature set dependent on selected peripheral multiplexing—table shows example implementation
- <sup>2</sup> Based on 105 °C ambient operating temperature
- <sup>3</sup> Refer to eMIOS section of device reference manual for information on the channel configuration and functions
- <sup>4</sup> IC Input Capture; OC Output Compare; PWM Pulse Width Modulation; MC Modulus counter
- <sup>5</sup> SCI0, SCI1 and SCI2 are available. SCI3 is not available.
- <sup>6</sup> CAN0, CAN1 are available. CAN2, CAN3, CAN4 and CAN5 are not available.
- <sup>7</sup> CAN0, CAN1 and CAN2 are available. CAN3, CAN4 and CAN5 are not available.
- <sup>8</sup> I/O count based on multiplexing with peripherals
- <sup>9</sup> All 64 LQFPinformation is indicative and must be confirmed during silicon validation.
- <sup>10</sup> 208 MAPBGA available only as development package for Nexus2+

# 2 Block diagram

Figure 1 shows a top-level block diagram of the MPC5604B/C device series.



#### **Block diagram**

Table 2 summarizes the functions of all blocks present in the MPC5604B/C series of microcontrollers. Please note that the presence and number of blocks varies by device and package.

Table 2. MPC5604B/C series block summary

| Block                                                         | Function                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog-to-digital converter (ADC)                             | Multi-channel, 10-bit analog-to digital-converter                                                                                                                                                                                                                                                                 |
| Boot assist module (BAM)                                      | A block of read-only memory containing VLE code which is executed according to the boot mode of the device                                                                                                                                                                                                        |
| Clock monitor unit (CMU)                                      | Monitors clock source (internal and external) integrity                                                                                                                                                                                                                                                           |
| Cross triggering unit (CTU)                                   | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT                                                                                                                                                                                                                      |
| Deserial serial peripheral interface (DSPI)                   | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                                   |
| Error Correction Status Module (ECSM)                         | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes |
| Enhanced Direct Memory Access (eDMA)                          | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels.                                                                                                                                                                                                    |
| Enhanced modular input output system (eMIOS)                  | Provides the functionality to generate or measure events                                                                                                                                                                                                                                                          |
| Flash memory                                                  | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                           |
| FlexCAN (controller area network)                             | Supports the standard CAN communications protocol                                                                                                                                                                                                                                                                 |
| FMPLL (frequency-modulated phase-locked loop)                 | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                 |
| Internal multiplexer (IMUX) SIU subblock                      | Allows flexible mapping of peripheral interface on the different pins of the device                                                                                                                                                                                                                               |
| Inter-integrated circuit (I <sup>2</sup> C <sup>™</sup> ) bus | A two wire bidirectional serial bus that provides a simple and efficient method of data exchange between devices                                                                                                                                                                                                  |
| Interrupt controller (INTC)                                   | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                               |
| JTAG controller                                               | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                  |
| LINflex controller                                            | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                                |
| Clock generation module<br>(MC_CGM)                           | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                            |
| Mode entry module (MC_ME)                                     | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications          |
| Power control unit (MC_PCU)                                   | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU                                                                                 |
| Reset generation module (MC_RGM)                              | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                                                                                                     |

#### MPC5604B/C Microcontroller Data Sheet, Rev. 7

Table 2. MPC5604B/C series block summary (continued)

| Block                                     | Function                                                                                                                                                                                                                         |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory protection unit (MPU)              | Provides hardware access control for all memory references generated in a device                                                                                                                                                 |
| Nexus development interface (NDI)         | Provides real-time development support capabilities in compliance with the IEEE-ISTO 5001-2003 standard                                                                                                                          |
| Periodic interrupt timer (PIT)            | Produces periodic interrupts and triggers                                                                                                                                                                                        |
| Real-time counter (RTC)                   | A free running counter used for time keeping applications, the RTC can be configured to generate an interrupt at a predefined interval independent of the mode of operation (run mode or low-power mode)                         |
| System integration unit (SIU)             | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration         |
| Static random-access memory (SRAM)        | Provides storage for program code, constants, and variables                                                                                                                                                                      |
| System status configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable |
| System timer module (STM)                 | Provides a set of output compare events to support AUTOSAR and operating system tasks                                                                                                                                            |
| System watchdog timer (SWT)               | Provides protection from runaway code                                                                                                                                                                                            |
| Wakeup unit (WKPU)                        | The wakeup unit supports up to 18 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events.                                                         |
| Crossbar (XBAR) switch                    | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width                                                                   |

# 3 Package pinouts and signal descriptions

## 3.1 Package pinouts

The available LQFP pinouts and the 208 MAPBGA ballmap are provided in the following figures. For pin signal descriptions, please refer to the device reference manual.

Figure 2. LQFP 64-pin configuration (top view)<sup>1</sup>



Figure 3. LQFP 64-pin configuration 5CAN 4LIN (top view)<sup>2</sup>



<sup>1.</sup> All 64 LQFPinformation is indicative and must be confirmed during silicon validation.

MPC5604B/C Microcontroller Data Sheet, Rev. 7

9

Figure 4. LQFP 100-pin configuration (top view)



MPC5604B/C Microcontroller Data Sheet, Rev. 7

<sup>2.</sup> All 64 LQFPinformation is indicative and must be confirmed during silicon validation.

#### Package pinouts and signal descriptions

Figure 5. LQFP 144-pin configuration (top view)



MPC5604B/C Microcontroller Data Sheet, Rev. 7

|     | 1        | 2      | 3        | 4        | 5      | 6      | 7        | 8         | 9                | 10     | 11    | 12     | 13     | 14             | 15             | 16      |     |
|-----|----------|--------|----------|----------|--------|--------|----------|-----------|------------------|--------|-------|--------|--------|----------------|----------------|---------|-----|
| Α   | PC[8]    | PC[13] | NC       | NC       | PH[8]  | PH[4]  | PC[5]    | PC[0]     | NC               | NC     | PC[2] | NC     | PE[15] | NC             | NC             | NC      | Α   |
| В   | PC[9]    | PB[2]  | NC       | PC[12]   | PE[6]  | PH[5]  | PC[4]    | PH[9]     | PH[10]           | NC     | PC[3] | PG[11] | PG[15] | PG[14]         | PA[11]         | PA[10]  | В   |
| С   | PC[14]   | VDD_HV | PB[3]    | PE[7]    | PH[7]  | PE[5]  | PE[3]    | VSS_LV    | PC[1]            | NC     | PA[5] | NC     | PE[14] | PE[12]         | PA[9]          | PA[8]   | С   |
| D   | NC       | NC     | PC[15]   | NC       | PH[6]  | PE[4]  | PE[2]    | VDD_LV    | VDD_HV           | NC     | PA[6] | NC     | PG[10] | PF[14]         | PE[13]         | PA[7]   | D   |
| E   | PG[4]    | PG[5]  | PG[3]    | PG[2]    |        |        |          |           |                  |        |       |        | PG[1]  | PG[0]          | PF[15]         | VDD_HV  | Е   |
| F   | PE[0]    | PA[2]  | PA[1]    | PE[1]    |        |        |          |           |                  |        |       |        | PH[0]  | PH[1]          | PH[3]          | PH[2]   | F   |
| G   | PE[9]    | PE[8]  | PE[10]   | PA[0]    |        |        | VSS_HV   | VSS_HV    | VSS_HV           | VSS_HV |       |        | VDD_HV | NC             | NC             | MSEO    | G   |
| Н   | VSS_HV   | PE[11] | VDD_HV   | NC       |        |        | VSS_HV   | VSS_HV    | VSS_HV           | VSS_HV |       |        | MDO3   | MDO2           | MDO0           | MDO1    | Н   |
| J   | RESET    | VSS_LV | NC       | NC       |        |        | VSS_HV   | VSS_HV    | VSS_HV           | VSS_HV |       |        | NC     | NC             | NC             | NC      | J   |
| K   | EVTI     | NC     | VDD_BV   | VDD_LV   |        |        | VSS_HV   | VSS_HV    | VSS_HV           | VSS_HV |       |        | NC     | PG[12]         | PA[3]          | PG[13]  | K   |
| L   | PG[9]    | PG[8]  | NC       | EVTO     |        |        |          |           |                  |        | •     |        | PB[15] | PD[15]         | PD[14]         | PB[14]  | L   |
| М   | PG[7]    | PG[6]  | PC[10]   | PC[11]   |        |        |          |           |                  |        |       |        | PB[13] | PD[13]         | PD[12]         | PB[12]  | М   |
| N   | PB[1]    | PF[9]  | PB[0]    | NC       | NC     | PA[4]  | VSS_LV   | EXTAL     | VDD_HV           | PF[0]  | PF[4] | NC     | PB[11] | PD[10]         | PD[9]          | PD[11]  | N   |
| Р   | PF[8]    | NC     | PC[7]    | NC       | NC     | PA[14] | VDD_LV   | XTAL      | PB[10]           | PF[1]  | PF[5] | PD[0]  | PD[3]  | VDD_HV<br>_ADC | PB[6]          | PB[7]   | Р   |
| R   | PF[12]   | PC[6]  | PF[10]   | PF[11]   | VDD_HV | PA[15] | PA[13]   | NC        | OSC32K<br>_XTAL  | PF[3]  | PF[7] | PD[2]  | PD[4]  | PD[7]          | VSS_HV<br>_ADC | PB[5]   | R   |
| Т   | NC       | NC     | NC       | мско     | NC     | PF[13] | PA[12]   | NC        | OSC32K<br>_EXTAL | PF[2]  | PF[6] | PD[1]  | PD[5]  | PD[6]          | PD[8]          | PB[4]   | Т   |
|     | 1        | 2      | 3        | 4        | 5      | 6      | 7        | 8         | 9                | 10     | 11    | 12     | 13     | 14             | 15             | 16      |     |
| Not | e: 208 l | MAPBG  | A availa | ble only | as dev | elopme | nt packa | age for N | Nexus 2          | +.     |       |        |        | NC             | = Not c        | onnecte | ed. |

Figure 6. 208 MAPBGA configuration

#### Package pinouts and signal descriptions

## 3.2 Pin muxing

Table 1 defines the pin list and muxing for this device.

Each entry of Table 1 shows all the possible configurations for each pin, via the alternate functions. The default function assigned to each pin after reset is indicated by AFO.

Table 1. Functional port pin descriptions

|             |                 |                                 |                                                                          |                                          |                               |   |               |         |                       | Pin No.  |          |                         |
|-------------|-----------------|---------------------------------|--------------------------------------------------------------------------|------------------------------------------|-------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                                                 | Peripheral                               | I/O<br>direction <sup>2</sup> |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PA[0]       | PCR[0]          | AF0<br>AF1<br>AF2<br>AF3        | GPIO[0]<br>E0UC[0]<br>CLKOUT<br>—<br>WKUP[19] <sup>4</sup>               | SIUL<br>eMIOS0<br>CGL<br>—<br>WKPU       | I/O<br>I/O<br>O<br>—          | М | Tristate      | 5       | 5                     | 12       | 16       | G4                      |
| PA[1]       | PCR[1]          | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[1]<br>E0UC[1]<br>—<br>—<br>NMI <sup>5</sup><br>WKUP[2] <sup>4</sup> | SIUL<br>eMIOS0<br>—<br>—<br>WKPU<br>WKPU | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | 4       | 4                     | 7        | 11       | F3                      |
| PA[2]       | PCR[2]          | AF0<br>AF1<br>AF2<br>AF3        | GPIO[2]<br>E0UC[2]<br>—<br>—<br>WKUP[3] <sup>4</sup>                     | SIUL<br>eMIOS0<br>—<br>—<br>WKPU         | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | 3       | 3                     | 5        | 9        | F2                      |
| PA[3]       | PCR[3]          | AF0<br>AF1<br>AF2<br>AF3        | GPIO[3]<br>E0UC[3]<br>—<br>—<br>EIRQ[0]                                  | SIUL<br>eMIOS0<br>—<br>—<br>SIUL         | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | 43      | 39                    | 68       | 90       | K15                     |
| PA[4]       | PCR[4]          | AF0<br>AF1<br>AF2<br>AF3        | GPIO[4]<br>E0UC[4]<br>—<br>—<br>WKUP[9] <sup>4</sup>                     | SIUL<br>eMIOS0<br>—<br>—<br>WKPU         | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | 20      | 20                    | 29       | 43       | N6                      |
| PA[5]       | PCR[5]          | AF0<br>AF1<br>AF2<br>AF3        | GPIO[5]<br>E0UC[5]<br>—<br>—                                             | SIUL<br>eMIOS0<br>—                      | I/O<br>I/O<br>—               | М | Tristate      | 51      | 51                    | 79       | 118      | C11                     |
| PA[6]       | PCR[6]          | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[6]<br>E0UC[6]<br>—<br>—<br>EIRQ[1]                                  | SIUL<br>eMIOS0<br>—<br>—<br>SIUL         | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | 52      | 52                    | 80       | 119      | D11                     |

MPC5604B/C Microcontroller Data Sheet, Rev. 7

Table 1. Functional port pin descriptions (continued)

|             |                 |                                                   |                                              |                                                 |                               |   |                           |         |                       | Pin No.  |          |             |
|-------------|-----------------|---------------------------------------------------|----------------------------------------------|-------------------------------------------------|-------------------------------|---|---------------------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup>                   | Function                                     | Peripheral                                      | I/O<br>direction <sup>2</sup> |   | RESET config.             | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PA[7]       | PCR[7]          | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[7]<br>E0UC[7]<br>LIN3TX<br>—<br>EIRQ[2] | SIUL<br>eMIOS0<br>LINFlex_3<br>—<br>SIUL        | I/O<br>I/O<br>O<br>—          | S | Tristate                  | 44      | 44                    | 71       | 104      | D16         |
| PA[8]       | PCR[8]          | AF0<br>AF1<br>AF2<br>AF3<br>—<br>N/A <sup>6</sup> | GPIO[8] E0UC[8] — — EIRQ[3] ABS[0] LIN3RX    | SIUL<br>eMIOS0<br>—<br>SIUL<br>BAM<br>LINFlex_3 | I/O<br>I/O<br>—<br>—<br>I     | S | Input,<br>weak<br>pull-up | 45      | 45                    | 72       | 105      | C16         |
| PA[9]       | PCR[9]          | AF0<br>AF1<br>AF2<br>AF3<br>N/A <sup>6</sup>      | GPIO[9]<br>E0UC[9]<br>—<br>—<br>FAB          | SIUL<br>eMIOS_0<br>—<br>—<br>BAM                | I/O<br>I/O<br>—<br>—<br>I     | S | Pull-<br>down             | 46      | 46                    | 73       | 106      | C15         |
| PA[10]      | PCR[10]         | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[10]<br>E0UC[10]<br>SDA<br>—             | SIUL<br>eMIOS_0<br>I2C_0<br>—                   | I/O<br>I/O<br>I/O             | S | Tristate                  | 47      | 47                    | 74       | 107      | B16         |
| PA[11]      | PCR[11]         | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[11]<br>E0UC[11]<br>SCL<br>—             | SIUL<br>eMIOS0<br>I2C_0<br>—                    | I/O<br>I/O<br>I/O<br>—        | S | Tristate                  | 48      | 48                    | 75       | 108      | B15         |
| PA[12]      | PCR[12]         | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[12]<br>—<br>—<br>—<br>—<br>SIN_0        | SIUL  DSPI0                                     | I/O<br>—<br>—<br>—<br>I       | S | Tristate                  | 22      | 22                    | 31       | 45       | Т7          |
| PA[13]      | PCR[13]         | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[13]<br>SOUT_0<br>—<br>—                 | SIUL<br>DSPI_0<br>—                             | I/O<br>O<br>—                 | M | Tristate                  | 21      | 21                    | 30       | 44       | R7          |
| PA[14]      | PCR[14]         | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[14]<br>SCK_0<br>CS0_0<br>—<br>EIRQ[4]   | SIUL<br>DSPI_0<br>DSPI_0<br>—<br>SIUL           | I/O<br>I/O<br>I/O<br>—<br>I   | М | Tristate                  | 19      | 19                    | 28       | 42       | P6          |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                           |                                       |                               |             |               |         |                       | Pin No.  |          |                         |
|-------------|-----------------|---------------------------------|-----------------------------------------------------------|---------------------------------------|-------------------------------|-------------|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                                  | Peripheral                            | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PA[15]      | PCR[15]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[15]<br>CS0_0<br>SCK_0<br>—<br>WKUP[10] <sup>4</sup>  | SIUL<br>DSPI_0<br>DSPI_0<br>—<br>WKPU | I/O<br>I/O<br>I/O<br>—<br>I   | М           | Tristate      | 18      | 18                    | 27       | 40       | R6                      |
| PB[0]       | PCR[16]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[16]<br>CAN0TX<br>—<br>—                              | SIUL<br>FlexCAN_0<br>—                | I/O<br>O<br>—                 | М           | Tristate      | 14      | 14                    | 23       | 31       | N3                      |
| PB[1]       | PCR[17]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[17]<br>—<br>—<br>—<br>WKUP[4] <sup>4</sup><br>CANORX | SIUL — — — WKPU FlexCAN_0             | I/O<br>—<br>—<br>—<br>I       |             | C Moto        | ors     |                       | 24       | 32       | N1                      |
| PB[2]       | PCR[18]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[18]<br>LINOTX<br>SDA<br>—                            | SIUL<br>LINFlex_0<br>I2C_0<br>—       | I/O<br>O<br>I/O<br>—          | М           | Tristate      | 64      | 64                    | 100      | 144      | B2                      |
| PB[3]       | PCR[19]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[19]  SCL  WKUP[11] <sup>4</sup> LIN0RX               | SIUL — I2C_0 — WKPU LINFlex_0         | I/O<br>—<br>I/O<br>—<br>I     | S           | Tristate      | 1       | 1                     | 1        | 1        | С3                      |
| PB[4]       | PCR[20]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[20]<br>—<br>—<br>—<br>—<br>ANP[0]                    | SIUL  ADC                             | <br> -<br> -<br> -<br>        | I           | Tristate      | 32      | 32                    | 50       | 72       | T16                     |
| PB[5]       | PCR[21]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[21]<br>—<br>—<br>—<br>—<br>ANP[1]                    | SIUL  ADC                             | <br> -<br> -<br> -<br>        | I           | Tristate      | 35      | _                     | 53       | 75       | R16                     |
| PB[6]       | PCR[22]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[22]<br>—<br>—<br>—<br>—<br>ANP[2]                    | SIUL  — — — ADC                       | <br> -<br> -<br> -<br>        | I           | Tristate      | 36      | _                     | 54       | 76       | P15                     |

Table 1. Functional port pin descriptions (continued)

|                     |                 |                                 |                                                                |                                       |                                 |   |               |         |                       | Pin No.  |          |             |
|---------------------|-----------------|---------------------------------|----------------------------------------------------------------|---------------------------------------|---------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin         | PCR<br>register | Alternate function <sup>1</sup> | Function                                                       | Peripheral                            | I/O<br>direction <sup>2</sup>   |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PB[7]               | PCR[23]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[23]<br>—<br>—<br>—<br>ANP[3]                              | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br>          | I | Tristate      | 37      | 35                    | 55       | 77       | P16         |
| PB[8]               | PCR[24]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[24] — — — — ANS[0] OSC32K_XTAL <sup>7</sup>               | SIUL  ADC SXOSC                       | <br> -<br> -<br> -<br> -<br> /O | I | Tristate      | 30      | 30                    | 39       | 53       | R9          |
| PB[9]               | PCR[25]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[25]<br>—<br>—<br>—<br>ANS[1]<br>OSC32K_EXTAL <sup>7</sup> | SIUL  ADC SXOSC                       | <br> -<br> -<br> -<br> /O       | ı | Tristate      | 29      | 29                    | 38       | 52       | Т9          |
| PB[10]              | PCR[26]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[26]<br>—<br>—<br>—<br>—<br>ANS[2]<br>WKUP[8] <sup>4</sup> | SIUL<br>—<br>—<br>—<br>ADC<br>WKPU    | I/O<br>—<br>—<br>—<br>I         | J | Tristate      | 31      | 31                    | 40       | 54       | P9          |
| PB[11] <sup>8</sup> | PCR[27]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[27]<br>E0UC[3]<br>—<br>CS0_0<br>ANS[3]                    | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>I/O<br>I     | J | Tristate      | 38      | 36                    | 59       | 81       | N13         |
| PB[12]              | PCR[28]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[28]<br>E0UC[4]<br><br>CS1_0<br>ANX[0]                     | SIUL<br>eMIOS<br>—<br>DSPI_0<br>ADC   | I/O<br>I/O<br>—<br>O            | J | Tristate      | 39      | _                     | 61       | 83       | M16         |
| PB[13]              | PCR[29]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[29]<br>E0UC[5]<br>—<br>CS2_0<br>ANX[1]                    | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC | I/O<br>I/O<br>—<br>O<br>I       | J | Tristate      | 40      | _                     | 63       | 85       | M13         |

#### Package pinouts and signal descriptions

Table 1. Functional port pin descriptions (continued)

|                    |                 |                                 |                                                            |                                                              |                               |             |                           |         |                       | Pin No   | •        |             |
|--------------------|-----------------|---------------------------------|------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|-------------|---------------------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin        | PCR<br>register | Alternate function <sup>1</sup> | Function                                                   | Peripheral                                                   | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config.             | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PB[14]             | PCR[30]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[30]<br>E0UC[6]<br>—<br>CS3_0<br>ANX[2]                | SIUL<br>eMIOS0<br>—<br>DSPI_0<br>ADC                         | I/O<br>I/O<br>—<br>O<br>I     | J           | Tristate                  | 41      | 37                    | 65       | 87       | L16         |
| PB[15]             | PCR[31]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[31]<br>E0UC[7]<br>—<br>CS4_0<br>ANX[3]                | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC                        | I/O<br>I/O<br>—<br>O          | J           | Tristate                  | 42      | 38                    | 67       | 89       | L13         |
| PC[0] <sup>9</sup> | PCR[32]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[32]<br>—<br>TDI<br>—                                  | SIUL<br>—<br>JTAGC<br>—                                      | I/O<br>—<br>I<br>—            | М           | Input,<br>weak<br>pull-up | 59      | 59                    | 87       | 126      | A8          |
| PC[1] <sup>9</sup> | PCR[33]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[33]<br>—<br>TDO <sup>10</sup><br>—                    | SIUL<br>—<br>JTAGC<br>—                                      | I/O<br>—<br>O<br>—            | М           | Tristate                  | 54      | 54                    | 82       | 121      | C9          |
| PC[2]              | PCR[34]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[34] SCK_1 CAN4TX <sup>11</sup> — EIRQ[5]              | SIUL<br>DSPI_1<br>LINFlex_4<br>—<br>SIUL                     | I/O<br>I/O<br>O<br>—<br>I     | М           | Tristate                  | 50      | 50                    | 78       | 117      | A11         |
| PC[3]              | PCR[35]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[35] CS0_1 MA[0] — CAN1RX CAN4RX <sup>11</sup> EIRQ[6] | SIUL<br>DSPI_1<br>ADC<br>—<br>FlexCAN_1<br>FlexCAN_4<br>SIUL | I/O<br>I/O<br>O<br>—<br>I     | S           | Tristate                  | 49      | 49                    | 77       | 116      | B11         |
| PC[4]              | PCR[36]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[36]  SIN_1 CAN3RX <sup>11</sup>                       | SIUL  DSPI_1 FlexCAN_3                                       | I/O<br>—<br>—<br>—<br>I       | М           | Tristate                  | 62      | 62                    | 92       | 131      | B7          |
| PC[5]              | PCR[37]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[37]<br>SOUT_1<br>CAN3TX <sup>11</sup><br>—<br>EIRQ[7] | SIUL<br>DSPI1<br>FlexCAN_3<br>—<br>SIUL                      | I/O<br>O<br>O<br>—<br>I       | М           | Tristate                  | 61      | 61                    | 91       | 130      | A7          |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                    |                                                                    |                                       |                                        |   |               |         |                       | Pin No.  | •        |                         |
|-------------|-----------------|------------------------------------|--------------------------------------------------------------------|---------------------------------------|----------------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup>    | Function                                                           | Peripheral                            | I/O<br>direction <sup>2</sup>          |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PC[6]       | PCR[38]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[38]<br>LIN1TX<br>—<br>—                                       | SIUL<br>LINFlex_1<br>—                | I/O<br>O<br>—<br>—                     | S | Tristate      | 16      | 16                    | 25       | 36       | R2                      |
| PC[7]       | PCR[39]         | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[39]<br><br><br><br>LIN1RX<br>WKUP[12] <sup>4</sup>            | SIUL  LINFlex_1 WKPU                  | I/O<br>—<br>—<br>—<br>I                | S | Tristate      | 17      | 17                    | 26       | 37       | P3                      |
| PC[8]       | PCR[40]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[40]<br>LIN2TX<br>—<br>—                                       | SIUL<br>LINFlex_2<br>—                | I/O<br>O<br>—<br>—                     | S | Tristate      | 63      | 63                    | 99       | 143      | A1                      |
| PC[9]       | PCR[41]         | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[41]<br>—<br>—<br>—<br>LIN2RX<br>WKUP[13] <sup>4</sup>         | SIUL  — — — LINFlex_2 WKPU            | I/O<br>—<br>—<br>—<br>—<br>I           | S | Tristate      | 2       | 2                     | 2        | 2        | B1                      |
| PC[10]      | PCR[42]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[42]<br>CAN1TX<br>CAN4TX <sup>11</sup><br>MA[1]                | SIUL<br>FlexCAN_1<br>FlexCAN_4<br>ADC | I/O<br>O<br>O                          | М | Tristate      | 13      | 13                    | 22       | 28       | М3                      |
| PC[11]      | PCR[43]         | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[43]  — — — — CAN1RX CAN4RX <sup>11</sup> WKUP[5] <sup>4</sup> | SIUL  FlexCAN_1 FlexCAN_4 WKPU        | /O<br> -<br> -<br> -<br> -<br> -<br> - | S | Tristate      | _       | _                     | 21       | 27       | M4                      |
| PC[12]      | PCR[44]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[44]<br>E0UC[12]<br>—<br>—<br>SIN_2                            | SIUL<br>eMIOS_0<br>—<br>—<br>DSPI_2   | I/O<br>I/O<br>—<br>—<br>I              | М | Tristate      | _       | _                     | 97       | 141      | B4                      |
| PC[13]      | PCR[45]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[45]<br>E0UC[13]<br>SOUT_2<br>—                                | SIUL<br>eMIOS_0<br>DSPI_2<br>—        | I/O<br>I/O<br>O                        | S | Tristate      | _       | _                     | 98       | 142      | A2                      |

Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MPC5604BxMG products in 208 MAPBGA packages

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                               |                                        |                               |             |               |         |                       | Pin No   | •        |             |
|-------------|-----------------|---------------------------------|-----------------------------------------------|----------------------------------------|-------------------------------|-------------|---------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                      | Peripheral                             | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PC[14]      | PCR[46]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[46]<br>E0UC[14]<br>SCK_2<br>—<br>EIRQ[8] | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>SIUL | I/O<br>I/O<br>I/O<br>—        | S           | Tristate      | _       | _                     | 3        | 3        | C1          |
| PC[15]      | PCR[47]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[47]<br>E0UC[15]<br>CS0_2<br>—            | SIUL<br>eMIOS_0<br>DSPI_2              | I/O<br>I/O<br>I/O             | M           | Tristate      | _       | _                     | 4        | 4        | D3          |
| PD[0]       | PCR[48]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[48]<br>—<br>—<br>—<br>—<br>ANP[4]        | SIUL<br>—<br>—<br>—<br>ADC             | <br> -<br> -<br> -<br> -      | I           | Tristate      | _       | _                     | 41       | 63       | P12         |
| PD[1]       | PCR[49]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[49]<br>—<br>—<br>—<br>—<br>ANP[5]        | SIUL<br>—<br>—<br>—<br>ADC             | <br> -<br> -<br> -<br>        | I           | Tristate      | _       | _                     | 42       | 64       | T12         |
| PD[2]       | PCR[50]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[50]<br>—<br>—<br>—<br>—<br>ANP[6]        | SIUL<br>—<br>—<br>—<br>ADC             | <br> -<br> -<br> -<br>        | I           | Tristate      | _       | _                     | 43       | 65       | R12         |
| PD[3]       | PCR[51]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[51]<br>—<br>—<br>—<br>—<br>ANP[7]        | SIUL ADC                               | <br> -<br> -<br> -<br>        | I           | Tristate      | _       | _                     | 44       | 66       | P13         |
| PD[4]       | PCR[52]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[52]<br>—<br>—<br>—<br>—<br>ANP[8]        | SIUL ADC                               | <br> -<br> -<br> -<br>        | I           | Tristate      | _       | _                     | 45       | 67       | R13         |
| PD[5]       | PCR[53]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[53]<br>—<br>—<br>—<br>—<br>ANP[9]        | SIUL<br>—<br>—<br>—<br>ADC             | <br> -<br> -<br> -<br>        | I           | Tristate      | _       | _                     | 46       | 68       | T13         |

Table 1. Functional port pin descriptions (continued)

|                     |                 |                                 |                                              |                                       |                               |   |               |         |                       | Pin No   |          |             |
|---------------------|-----------------|---------------------------------|----------------------------------------------|---------------------------------------|-------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin         | PCR<br>register | Alternate function <sup>1</sup> | Function                                     | Peripheral                            | I/O<br>direction <sup>2</sup> |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PD[6]               | PCR[54]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[54]<br>—<br>—<br>—<br>—<br>ANP[10]      | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br>        | I | Tristate      | _       | _                     | 47       | 69       | T14         |
| PD[7]               | PCR[55]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[55]<br>—<br>—<br>—<br>—<br>ANP[11]      | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br>        | I | Tristate      | _       | _                     | 48       | 70       | R14         |
| PD[8]               | PCR[56]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[56]<br>—<br>—<br>—<br>—<br>ANP[12]      | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br>        | I | Tristate      | _       | _                     | 49       | 71       | T15         |
| PD[9]               | PCR[57]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[57]<br>—<br>—<br>—<br>—<br>ANP[13]      | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br>        | I | Tristate      |         | _                     | 56       | 78       | N15         |
| PD[10]              | PCR[58]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[58]<br>—<br>—<br>—<br>—<br>ANP[14]      | SIUL  ADC                             | <br> -<br> -<br> -<br>        | I | Tristate      | _       | _                     | 57       | 79       | N14         |
| PD[11]              | PCR[59]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[59]<br>—<br>—<br>—<br>—<br>ANP[15]      | SIUL<br>—<br>—<br>—<br>ADC            | <br> -<br> -<br> -<br> -      | I | Tristate      | _       | _                     | 58       | 80       | N16         |
| PD[12] <sup>8</sup> | PCR[60]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[60]<br>CS5_0<br>E0UC[24]<br>—<br>ANS[4] | SIUL<br>DSPI_0<br>eMIOS_0<br>—<br>ADC | I/O<br>O<br>I/O<br>—<br>I     | J | Tristate      | _       | _                     | 60       | 82       | M15         |
| PD[13]              | PCR[61]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[61]<br>CS0_1<br>E0UC[25]<br>—<br>ANS[5] | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC | I/O<br>I/O<br>I/O<br>—<br>I   | J | Tristate      | _       | _                     | 62       | 84       | M14         |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                                                |                                                |                               |   |               |         |                       | Pin No   |          |                         |
|-------------|-----------------|---------------------------------|--------------------------------------------------------------------------------|------------------------------------------------|-------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                                                       | Peripheral                                     | I/O<br>direction <sup>2</sup> |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PD[14]      | PCR[62]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[62]<br>CS1_1<br>E0UC[26]<br>—<br>ANS[6]                                   | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC          | I/O<br>O<br>I/O<br>—<br>I     | J | Tristate      | _       | _                     | 64       | 86       | L15                     |
| PD[15]      | PCR[63]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[63]<br>CS2_1<br>E0UC[27]<br>—<br>ANS[7]                                   | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC          | I/O<br>O<br>I/O<br>—<br>I     | J | Tristate      | _       | _                     | 66       | 88       | L14                     |
| PE[0]       | PCR[64]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[64]<br>E0UC[16]<br>—<br>—<br>CAN5RX <sup>11</sup><br>WKUP[6] <sup>4</sup> | SIUL<br>eMIOS_0<br>—<br>—<br>FlexCAN_5<br>WKPU | I/O<br>I/O<br>—<br>—<br>I     | S | Tristate      | _       | _                     | 6        | 10       | F1                      |
| PE[1]       | PCR[65]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[65]<br>E0UC[17]<br>CAN5TX <sup>11</sup><br>—                              | SIUL<br>eMIOS_0<br>FlexCAN_5<br>—              | I/O<br>I/O<br>O               | М | Tristate      | _       | _                     | 8        | 12       | F4                      |
| PE[2]       | PCR[66]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[66]<br>E0UC[18]<br>—<br>—<br>SIN_1                                        | SIUL<br>eMIOS0<br>—<br>—<br>DSPI_1             | I/O<br>I/O<br>—<br>—<br>I     | М | Tristate      | _       | _                     | 89       | 128      | D7                      |
| PE[3]       | PCR[67]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[67]<br>E0UC[19]<br>SOUT_1<br>—                                            | SIUL<br>eMIOS0<br>DSPI_1<br>—                  | I/O<br>I/O<br>O               | М | Tristate      | _       | _                     | 90       | 129      | C7                      |
| PE[4]       | PCR[68]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[68]<br>E0UC[20]<br>SCK_1<br>—<br>EIRQ[9]                                  | SIUL<br>eMIOS0<br>DSPI_1<br>—<br>SIUL          | I/O<br>I/O<br>I/O<br>—        | М | Tristate      | _       | _                     | 93       | 132      | D6                      |
| PE[5]       | PCR[69]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[69]<br>E0UC[21]<br>CS0_1<br>MA[2]                                         | SIUL<br>eMIOS_0<br>DSPI_1<br>ADC               | I/O<br>I/O<br>I/O<br>O        | M | Tristate      | _       | _                     | 94       | 133      | C6                      |
| PE[6]       | PCR[70]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[70]<br>E0UC[22]<br>CS3_0<br>MA[1]                                         | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC               | I/O<br>I/O<br>O               | М | Tristate      | _       | _                     | 95       | 139      | B5                      |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                    |                                                                                        |                                           |                                |   |               |         |                       | Pin No   |          |             |
|-------------|-----------------|------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup>    | Function                                                                               | Peripheral                                | I/O<br>direction <sup>2</sup>  |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PE[7]       | PCR[71]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[71]<br>E0UC[23]<br>CS2_0<br>MA[0]                                                 | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC          | I/O<br>I/O<br>O                | М | Tristate      | _       | _                     | 96       | 140      | C4          |
| PE[8]       | PCR[72]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[72]<br>CAN2TX <sup>12</sup><br>E0UC[22]<br>CAN3TX <sup>11</sup>                   | SIUL<br>FlexCAN_2<br>I/O<br>FlexCAN_3     | I/O<br>O<br>eMIOS0<br>O        | М | Tristate      | _       | _                     | 9        | 13       | G2          |
| PE[9]       | PCR[73]         | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[73]  — E0UC[23]  — WKUP[7] <sup>4</sup> CAN2RX <sup>12</sup> CAN3RX <sup>11</sup> | SIUL — eMIOS_0 — WKPU FlexCAN_2 FlexCAN_3 | I/O<br>—<br>I/O<br>—<br>I<br>I | S | Tristate      | _       | _                     | 10       | 14       | G1          |
| PE[10]      | PCR[74]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[74]<br>LIN3TX<br>CS3_1<br>—<br>EIRQ[10]                                           | SIUL<br>LINFlex_3<br>DSPI_1<br>—<br>SIUL  | I/O<br>O<br>O<br>—<br>I        | S | Tristate      | _       | _                     | 11       | 15       | G3          |
| PE[11]      | PCR[75]         | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[75]  — CS4_1  — LIN3RX WKUP[14] <sup>4</sup>                                      | SIUL  DSPI_1  LINFlex_3  WKPU             | I/O<br><br>0<br><br>I          | S | Tristate      | _       | _                     | 13       | 17       | H2          |
| PE[12]      | PCR[76]         | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[76]<br>—<br>E1UC[19] <sup>13</sup><br>—<br>SIN_2<br>EIRQ[11]                      | SIUL — eMIOS_1 — DSPI_2 SIUL              | I/O<br>—<br>I/O<br>—<br>I      | S | Tristate      | _       | _                     | 76       | 109      | C14         |
| PE[13]      | PCR[77]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[77]<br>SOUT2<br>E1UC[20]<br>—                                                     | SIUL<br>DSPI_2<br>eMIOS_1                 | I/O<br>O<br>I/O<br>—           | S | Tristate      | _       | _                     | _        | 103      | D15         |
| PE[14]      | PCR[78]         | AF0<br>AF1<br>AF2<br>AF3           | GPIO[78]<br>SCK_2<br>E1UC[21]<br>—<br>EIRQ[12]                                         | SIUL<br>DSPI_2<br>eMIOS_1<br>—<br>SIUL    | I/O<br>I/O<br>I/O<br>—         | S | Tristate      | _       | _                     | _        | 112      | C13         |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                |                                       |                               |   |               |         |                       | Pin No   |          |             |
|-------------|-----------------|---------------------------------|------------------------------------------------|---------------------------------------|-------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                       | Peripheral                            | I/O<br>direction <sup>2</sup> |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA³ |
| PE[15]      | PCR[79]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[79]<br>CS0_2<br>E1UC[22]<br>—             | SIUL<br>DSPI_2<br>eMIOS_1             | I/O<br>I/O<br>I/O             | M | Tristate      | _       | _                     |          | 113      | A13         |
| PF[0]       | PCR[80]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[80]<br>E0UC[10]<br>CS3_1<br>—<br>ANS[8]   | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>ADC | I/O<br>I/O<br>O<br>—          | J | Tristate      | _       | _                     | _        | 55       | N10         |
| PF[1]       | PCR[81]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[81]<br>E0UC[11]<br>CS4_1<br>—<br>ANS[9]   | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>I   | I/O<br>I/O<br>O<br>—          | J | Tristate      | _       | _                     | _        | 56       | P10         |
| PF[2]       | PCR[82]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[82]<br>E0UC[12]<br>CS0_2<br>—<br>ANS[10]  | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC | I/O<br>I/O<br>I/O<br>—        | J | Tristate      | _       | _                     | _        | 57       | T10         |
| PF[3]       | PCR[83]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[83]<br>E0UC[13]<br>CS1_2<br>—<br>ANS[11]  | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC | I/O<br>I/O<br>O<br>—          | J | Tristate      | _       | _                     |          | 58       | R10         |
| PF[4]       | PCR[84]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[84]<br>E0UC[14]<br>CS2_2<br>—<br>ANS[12]  | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC | I/O<br>I/O<br>O<br>—          | J | Tristate      | _       | _                     | _        | 59       | N11         |
| PF[5]       | PCR[85]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[85]<br>E0UC[22]<br>CS3_2<br>—<br>ANS[13]  | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC | I/O<br>I/O<br>O<br>—          | J | Tristate      | _       | _                     | _        | 60       | P11         |
| PF[6]       | PCR[86]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[86]<br>E0UC[23]<br>—<br>—<br>—<br>ANS[14] | SIUL<br>eMIOS_0<br>—<br>—<br>ADC      | I/O<br>I/O<br>—<br>—<br>I     | J | Tristate      | _       | _                     | -        | 61       | T11         |

Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MPC5604BxMG products in 208 MAPBGA packages

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                                             |                                           |                               |             |               |         |                       | Pin No.  | •        |                         |
|-------------|-----------------|---------------------------------|-----------------------------------------------------------------------------|-------------------------------------------|-------------------------------|-------------|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                                                    | Peripheral                                | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PF[7]       | PCR[87]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[87]<br>—<br>—<br>—<br>—<br>ANS[15]                                     | SIUL ADC                                  | I/O<br>—<br>—<br>—<br>I       | J           | Tristate      | _       | _                     | _        | 62       | R11                     |
| PF[8]       | PCR[88]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[88]<br>CAN3TX <sup>14</sup><br>CS4_0<br>CAN2TX <sup>15</sup>           | SIUL<br>FlexCAN_3<br>DSPI_0<br>FlexCAN_2  | I/O<br>O<br>O                 | M           | Tristate      | _       | _                     |          | 34       | P1                      |
| PF[9]       | PCR[89]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[89]<br>—<br>CS5_0<br>—<br>CAN2RX <sup>15</sup><br>CAN3RX <sup>14</sup> | SIUL  DSPI_0  FlexCAN_2 FlexCAN_3         | I/O<br>—<br>O<br>—<br>I       | S           | Tristate      | _       |                       |          | 33       | N2                      |
| PF[10]      | PCR[90]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[90]<br>—<br>—<br>—                                                     | SIUL<br>—<br>—<br>—                       | I/O<br>—<br>—<br>—            | М           | Tristate      | _       | _                     | _        | 38       | R3                      |
| PF[11]      | PCR[91]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[91]<br><br><br><br>WKUP[15] <sup>4</sup>                               | SIUL<br>—<br>—<br>—<br>WKPU               | I/O<br>—<br>—<br>—<br>I       | S           | Tristate      | _       | _                     | _        | 39       | R4                      |
| PF[12]      | PCR[92]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[92]<br>E1UC[25]<br>—<br>—                                              | SIUL<br>eMIOS_1<br>—                      | I/O<br>I/O<br>—               | M           | Tristate      | _       | _                     | _        | 35       | R1                      |
| PF[13]      | PCR[93]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[93]<br>E1UC[26]<br>—<br>—<br>WKUP[16] <sup>4</sup>                     | SIUL<br>eMIOS_1<br>—<br>—<br>WKPU         | I/O<br>I/O<br>—<br>—<br>I     | S           | Tristate      | _       | _                     | _        | 41       | T6                      |
| PF[14]      | PCR[94]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[94]<br>CAN4TX <sup>11</sup><br>E1UC[27]<br>CAN1TX                      | SIUL<br>FlexCAN_4<br>eMIOS_1<br>FlexCAN_4 | I/O                           | М           | Tristate      | _       | 43                    | _        | 102      | D14                     |

#### Package pinouts and signal descriptions

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                                       |                                   |                                           |   |               |         |                       | Pin No   | •        |                         |
|-------------|-----------------|---------------------------------|-----------------------------------------------------------------------|-----------------------------------|-------------------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                                              | Peripheral                        | I/O<br>direction <sup>2</sup>             |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PF[15]      | PCR[95]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[95]<br>—<br>—<br>—<br>CAN1RX<br>CAN4RX <sup>11</sup><br>EIRQ[13] | SIUL FlexCAN_1 FlexCAN_4 SIUL     | I/O — — — — — — — — — — — — — — — — — — — | S | Tristate      | _       | 42                    | _        | 101      | E15                     |
| PG[0]       | PCR[96]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[96]<br>CAN5TX <sup>11</sup><br>E1UC[23]<br>—                     | SIUL<br>FlexCAN_5<br>eMIOS_1      | I/O<br>O<br>I/O<br>—                      | M | Tristate      | _       | 41                    | _        | 98       | E14                     |
| PG[1]       | PCR[97]         | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[97]<br>—<br>E1UC[24]<br>—<br>CAN5RX <sup>11</sup><br>EIRQ[14]    | SIUL  eMIOS_1  FlexCAN_5 SIUL     | I/O<br>—<br>I/O<br>—<br>I                 | S | Tristate      | _       | 40                    | _        | 97       | E13                     |
| PG[2]       | PCR[98]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[98]<br>E1UC[11]<br>—<br>—                                        | SIUL<br>eMIOS_1<br>—              | I/O<br>I/O<br>—                           | М | Tristate      | _       | _                     | _        | 8        | E4                      |
| PG[3]       | PCR[99]         | AF0<br>AF1<br>AF2<br>AF3        | GPIO[99]<br>E1UC[12]<br>—<br>—<br>WKUP[17] <sup>4</sup>               | SIUL<br>eMIOS_1<br>—<br>—<br>WKPU | I/O<br>I/O<br>—<br>—<br>I                 | S | Tristate      | _       | _                     | _        | 7        | E3                      |
| PG[4]       | PCR[100]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[100]<br>E1UC[13]<br>—<br>—                                       | SIUL<br>eMIOS_1<br>—              | I/O<br>I/O<br>—                           | M | Tristate      | _       | _                     | _        | 6        | E1                      |
| PG[5]       | PCR[101]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[101]<br>E1UC[14]<br>—<br>—<br>WKUP[18] <sup>4</sup>              | SIUL<br>eMIOS_1<br>—<br>—<br>WKPU | I/O<br>I/O<br>—<br>—<br>I                 | S | Tristate      | _       | _                     | _        | 5        | E2                      |
| PG[6]       | PCR[102]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[102]<br>E1UC[15]<br>—<br>—                                       | SIUL<br>eMIOS_1<br>—<br>—         | I/O<br>I/O<br>—                           | М | Tristate      | _       | _                     | _        | 30       | M2                      |

Table 1. Functional port pin descriptions (continued)

|             |                 |                                 |                                                 |                                        |                               |   |               |         |                       | Pin No.  | ı        |                         |
|-------------|-----------------|---------------------------------|-------------------------------------------------|----------------------------------------|-------------------------------|---|---------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin | PCR<br>register | Alternate function <sup>1</sup> | Function                                        | Peripheral                             | I/O<br>direction <sup>2</sup> |   | RESET config. | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PG[7]       | PCR[103]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[103]<br>E1UC[16]<br>—<br>—                 | SIUL<br>eMIOS_1<br>—                   | I/O<br>I/O<br>—               | M | Tristate      | _       | _                     | _        | 29       | M1                      |
| PG[8]       | PCR[104]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[104]<br>E1UC[17]<br>—<br>CS0_2<br>EIRQ[15] | SIUL<br>eMIOS_1<br>—<br>DSPI_2<br>SIUL | I/O<br>I/O<br>—<br>I/O        | S | Tristate      | _       | _                     | _        | 26       | L2                      |
| PG[9]       | PCR[105]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[105]<br>E1UC[18]<br>—<br>SCK_2             | SIUL<br>eMIOS1<br>—<br>DSPI_2          | I/O<br>I/O<br>—<br>I/O        | S | Tristate      | _       | _                     |          | 25       | L1                      |
| PG[10]      | PCR[106]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[106]<br>E0UC[24]<br>—<br>—                 | SIUL<br>eMIOS_0<br>—                   | I/O<br>I/O<br>—               | S | Tristate      | _       | _                     | _        | 114      | D13                     |
| PG[11]      | PCR[107]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[107]<br>E0UC[25]<br>—<br>—                 | SIUL<br>eMIOS_0<br>—                   | I/O<br>I/O<br>—               | M | Tristate      | _       | _                     | _        | 115      | B12                     |
| PG[12]      | PCR[108]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[108]<br>E0UC[26]<br>—<br>—                 | SIUL<br>eMIOS_0<br>—                   | I/O<br>I/O<br>—               | M | Tristate      | _       | _                     |          | 92       | K14                     |
| PG[13]      | PCR[109]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[109]<br>E0UC[27]<br>—<br>—                 | SIUL<br>eMIOS_0<br>—                   | I/O<br>I/O<br>—               | М | Tristate      | _       | _                     | _        | 91       | K16                     |
| PG[14]      | PCR[110]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[110]<br>E1UC[0]<br>—<br>—                  | SIUL<br>eMIOS_1<br>—                   | I/O<br>I/O<br>—               | S | Tristate      | _       | _                     | _        | 110      | B14                     |
| PG[15]      | PCR[111]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[111]<br>E1UC[1]<br>—<br>—                  | SIUL<br>eMIOS_1<br>—<br>—              | I/O<br>I/O<br>—               | М | Tristate      | _       | _                     | _        | 111      | B13                     |

Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MPC5604BxMG products in 208 MAPBGA packages

Table 1. Functional port pin descriptions (continued)

|                    |                 |                                 |                                         |                                     |                               |             |                           |         |                       | Pin No.  | •        |                         |
|--------------------|-----------------|---------------------------------|-----------------------------------------|-------------------------------------|-------------------------------|-------------|---------------------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin        | PCR<br>register | Alternate function <sup>1</sup> | Function                                | Peripheral                          | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config.             | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PH[0]              | PCR[112]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[112]<br>E1UC[2]<br>—<br>—<br>SIN1  | SIUL<br>eMIOS_1<br>—<br>—<br>DSPI_1 | I/O<br>I/O<br>—<br>—<br>I     | М           | Tristate                  |         | _                     | _        | 93       | F13                     |
| PH[1]              | PCR[113]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[113]<br>E1UC[3]<br>SOUT1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>O<br>—          | М           | Tristate                  | _       | _                     | _        | 94       | F14                     |
| PH[2]              | PCR[114]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[114]<br>E1UC[4]<br>SCK_1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>I/O             | М           | Tristate                  | _       | _                     |          | 95       | F16                     |
| PH[3]              | PCR[115]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[115]<br>E1UC[5]<br>CS0_1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—      | I/O<br>I/O<br>I/O             | М           | Tristate                  | _       | _                     |          | 96       | F15                     |
| PH[4]              | PCR[116]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[116]<br>E1UC[6]<br>—<br>—          | SIUL<br>eMIOS_1<br>—                | I/O<br>I/O<br>—               | М           | Tristate                  | _       | _                     | _        | 134      | A6                      |
| PH[5]              | PCR[117]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[117]<br>E1UC[7]<br>—<br>—          | SIUL<br>eMIOS_1<br>—                | I/O<br>I/O<br>—               | S           | Tristate                  | _       | _                     |          | 135      | B6                      |
| PH[6]              | PCR[118]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[118]<br>E1UC[8]<br>—<br>MA[2]      | SIUL<br>eMIOS_1<br>—<br>ADC         | I/O<br>I/O<br>—<br>O          | М           | Tristate                  | _       | _                     | _        | 136      | D5                      |
| PH[7]              | PCR[119]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[119]<br>E1UC[9]<br>CS3_2<br>MA[1]  | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC    | I/O<br>I/O<br>O               | М           | Tristate                  | _       | _                     | _        | 137      | C5                      |
| PH[8]              | PCR[120]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[120]<br>E1UC[10]<br>CS2_2<br>MA[0] | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC    | I/O<br>I/O<br>O               | М           | Tristate                  | _       | _                     | _        | 138      | A5                      |
| PH[9] <sup>9</sup> | PCR[121]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[121]<br>—<br>TCK<br>—              | SIUL<br>—<br>JTAGC<br>—             | I/O<br>—<br>I<br>—            | S           | Input,<br>weak<br>pull-up | _       | _                     | 88       | 127      | B8                      |

|  |  | • | • | ` | , |   |
|--|--|---|---|---|---|---|
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   | Z |
|  |  |   | 1 |   |   | _ |

|                     |                 |                                 |                            |                         |                               |             |                           | Pin No. |                       |          |          |                         |
|---------------------|-----------------|---------------------------------|----------------------------|-------------------------|-------------------------------|-------------|---------------------------|---------|-----------------------|----------|----------|-------------------------|
| Port<br>pin         | PCR<br>register | Alternate function <sup>1</sup> | Function                   | Peripheral              | I/O<br>direction <sup>2</sup> | Pad<br>type | RESET config.             | 64 LQFP | 64<br>LQFP 5CAN 4 LIN | 100 LQFP | 144 LQFP | 208 MAPBGA <sup>3</sup> |
| PH[10] <sup>9</sup> | PCR[122]        | AF0<br>AF1<br>AF2<br>AF3        | GPIO[122]<br>—<br>TMS<br>— | SIUL<br>—<br>JTAGC<br>— | I/O<br>—<br>I<br>—            | S           | Input,<br>weak<br>pull-up | _       |                       | 81       | 120      | B9                      |

Table 1. Functional port pin descriptions (continued)

- Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module.
- 208 MAPBGA available only as development package for Nexus2+
- All WKUP pins also support external interrupt capability. See wakeup unit chapter for further details.
- NMI has higher priority than alternate function. When NMI is selected, the PCR.AF field is ignored.
- "Not applicable" because these functions are available only while the device is booting. Refer to BAM chapter of the reference manual for details.
- Value of PCR.IBE bit must be 0
- This pad is used on MPC5607B 100-pin and 144-pinto provide supply for the second ADC. Therefore it is recommended not using it to keep the compatibility with the family devices.
- Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO. PC[0:1] are available as JTAG pins (TDI and TDO respectively). PH[9:10] are available as JTAG pins (TCK and TMS respectively). It is up to the user to configure these pins as GPIO when needed, in this case MPC5604B/C get incompliance with IEEE 1149.1-2001.
- <sup>10</sup> The TDO pad has been moved into the STANDBY domain in order to allow low-power debug handshaking in STANDBY mode. However, no pull-resistor is active on the TDO pad while in STANDBY mode. At this time the pad is configured as an input. When no debugger is connected the TDO pad is floating causing additional current consumption. To avoid the extra consumption TDO must be connected. An external pull-up resistor in the range of 47-100 kOhms should be added between the TDO pin and VDD. Only in case the TDO pin is used as application pin and a pull-up cannot be used then a pull-down resistor with the same value should be used between TDO pin and GND instead.
- <sup>11</sup> Available only on MPC560xC versions and MPC5604B 208 MAPBGA devices
- <sup>12</sup> Not available on MPC5602B devices
- <sup>13</sup> Not available in 100 LQFP package
- <sup>14</sup> Available only on MPC5604B 208 MAPBGA devices
- <sup>15</sup> Not available on MPC5603B 144-pin devices

Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIUL module. PCR.PA = 00 -> AFO; PCR.PA = 01 -> AF1; PCR.PA = 10 -> AF2; PCR.PA = 11 -> AF3. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "--".

### 4 Electrical characteristics

### 4.1 Introduction

This section contains electrical characteristics of the device as well as temperature and power considerations.

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins.

The parameters listed in the following tables represent the characteristics of the device and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

#### **CAUTION**

All 64 LQFPinformation is indicative and must be confirmed during silicon validation.

### 4.2 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 2 are used and the parameters are tagged accordingly in the tables where appropriate.

**Table 2. Parameter classifications** 

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

# 4.3 NVUSRO register

Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the Non-Volatile User Options Register (NVUSRO) register.

MPC5604B/C Microcontroller Data Sheet, Rev. 7

### 4.3.1 NVUSRO[PAD3V5V] field description

Table 3 shows how NVUSRO[PAD3V5V] controls the device configuration.

Table 3. PAD3V5V field description<sup>1</sup>

| Value <sup>2</sup> | Description                  |
|--------------------|------------------------------|
| 0                  | High voltage supply is 5.0 V |
| 1                  | High voltage supply is 3.3 V |

See the device reference manual for more information on the NVUSRO register.

The DC electrical characteristics are dependent on the PAD3V5V bit value.

### 4.3.2 NVUSRO[OSCILLATOR\_MARGIN] field description

Table 4 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration.

Table 4. OSCILLATOR\_MARGIN field description<sup>1</sup>

| Value <sup>2</sup> | Description                                 |
|--------------------|---------------------------------------------|
| 0                  | Low consumption configuration (4 MHz/8 MHz) |
| 1                  | High margin configuration (4 MHz/16 MHz)    |

<sup>1</sup> See the device reference manual for more information on the NVUSRO register.

The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value.

For a detailed description of the NVUSRO register, please refer to the MPC5604B/C Reference Manual.

<sup>&</sup>lt;sup>2</sup> '1' is delivery value. It is part of shadow Flash, thus programmable by customer.

 $<sup>^{2}\,</sup>$  '1' is delivery value. It is part of shadow Flash, thus programmable by customer.

### 4.4 Absolute maximum ratings

Table 5. Absolute maximum ratings

| Symbol               |    | Parameter                                                                                     | Conditions                                             | Va                                        | Unit                                                                                                                     |       |  |
|----------------------|----|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|--|
| Эушьо                | 'I | raiailletei                                                                                   | Conditions                                             | Min                                       | Max                                                                                                                      | Oiiii |  |
| V <sub>SS</sub>      | SR | Digital ground on VSS_HV pins                                                                 | _                                                      | 0                                         | 0                                                                                                                        | ٧     |  |
| $V_{DD}$             | SR | Voltage on VDD_HV pins with respect to ground ( $V_{SS}$ )                                    | _                                                      | -0.3                                      | 6.0                                                                                                                      | ٧     |  |
| V <sub>SS_LV</sub>   | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _                                                      | V <sub>SS</sub> -0.1                      | V <sub>SS</sub> +0.1                                                                                                     | V     |  |
| V <sub>DD_BV</sub>   | SR | Voltage on VDD_BV pin (regulator                                                              | _                                                      | -0.3                                      | 6.0                                                                                                                      | V     |  |
|                      |    | supply) with respect to ground (V <sub>SS</sub> )                                             | Relative to V <sub>DD</sub>                            | -0.3                                      | V <sub>DD</sub> +0.3                                                                                                     |       |  |
| V <sub>SS_ADC</sub>  | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> )           | _                                                      | V <sub>SS</sub> -0.1 V <sub>SS</sub> +0.1 |                                                                                                                          | V     |  |
| $V_{DD\_ADC}$        | SR | Voltage on VDD_HV_ADC pin (ADC                                                                | _                                                      | -0.3                                      | 6.0                                                                                                                      | V     |  |
|                      |    | reference) with respect to ground (V <sub>SS</sub> )                                          | Relative to V <sub>DD</sub>                            | V <sub>DD</sub> -0.3 V <sub>DD</sub> +0.3 |                                                                                                                          |       |  |
| V <sub>IN</sub>      | SR | Voltage on any GPIO pin with respect to                                                       | _                                                      | -0.3                                      | 6.0                                                                                                                      | V     |  |
|                      |    | ground (V <sub>SS</sub> )                                                                     | Relative to V <sub>DD</sub>                            | _                                         | 0<br>6.0<br>V <sub>SS</sub> +0.1<br>6.0<br>V <sub>DD</sub> +0.3<br>V <sub>SS</sub> +0.1<br>6.0<br>8 V <sub>DD</sub> +0.3 |       |  |
| I <sub>INJPAD</sub>  | SR | Injected input current on any pin during overload condition                                   | _                                                      | -10                                       | 10                                                                                                                       | mA    |  |
| I <sub>INJSUM</sub>  | SR | Absolute sum of all injected input currents during overload condition                         | _                                                      | -50                                       | 50                                                                                                                       |       |  |
| I <sub>AVGSEG</sub>  | SR | Sum of all the static I/O current within a                                                    | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _                                         | 70                                                                                                                       | mA    |  |
|                      |    | supply segment                                                                                | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _                                         | 64                                                                                                                       |       |  |
| I <sub>CORELV</sub>  | SR | Low voltage static current sink through VDD_BV                                                | _                                                      | _                                         | 150                                                                                                                      | mA    |  |
| T <sub>STORAGE</sub> | SR | Storage temperature                                                                           | _                                                      | -55                                       | 150                                                                                                                      | °C    |  |

#### **NOTE**

Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values.

## 4.5 Recommended operating conditions

Table 6. Recommended operating conditions (3.3 V)

| 0                                |    | Bto                                                                                           | O a sa distina a                                                    | Va                                                                                                                                                                                                                                                                                | lue                                                                                                                |      |
|----------------------------------|----|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|
| Symbol                           |    | Parameter                                                                                     | Conditions                                                          | Min                                                                                                                                                                                                                                                                               | Max                                                                                                                | Unit |
| V <sub>SS</sub>                  | SR | Digital ground on VSS_HV pins                                                                 | _                                                                   | 0                                                                                                                                                                                                                                                                                 | 0                                                                                                                  | ٧    |
| V <sub>DD</sub> <sup>1</sup>     | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                              | _                                                                   | 3.0                                                                                                                                                                                                                                                                               | 3.6                                                                                                                | ٧    |
| V <sub>SS_LV</sub> <sup>2</sup>  | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _                                                                   | V <sub>SS</sub> -0.1                                                                                                                                                                                                                                                              | V <sub>SS</sub> +0.1                                                                                               | V    |
| V <sub>DD_BV</sub> <sup>3</sup>  | SR | Voltage on VDD_BV pin (regulator supply)                                                      | _                                                                   | 3.0                                                                                                                                                                                                                                                                               | 3.6                                                                                                                | V    |
|                                  |    | with respect to ground (V <sub>SS</sub> )                                                     | Relative to V <sub>DD</sub>                                         | - 3.0 3.6 V to V <sub>DD</sub> V <sub>DD</sub> -0.1 V <sub>DD</sub> +0.1 - V <sub>SS</sub> -0.1 V <sub>SS</sub> +0.1 V - 3.0 <sup>5</sup> 3.6 V to V <sub>DD</sub> V <sub>DD</sub> -0.1 V <sub>DD</sub> +0.1 - V <sub>SS</sub> -0.1 - V to V <sub>DD</sub> - V <sub>DD</sub> +0.1 |                                                                                                                    |      |
| V <sub>SS_ADC</sub>              | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> )           | _                                                                   | V <sub>SS</sub> -0.1                                                                                                                                                                                                                                                              | V <sub>SS</sub> +0.1                                                                                               | V    |
| V <sub>DD_ADC</sub> <sup>4</sup> | SR | Voltage on VDD_HV_ADC pin (ADC                                                                | _                                                                   | 3.0 <sup>5</sup>                                                                                                                                                                                                                                                                  | 3.6                                                                                                                | ٧    |
|                                  |    | reference) with respect to ground (V <sub>SS</sub> )                                          | Relative to V <sub>DD</sub> V <sub>DD</sub> -0.1 V <sub>DD</sub> +0 | V <sub>DD</sub> +0.1                                                                                                                                                                                                                                                              |                                                                                                                    |      |
| V <sub>IN</sub>                  | SR | Voltage on any GPIO pin with respect to                                                       | _                                                                   | V <sub>SS</sub> -0.1                                                                                                                                                                                                                                                              | _                                                                                                                  | V    |
|                                  |    | ground (V <sub>SS</sub> )                                                                     | Relative to V <sub>DD</sub>                                         | _                                                                                                                                                                                                                                                                                 | 1 V <sub>DD</sub> +0.1<br>1 V <sub>SS</sub> +0.1<br>3.6<br>1 V <sub>DD</sub> +0.1<br>1 — V <sub>DD</sub> +0.1<br>5 |      |
| I <sub>INJPAD</sub>              | SR | Injected input current on any pin during overload condition                                   | _                                                                   | -5                                                                                                                                                                                                                                                                                | 5                                                                                                                  | mA   |
| I <sub>INJSUM</sub>              | SR | Absolute sum of all injected input currents during overload condition                         | _                                                                   | -50                                                                                                                                                                                                                                                                               | 50                                                                                                                 |      |
| TV <sub>DD</sub>                 | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup>                                 | _                                                                   | —                                                                                                                                                                                                                                                                                 | 0.25                                                                                                               | V/µs |
| T <sub>A C-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                                                                   | -40                                                                                                                                                                                                                                                                               | 85                                                                                                                 | °C   |
| T <sub>J C-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                                                                   | -40                                                                                                                                                                                                                                                                               | 110                                                                                                                |      |
| T <sub>A V-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                                                                   | -40                                                                                                                                                                                                                                                                               | 105                                                                                                                |      |
| T <sub>J V-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                                                                   | -40                                                                                                                                                                                                                                                                               | 130                                                                                                                |      |
| T <sub>A M-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                                                                   | -40                                                                                                                                                                                                                                                                               | 125                                                                                                                |      |
| T <sub>J M-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                                                                   | -40                                                                                                                                                                                                                                                                               | 150                                                                                                                |      |

<sup>1 100</sup> nF capacitance needs to be provided between each V<sub>DD</sub>/V<sub>SS</sub> pair

 $<sup>^2~</sup>$  330 nF capacitance needs to be provided between each  $\rm V_{DD\_LV}/\rm V_{SS\_LV}$  supply pair.

<sup>400</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics).

 $<sup>^4</sup>$  100 nF capacitance needs to be provided between  $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$  pair.

Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset.

<sup>&</sup>lt;sup>6</sup> Guaranteed by device validation

#### **Electrical characteristics**

Table 7. Recommended operating conditions (5.0 V)

| Cumbal                           |    | Davamatav                                                                                     | Candikiana                  | Va                   | Unit                                                                    |      |
|----------------------------------|----|-----------------------------------------------------------------------------------------------|-----------------------------|----------------------|-------------------------------------------------------------------------|------|
| Symbol                           |    | Parameter                                                                                     | Conditions                  | Min                  | Max                                                                     | Unit |
| V <sub>SS</sub>                  | SR | Digital ground on VSS_HV pins                                                                 | _                           | 0                    | 0                                                                       | ٧    |
| V <sub>DD</sub> <sup>1</sup>     | SR | Voltage on VDD_HV pins with respect to                                                        | _                           | 4.5                  | 5.5                                                                     | ٧    |
|                                  |    | ground (V <sub>SS</sub> )                                                                     | Voltage drop <sup>2</sup>   | 3.0                  | 5.5                                                                     |      |
| V <sub>SS_LV</sub> <sup>3</sup>  | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _                           | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1                                                    | V    |
| V <sub>DD_BV</sub> <sup>4</sup>  | SR | Voltage on VDD_BV pin (regulator supply) with respect to ground (V <sub>SS</sub> )            | _                           | 4.5                  | 5.5                                                                     | ٧    |
|                                  |    |                                                                                               | Voltage drop <sup>2</sup>   | 3.0                  | 5.5                                                                     |      |
|                                  |    |                                                                                               | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1                                                    |      |
| V <sub>SS_ADC</sub>              | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (VSS                         | _                           | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1                                                    | V    |
| V <sub>DD_ADC</sub> <sup>5</sup> | SR | Voltage on VDD_HV_ADC pin (ADC                                                                | _                           | 4.5                  | 5.5                                                                     | ٧    |
|                                  |    | reference) with respect to ground (V <sub>SS</sub> )                                          | Voltage drop <sup>2</sup>   | 3.0                  | 5.5                                                                     |      |
|                                  |    |                                                                                               | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | 5.5<br>5.5<br>1.1 V <sub>DD</sub> +0.1<br>1.1 —<br>V <sub>DD</sub> +0.1 |      |
| V <sub>IN</sub>                  | SR | , , , ,                                                                                       | _                           | V <sub>SS</sub> -0.1 | _                                                                       | ٧    |
|                                  |    | ground (V <sub>SS</sub> )                                                                     | Relative to V <sub>DD</sub> | _                    | V <sub>DD</sub> +0.1                                                    |      |
| I <sub>INJPAD</sub>              | SR | Injected input current on any pin during overload condition                                   | _                           | -5                   | 5                                                                       | mA   |
| I <sub>INJSUM</sub>              | SR | Absolute sum of all injected input currents during overload condition                         | _                           | -50                  | 50                                                                      |      |
| TV <sub>DD</sub>                 | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup>                                 | _                           | _                    | 0.25                                                                    | V/µs |
| T <sub>A C-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                           | -40                  | 85                                                                      | °C   |
| T <sub>J C-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                           | -40                  | 110                                                                     |      |
| T <sub>A V-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                           | -40                  | 105                                                                     |      |
| T <sub>J V-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                           | -40                  | 130                                                                     | 1    |
| T <sub>A M-Grade Part</sub>      | SR | Ambient temperature under bias                                                                | _                           | -40                  | 125                                                                     |      |
| T <sub>J M-Grade Part</sub>      | SR | Junction temperature under bias                                                               | _                           | -40                  | 150                                                                     |      |

<sup>1 100</sup> nF capacitance needs to be provided between each V<sub>DD</sub>/V<sub>SS</sub> pair.

<sup>&</sup>lt;sup>2</sup> Full device operation is guaranteed by design when the voltage drops below 4.5 V down to 3.0 V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits.

 $<sup>^3</sup>$  330 nF capacitance needs to be provided between each  $V_{DD\_LV}/V_{SS\_LV}$  supply pair.

<sup>4 100</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics).

 $<sup>^{5}</sup>$  100 nF capacitance needs to be provided between  $V_{DD\_ADC}/V_{SS\_ADC}$  pair.

<sup>&</sup>lt;sup>6</sup> Guaranteed by device validation

#### **NOTE**

RAM data retention is guaranteed with  $V_{DD\ LV}$  not below 1.08 V.

### 4.6 Thermal characteristics

## 4.6.1 Package thermal characteristics

Table 8. LQFP thermal characteristics<sup>1</sup>

| Sym             | bol | С | Parameter                                           | Conditions <sup>2</sup> | Pin count | Value         | Unit |
|-----------------|-----|---|-----------------------------------------------------|-------------------------|-----------|---------------|------|
| $R_{\theta JA}$ | CC  | D | Thermal resistance,                                 | Single-layer board - 1s | 64        | TBD           | °C/W |
|                 |     |   | junction-to-ambient natural convection <sup>3</sup> |                         | 100       | 64            |      |
|                 |     |   |                                                     |                         | 144       | 64            |      |
|                 |     |   |                                                     | Four-layer board - 2s2p | 64        | TBD           |      |
|                 |     |   |                                                     | 100                     | 51        |               |      |
|                 |     |   |                                                     |                         | 144       | TBD 64 64 TBD |      |
| $R_{\theta JB}$ | CC  | D | Thermal resistance,                                 | Single-layer board - 1s | 64 TBD    | °C/W          |      |
|                 |     |   | junction-to-board <sup>4</sup>                      |                         | 100       | 36            |      |
|                 |     |   |                                                     |                         | 144       | 37            |      |
|                 |     |   |                                                     | Four-layer board - 2s2p | 64        | TBD           |      |
|                 |     |   |                                                     |                         | 100       | 34            | -    |
|                 |     |   |                                                     |                         | 144       | 35            |      |
| $R_{\theta JC}$ | CC  | D | Thermal resistance,                                 | Single-layer board - 1s | 64        | TBD           | °C/W |
|                 |     |   | junction-to-case <sup>5</sup>                       |                         | 100       | 22            |      |
|                 |     |   |                                                     |                         | 144       | 22            |      |
|                 |     |   |                                                     | Four-layer board - 2s2p | 64        | TBD           |      |
|                 |     |   |                                                     |                         | 100       | 22            |      |
|                 |     |   |                                                     |                         | 144       | 22            |      |
| $\Psi_{JB}$     | CC  | D | Junction-to-board thermal                           | Single-layer board - 1s | 64        | TBD           | °C/W |
|                 |     |   | characterization parameter, natural convection      |                         | 100       | 33            | 1    |
|                 |     |   |                                                     |                         | 144       | 34            |      |
|                 |     |   |                                                     | Four-layer board - 2s2p | 64        | TBD           |      |
|                 |     |   |                                                     |                         | 100       | 34            | 1    |
|                 |     |   |                                                     |                         | 144       | 35            |      |

#### **Electrical characteristics**

Table 8. LQFP thermal characteristics<sup>1</sup> (continued)

| Sym             | bol | С                                              | Parameter               | Conditions <sup>2</sup> | Pin count | Value | Unit |
|-----------------|-----|------------------------------------------------|-------------------------|-------------------------|-----------|-------|------|
| $\Psi_{\sf JC}$ | CC  | D                                              |                         | Single-layer board - 1s | 64        | TBD   | °C/W |
|                 |     | characterization parameter, natural convection | Four-layer board - 2s2p | 100                     | 9         |       |      |
|                 |     |                                                |                         | 144                     | 10        |       |      |
|                 |     |                                                |                         | 64                      | TBD       |       |      |
|                 |     |                                                |                         | 100                     | 9         |       |      |
|                 |     |                                                | 144                     | 10                      |           |       |      |

<sup>1</sup> Thermal characteristics are based on simulation.

 $<sup>^2~</sup>V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_A$  = -40 to 125 °C

Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>.

Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as R<sub>thJB</sub>.

Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. When Greek letters are not available, the symbols are typed as R<sub>th,IC</sub>.

### 4.6.2 Power considerations

The average chip-junction temperature, T<sub>I</sub>, in degrees Celsius, may be calculated using Equation 1:

$$T_{J} = T_{A} + (P_{D} \times R_{\theta J A})$$
 Eqn. 1

Where:

T<sub>A</sub> is the ambient temperature in °C.

 $R_{\theta JA}$  is the package junction-to-ambient thermal resistance, in °C/W.

 $P_D$  is the sum of  $P_{INT}$  and  $P_{I/O}$  ( $P_D = P_{INT} + P_{I/O}$ ).

P<sub>INT</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in watts. This is the chip internal power.

P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined.

Most of the time for the applications,  $P_{I/O} < P_{INT}$  and may be neglected. On the other hand,  $P_{I/O}$  may be significant, if the device is configured to continuously drive external modules and/or memories.

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is given by:

$$P_D = K / (T_A + 273 \, ^{\circ}C)$$
 Eqn. 2

Therefore, solving equations 1 and 2:

$$K = P_D x (T_A + 273 °C) + R_{0.1A} x P_D^2$$
 Eqn. 3

Where:

K is a constant for the particular part, which may be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  may be obtained by solving equations 1 and 2 iteratively for any value of  $T_A$ .

### 4.7 I/O pad electrical characteristics

## 4.7.1 I/O pad types

The device provides four main I/O pad types depending on the associated alternate functions:

- Slow pads—These pads are the most common pads, providing a good compromise between transition time and low
  electromagnetic emission.
- Medium pads—These pads provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission.
- Fast pads—These pads provide maximum speed. There are used for improved Nexus debugging capability.
- Input only pads—These pads are associated to ADC channels and the external 32 kHz crystal oscillator (SXOSC) providing low input leakage.

Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance.

### 4.7.2 I/O input DC characteristics

Table 9 provides input DC electrical characteristics as described in Figure 7.

Figure 7. I/O input DC electrical characteristics definition



Table 9. I/O input DC electrical characteristics

| Symbol                        |     | С | Parameter                               | Condit          |                         | Unit |                      |                     |        |
|-------------------------------|-----|---|-----------------------------------------|-----------------|-------------------------|------|----------------------|---------------------|--------|
| - Cynns                       | ,,, | • | T didinotor                             | Contain         |                         | Min  | Тур                  | Max                 | O.I.I. |
| V <sub>IH</sub>               | SR  | Р | Input high level CMOS (Schmitt Trigger) | _               | 0.65V <sub>DD</sub>     | _    | V <sub>DD</sub> +0.4 | V                   |        |
| V <sub>IL</sub>               | SR  | Р | Input low level CMOS (Schmitt Trigger)  | _               |                         | -0.4 | _                    | 0.35V <sub>DD</sub> |        |
| V <sub>HYS</sub>              | CC  | О | Input hysteresis CMOS (Schmitt Trigger) | _               | 0.1V <sub>DD</sub>      | _    | _                    |                     |        |
| I <sub>LKG</sub>              | СС  | Р | Digital input leakage                   | No injection    | T <sub>A</sub> = -40 °C | _    | 2                    | _                   | nA     |
|                               |     | Р |                                         | on adjacent pin | T <sub>A</sub> = 25 °C  | _    | 2                    | _                   |        |
|                               |     | D |                                         |                 | T <sub>A</sub> = 105 °C | _    | 12                   | 500                 |        |
|                               |     | Р |                                         |                 | T <sub>A</sub> = 125 °C | _    | 70                   | 1000                |        |
| W <sub>FI</sub> <sup>2</sup>  | SR  | Р | Wakeup input filtered pulse             | _               |                         | _    | _                    | 40                  | ns     |
| W <sub>NFI</sub> <sup>2</sup> | SR  | Р | Wakeup input not filtered pulse         | _               | _                       | 1000 | _                    | _                   | ns     |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = –40 to 125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> In the range from 40 to 1000 ns, pulses can be filtered or not filtered, according to operating temperature and voltage.

## 4.7.3 I/O output DC characteristics

The following tables provide DC characteristics for bidirectional pads:

- Table 10 provides weak pull figures. Both pull-up and pull-down resistances are supported.
- Table 11 provides output driver characteristics for I/O pads when in SLOW configuration.
- Table 12 provides output driver characteristics for I/O pads when in MEDIUM configuration.
- Table 13 provides output driver characteristics for I/O pads when in FAST configuration.

Table 10. I/O pull-up/pull-down DC electrical characteristics

| Syml                | hol | С | Parameter              | neter Conditions <sup>1</sup>                      |                 |     | Unit        |     |    |
|---------------------|-----|---|------------------------|----------------------------------------------------|-----------------|-----|-------------|-----|----|
| Jynn                | 001 | C | raiametei              | Conditions                                         | •               | Min | Min Typ Max |     |    |
| II <sub>WPU</sub> I | CC  | Р | Weak pull-up current   | $V_{IN} = V_{IL}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0     | 10  | _           | 150 | μΑ |
|                     |     | С | absolute value         |                                                    | $PAD3V5V = 1^2$ | 10  | _           | 250 |    |
|                     |     | Р |                        | $V_{IN} = V_{IL}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1     | 10  | _           | 150 |    |
| II <sub>WPD</sub> I | CC  |   | Weak pull-down current | $V_{IN} = V_{IH}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0     | 10  | _           | 150 | μΑ |
|                     | •   | С | absolute value         |                                                    | PAD3V5V = 1     | 10  | _           | 250 |    |
|                     |     | Р |                        | $V_{IN} = V_{IH}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1     | 10  | _           | 150 |    |

 $<sup>^{</sup>I}$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = -40 to 125 °C, unless otherwise specified.

Table 11. SLOW configuration output buffer electrical characteristics

| Sym             | hol | С | Parameter                               |           | Conditions <sup>1</sup>                                                               |                      | Value |                    | Unit  |
|-----------------|-----|---|-----------------------------------------|-----------|---------------------------------------------------------------------------------------|----------------------|-------|--------------------|-------|
| Jyiii           |     | Ü | i diametei                              |           | Conditions                                                                            | Min                  | Тур   | Max                | Oilit |
| V <sub>OH</sub> | CC  | Р | Output high level<br>SLOW configuration | Push Pull | $I_{OH}$ = -2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)             | 0.8V <sub>DD</sub>   | _     | _                  | V     |
|                 |     | С |                                         |           | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub>   | _     | _                  |       |
|                 |     | С |                                         |           | $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended)             | V <sub>DD</sub> -0.8 | _     | _                  |       |
| V <sub>OL</sub> | СС  | Р | Output low level<br>SLOW configuration  | Push Pull | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)              | _                    | _     | 0.1V <sub>DD</sub> | V     |
|                 |     | С |                                         |           | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$  | _                    | _     | 0.1V <sub>DD</sub> |       |
|                 |     | С |                                         |           | $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)              |                      | _     | 0.5                |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

<sup>&</sup>lt;sup>2</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

Table 12. MEDIUM configuration output buffer electrical characteristics

| Sym             | nbol | С | Parameter                                |           | Conditions <sup>1</sup>                                                                             |                      | Value |                    | Unit  |
|-----------------|------|---|------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------|----------------------|-------|--------------------|-------|
| Jyli            | iboi | Ü | Farameter                                |           | Conditions                                                                                          | Min                  | Тур   | Max                | Oiiii |
| V <sub>OH</sub> | СС   | С | Output high level MEDIUM configuration   | Push Pull | $I_{OH} = -3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$               | 0.8V <sub>DD</sub>   | _     | _                  | ٧     |
|                 |      | Р |                                          |           | $I_{OH} = -2$ mA,<br>$V_{DD} = 5.0$ V $\pm$ 10%, PAD3V5V $=$ 0<br>(recommended)                     | 0.8V <sub>DD</sub>   | _     | _                  |       |
|                 |      | С |                                          |           | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$               | 0.8V <sub>DD</sub>   | _     | _                  |       |
|                 |      | С |                                          |           | $I_{OH} = -1$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended)                           | V <sub>DD</sub> -0.8 | _     | _                  |       |
|                 |      | С |                                          |           | $I_{OH} = -100 \mu A,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                    | 0.8V <sub>DD</sub>   | _     | _                  |       |
| V <sub>OL</sub> | СС   | С | Output low level<br>MEDIUM configuration | Push Pull | $I_{OL} = 3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                | _                    | _     | 0.2V <sub>DD</sub> | V     |
|                 |      | Р |                                          |           | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)                            | _                    | _     | 0.1V <sub>DD</sub> |       |
|                 |      | С |                                          |           | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$                | _                    | _     | 0.1V <sub>DD</sub> |       |
|                 |      | С |                                          |           | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended) | _                    | _     | 0.5                |       |
|                 |      | С |                                          |           | $I_{OH} = 100 \mu A,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                    | _     | 0.1V <sub>DD</sub> |       |

 $<sup>1</sup> V_{DD} = 3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ ,  $T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ , unless otherwise specified

Table 13. FAST configuration output buffer electrical characteristics

| Sym             | Symbol C Parameter | Parameter |                                      | Conditions <sup>1</sup> |                                                                                        |                      | Unit        |   |   |
|-----------------|--------------------|-----------|--------------------------------------|-------------------------|----------------------------------------------------------------------------------------|----------------------|-------------|---|---|
| Oy              | 1001               |           | rarameter                            |                         | Conditions                                                                             | Min                  | Min Typ Max |   |   |
| V <sub>OH</sub> | СС                 |           | Output high level FAST configuration | Push<br>Pull            | $I_{OH} = -14$ mA,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub>   |             | _ | V |
|                 |                    | С         |                                      |                         | $I_{OH} = -7\text{mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$    | 0.8V <sub>DD</sub>   |             | _ |   |
|                 |                    | С         |                                      |                         | $I_{OH} = -11$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended)             | V <sub>DD</sub> -0.8 | _           | _ |   |

The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

Table 13. FAST configuration output buffer electrical characteristics (continued)

| Sym             | hol  | ( | Parameter                              |              | Conditions <sup>1</sup>                                                     | Value |     |                    | Unit |
|-----------------|------|---|----------------------------------------|--------------|-----------------------------------------------------------------------------|-------|-----|--------------------|------|
| Oy              | 1001 | ) | rarameter                              |              | Conditions                                                                  | Min   | Тур | Max                | Oint |
| V <sub>OL</sub> | СС   |   | Output low level<br>FAST configuration | Push<br>Pull | $I_{OL}$ = 14mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)    | _     | _   | 0.1V <sub>DD</sub> | V    |
|                 |      | С |                                        |              | $I_{OL} = 7mA,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | _     | _   | 0.1V <sub>DD</sub> |      |
|                 |      | С |                                        |              | $I_{OL}$ = 11mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)    | _     | _   | 0.5                |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = –40 to 125 °C, unless otherwise specified

# 4.7.4 Output pin transition times

**Table 14. Output pin transition times** 

| Cum             | hal  | С | Dorometer                                      |                                                         | onditions <sup>1</sup>             |     | Value |     | Unit |
|-----------------|------|---|------------------------------------------------|---------------------------------------------------------|------------------------------------|-----|-------|-----|------|
| Sym             | IDOI | C | Parameter                                      |                                                         | onditions                          | Min | Тур   | Max | Unit |
| T <sub>tr</sub> | СС   | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF                                  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 50  | ns   |
|                 |      | T | SLOW configuration                             | C <sub>L</sub> = 50 pF                                  | PAD3V5V = 0                        |     | _     | 100 |      |
|                 |      | D |                                                | C <sub>L</sub> = 100 pF                                 |                                    | -   | _     | 125 |      |
|                 |      | D |                                                | $C_L = 25 \text{ pF}$ $V_{DD} = 3.3 \text{ V} \pm 10\%$ |                                    | _   | _     | 50  |      |
|                 |      | Т |                                                | C <sub>L</sub> = 50 pF                                  | PAD3V5V = 1                        |     | _     | 100 |      |
|                 |      | D |                                                | C <sub>L</sub> = 100 pF                                 |                                    | -   | _     | 125 |      |
| T <sub>tr</sub> | СС   | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF                                  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 10  | ns   |
|                 |      | Т | MEDIUM configuration                           | C <sub>L</sub> = 50 pF                                  | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1   | _   | _     | 20  |      |
|                 |      | D |                                                | C <sub>L</sub> = 100 pF                                 |                                    | -   | _     | 40  |      |
|                 |      | D |                                                |                                                         | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ |     | _     | 12  |      |
|                 |      | Т |                                                | C <sub>L</sub> = 50 pF                                  | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1   |     | _     | 25  |      |
|                 |      | D |                                                | C <sub>L</sub> = 100 pF                                 |                                    | -   | _     | 40  |      |
| T <sub>tr</sub> | СС   | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF                                  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ |     | _     | 4   | ns   |
|                 |      |   | FAST configuration                             | C <sub>L</sub> = 50 pF                                  | PAD3V5V = 0                        | _   | _     | 6   |      |
|                 |      |   |                                                | C <sub>L</sub> = 100 pF                                 |                                    |     | _     | 12  |      |
|                 |      |   |                                                | C <sub>L</sub> = 25 pF                                  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ |     | _     | 4   |      |
|                 |      |   | C <sub>L</sub> = 50 pF                         | PAD3V5V = 1                                             | _                                  | _   | 7     |     |      |
|                 |      |   |                                                | C <sub>L</sub> = 100 pF                                 |                                    | _   | _     | 12  |      |

 $<sup>^{1}~</sup>V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = –40 to 125 °C, unless otherwise specified

#### MPC5604B/C Microcontroller Data Sheet, Rev. 7

The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

## 4.7.5 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in Table 15.

Table 16 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the  $I_{AVGSEG}$  maximum value.

In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the  $I_{DYNSEG}$  maximum value.

Table 15. I/O supply segment

| Package                 |             | Supply segment  |               |               |           |   |  |  |  |  |  |  |
|-------------------------|-------------|-----------------|---------------|---------------|-----------|---|--|--|--|--|--|--|
| rackage                 | 1           | 2               | 3             | 4             | 5         | 6 |  |  |  |  |  |  |
| 208 MAPBGA <sup>1</sup> | Equivale    | ent to 144 LQFP | tribution     | MCKO          | MDOn/MSEO |   |  |  |  |  |  |  |
| 144 LQFP                | pin20-pin49 | pin51-pin99     | pin100-pin122 | pin 123-pin19 | _         | _ |  |  |  |  |  |  |
| 100 LQFP                | pin16-pin35 | pin37-pin69     | pin70-pin83   | pin 84-pin15  | _         | _ |  |  |  |  |  |  |
| 64 LQFP <sup>2</sup>    | pin8-pin26  | pin28-pin55     | pin56-pin7    | _             | _         | _ |  |  |  |  |  |  |

<sup>1 208</sup> MAPBGA available only as development package for Nexus2+

Table 16. I/O consumption

| Symbol                             |    | С | Parameter                      | Conditions <sup>1</sup> |                                                   |             | Value |     | Unit |
|------------------------------------|----|---|--------------------------------|-------------------------|---------------------------------------------------|-------------|-------|-----|------|
| Cymbol                             |    |   | T diameter                     | John                    | 110113                                            | Min Typ Max |       |     | Oint |
| I <sub>SWTSLW</sub> , <sup>2</sup> | СС | D | for SLOW                       | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 |             |       | 20  | mA   |
|                                    |    |   | configuration                  |                         | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 |             |       | 16  |      |
| I <sub>SWTMED</sub> <sup>2</sup>   | СС | D | Dynamic I/O current for MEDIUM | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 |             |       | 29  | mA   |
|                                    |    |   | configuration                  |                         | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 |             |       | 17  |      |
| I <sub>SWTFST</sub> <sup>2</sup>   | CC | D | Dynamic I/O current for FAST   | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 |             |       | 110 | mA   |
|                                    |    |   | configuration                  |                         | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _           | _     | 50  |      |

 $<sup>^{2}</sup>$  C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF).

<sup>&</sup>lt;sup>2</sup> All 64 LQFPinformation is indicative and must be confirmed during silicon validation.

Table 16. I/O consumption (continued)

| Symbol              | Symbol C Parameter |   | Parameter                                                                   | Condi                                     | tions1                             |     | Value |      | Unit  |
|---------------------|--------------------|---|-----------------------------------------------------------------------------|-------------------------------------------|------------------------------------|-----|-------|------|-------|
| Symbol              |                    |   | Farameter                                                                   | Condi                                     | uons                               | Min | Тур   | Max  | Oiiii |
| I <sub>RMSSLW</sub> | CC                 | D | Root medium square                                                          | C <sub>L</sub> = 25 pF, 2 MHz             | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 2.3  | mA    |
|                     |                    |   | I/O current for SLOW configuration                                          | C <sub>L</sub> = 25 pF, 4 MHz             | PAD3V5V = 0                        | _   | _     | 3.2  |       |
|                     |                    |   | 9                                                                           | C <sub>L</sub> = 100 pF, 2 MHz            |                                    | _   | _     | 6.6  | 1     |
|                     |                    |   |                                                                             | C <sub>L</sub> = 25 pF, 2 MHz             | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 1.6  |       |
|                     |                    |   | $\frac{C_L = 25 \text{ pF, 4 MHz}}{C_L = 25 \text{ pF, 4 MHz}} PAD3V5V = 1$ |                                           | PAD3V5V = 1                        | _   | _     | 2.3  |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 100 pF, 2 MHz            |                                    | _   | _     | 4.7  |       |
| I <sub>RMSMED</sub> | CC                 | D | Root medium square                                                          | C <sub>L</sub> = 25 pF, 13 MHz            | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 6.6  | mA    |
|                     |                    |   | I/O current for MEDIUM                                                      | C <sub>L</sub> = 25 pF, 40 MHz            | PAD3V5V = 0                        | _   | _     | 13.4 |       |
|                     |                    |   | configuration                                                               | C <sub>L</sub> = 100 pF, 13 MHz           |                                    | _   | _     | 18.3 |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 25 pF, 13 MHz            | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 5    |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 25 pF, 40 MHz            | PAD3V5V = 1                        | _   | _     | 8.5  |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 100 pF, 13 MHz           |                                    | _   | _     | 11   |       |
| I <sub>RMSFST</sub> | CC                 | D |                                                                             | C <sub>L</sub> = 25 pF, 40 MHz            | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 22   | mA    |
|                     |                    |   | I/O current for FAST configuration                                          | C <sub>L</sub> = 25 pF, 64 MHz            | PAD3V5V = 0                        | _   | _     | 33   |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 100 pF, 40 MHz           |                                    | _   | _     | 56   |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 25 pF, 40 MHz            | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 14   |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 25 pF, 64 MHz            | PAD3V5V = 1                        | _   | _     | 20   |       |
|                     |                    |   |                                                                             | C <sub>L</sub> = 100 pF, 40 MHz           |                                    | _   | _     | 35   |       |
| I <sub>AVGSEG</sub> | SR                 | D | Sum of all the static                                                       | $V_{DD} = 5.0 \text{ V} \pm 10\%, P_{DD}$ | AD3V5V = 0                         | _   | _     | 70   | mA    |
|                     |                    |   | I/O current within a supply segment                                         | $V_{DD} = 3.3 \text{ V} \pm 10\%, P_{DD}$ | AD3V5V = 1                         | _   | _     | 65   |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to125 °C, unless otherwise specified

Table 17 provides the weight of concurrent switching I/Os.

In order to ensure device functionality, the sum of the weight of concurrent switching I/Os on a single segment should remain below the 100%.

Table 17. I/O weight<sup>1</sup>

|        |                    | 144/1              | 00 LQFP              |                      | 64 LQFP <sup>2</sup> |                    |                      |                      |  |  |
|--------|--------------------|--------------------|----------------------|----------------------|----------------------|--------------------|----------------------|----------------------|--|--|
| PAD    | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 | Weight 5V<br>SRE=0   | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 |  |  |
| PB[3]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PC[9]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PC[14] | 9%                 | _                  | 11%                  | _                    | 9%                   | _                  | 11%                  | _                    |  |  |
| PC[15] | 9%                 | 13%                | 11%                  | 12%                  | 9%                   | 13%                | 11%                  | 12%                  |  |  |

#### MPC5604B/C Microcontroller Data Sheet, Rev. 7

<sup>&</sup>lt;sup>2</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition.

Table 17. I/O weight<sup>1</sup>

|        |                    | 144/1              | 00 LQFP              |                      | 64 LQFP <sup>2</sup> |                    |                      |                      |  |  |
|--------|--------------------|--------------------|----------------------|----------------------|----------------------|--------------------|----------------------|----------------------|--|--|
| PAD    | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 | Weight 5V<br>SRE=0   | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 |  |  |
| PG[5]  | 9%                 | _                  | 11%                  | _                    | 9%                   | _                  | 11%                  | _                    |  |  |
| PG[4]  | 9%                 | 12%                | 10%                  | 11%                  | 9%                   | 12%                | 10%                  | 11%                  |  |  |
| PG[3]  | 9%                 | _                  | 10%                  | _                    | 9%                   | _                  | 10%                  | _                    |  |  |
| PG[2]  | 8%                 | 12%                | 10%                  | 10%                  | 8%                   | 12%                | 10%                  | 10%                  |  |  |
| PA[2]  | 8%                 | _                  | 9%                   | _                    | 8%                   | _                  | 9%                   | _                    |  |  |
| PE[0]  | 8%                 | _                  | 9%                   | _                    | 8%                   | _                  | 9%                   | _                    |  |  |
| PA[1]  | 7%                 | _                  | 9%                   | _                    | 7%                   | _                  | 9%                   | _                    |  |  |
| PE[1]  | 7%                 | 10%                | 8%                   | 9%                   | 7%                   | 10%                | 8%                   | 9%                   |  |  |
| PE[8]  | 7%                 | 9%                 | 8%                   | 8%                   | 7%                   | 9%                 | 8%                   | 8%                   |  |  |
| PE[9]  | 6%                 | _                  | 7%                   | _                    | 6%                   | _                  | 7%                   | _                    |  |  |
| PE[10] | 6%                 | _                  | 7%                   | _                    | 6%                   | _                  | 7%                   | _                    |  |  |
| PA[0]  | 5%                 | 8%                 | 6%                   | 7%                   | 5%                   | 8%                 | 6%                   | 7%                   |  |  |
| PE[11] | 5%                 | _                  | 6%                   | _                    | 5%                   | _                  | 6%                   | _                    |  |  |
| PG[9]  | 9%                 | _                  | 10%                  | _                    | 9%                   | _                  | 10%                  | _                    |  |  |
| PG[8]  | 9%                 | _                  | 11%                  | _                    | 9%                   | _                  | 11%                  | _                    |  |  |
| PC[11] | 9%                 | _                  | 11%                  | _                    | 9%                   | _                  | 11%                  | _                    |  |  |
| PC[10] | 9%                 | 13%                | 11%                  | 12%                  | 9%                   | 13%                | 11%                  | 12%                  |  |  |
| PG[7]  | 10%                | 14%                | 11%                  | 12%                  | 10%                  | 14%                | 11%                  | 12%                  |  |  |
| PG[6]  | 10%                | 14%                | 12%                  | 12%                  | 10%                  | 14%                | 12%                  | 12%                  |  |  |
| PB[0]  | 10%                | 14%                | 12%                  | 12%                  | 10%                  | 14%                | 12%                  | 12%                  |  |  |
| PB[1]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PF[9]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PF[8]  | 10%                | 15%                | 12%                  | 13%                  | 10%                  | 15%                | 12%                  | 13%                  |  |  |
| PF[12] | 10%                | 15%                | 12%                  | 13%                  | 10%                  | 15%                | 12%                  | 13%                  |  |  |
| PC[6]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PC[7]  | 10%                | _                  | 12%                  | _                    | 10%                  | _                  | 12%                  | _                    |  |  |
| PF[10] | 10%                | 14%                | 12%                  | 12%                  | 10%                  | 14%                | 12%                  | 12%                  |  |  |
| PF[11] | 10%                | _                  | 11%                  | _                    | 10%                  | _                  | 11%                  | _                    |  |  |
| PA[15] | 9%                 | 12%                | 10%                  | 11%                  | 9%                   | 12%                | 10%                  | 11%                  |  |  |
| PF[13] | 8%                 | _                  | 10%                  | _                    | 8%                   | _                  | 10%                  | _                    |  |  |
| PA[14] | 8%                 | 11%                | 9%                   | 10%                  | 8%                   | 11%                | 9%                   | 10%                  |  |  |
| PA[4]  | 8%                 | _                  | 9%                   | _                    | 8%                   | _                  | 9%                   | _                    |  |  |
| PA[13] | 7%                 | 10%                | 9%                   | 9%                   | 7%                   | 10%                | 9%                   | 9%                   |  |  |

Table 17. I/O weight<sup>1</sup>

|        |                    | 144/1              | 00 LQFP              |                      | 64 LQFP <sup>2</sup> |                    |                      |                      |  |  |
|--------|--------------------|--------------------|----------------------|----------------------|----------------------|--------------------|----------------------|----------------------|--|--|
| PAD    | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 | Weight 5V<br>SRE=0   | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 |  |  |
| PA[12] | 7%                 | _                  | 8%                   | _                    | 7%                   | _                  | 8%                   | _                    |  |  |
| PB[9]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PB[8]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PB[10] | 6%                 | _                  | 7%                   | _                    | 6%                   | _                  | 7%                   | _                    |  |  |
| PF[0]  | 6%                 | _                  | 7%                   | _                    | 6%                   | _                  | 7%                   | _                    |  |  |
| PF[1]  | 7%                 | _                  | 8%                   | _                    | 7%                   | _                  | 8%                   | _                    |  |  |
| PF[2]  | 7%                 | _                  | 8%                   | _                    | 7%                   | _                  | 8%                   | _                    |  |  |
| PF[3]  | 7%                 | _                  | 9%                   | _                    | 8%                   | _                  | 9%                   | _                    |  |  |
| PF[4]  | 8%                 | _                  | 9%                   | _                    | 8%                   | _                  | 9%                   | _                    |  |  |
| PF[5]  | 8%                 | _                  | 10%                  | _                    | 8%                   | _                  | 10%                  | _                    |  |  |
| PF[6]  | 8%                 | _                  | 10%                  | _                    | 9%                   | _                  | 10%                  | _                    |  |  |
| PF[7]  | 9%                 | _                  | 10%                  | _                    | 9%                   | _                  | 11%                  | _                    |  |  |
| PD[0]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[1]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[2]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[3]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[4]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[5]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[6]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[7]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PD[8]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PB[4]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 1%                   | _                    |  |  |
| PB[5]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PB[6]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PB[7]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PD[9]  | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PD[10] | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PD[11] | 1%                 | _                  | 1%                   | _                    | 1%                   | _                  | 2%                   | _                    |  |  |
| PB[11] | 11%                | _                  | 13%                  | _                    | 17%                  | _                  | 21%                  | _                    |  |  |
| PD[12] | 11%                | _                  | 13%                  | _                    | 18%                  | _                  | 21%                  | _                    |  |  |
| PB[12] | 11%                | _                  | 13%                  | _                    | 18%                  | _                  | 21%                  | _                    |  |  |
| PD[13] | 10%                | _                  | 12%                  | _                    | 18%                  | _                  | 21%                  | _                    |  |  |
| PB[13] | 10%                | _                  | 12%                  | _                    | 18%                  | _                  | 21%                  | _                    |  |  |

Table 17. I/O weight<sup>1</sup>

|        |                    | 144/1              | 00 LQFP              |                      |                    | 64                 | LQFP <sup>2</sup>    |                      |
|--------|--------------------|--------------------|----------------------|----------------------|--------------------|--------------------|----------------------|----------------------|
| PAD    | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 |
| PD[14] | 10%                | _                  | 12%                  | _                    | 18%                | _                  | 21%                  | _                    |
| PB[14] | 10%                | _                  | 12%                  | _                    | 18%                | _                  | 21%                  | _                    |
| PD[15] | 10%                | _                  | 11%                  | _                    | 18%                | _                  | 21%                  | _                    |
| PB[15] | 9%                 | _                  | 11%                  | _                    | 18%                | _                  | 21%                  | _                    |
| PA[3]  | 9%                 | _                  | 11%                  | _                    | 18%                | _                  | 21%                  | _                    |
| PG[13] | 9%                 | 13%                | 10%                  | 11%                  | 18%                | 26%                | 21%                  | 23%                  |
| PG[12] | 9%                 | 12%                | 10%                  | 11%                  | 18%                | 26%                | 21%                  | 23%                  |
| PH[0]  | 5%                 | 8%                 | 6%                   | 7%                   | 18%                | 26%                | 21%                  | 23%                  |
| PH[1]  | 5%                 | 7%                 | 6%                   | 6%                   | 18%                | 26%                | 21%                  | 23%                  |
| PH[2]  | 5%                 | 6%                 | 5%                   | 6%                   | 18%                | 25%                | 21%                  | 22%                  |
| PH[3]  | 4%                 | 6%                 | 5%                   | 5%                   | 18%                | 25%                | 21%                  | 22%                  |
| PG[1]  | 4%                 | _                  | 4%                   | _                    | 18%                | _                  | 21%                  | _                    |
| PG[0]  | 3%                 | 4%                 | 4%                   | 4%                   | 17%                | 25%                | 21%                  | 22%                  |
| PF[15] | 3%                 | _                  | 4%                   | _                    | 17%                | _                  | 20%                  | _                    |
| PF[14] | 4%                 | 5%                 | 5%                   | 5%                   | 16%                | 23%                | 20%                  | 21%                  |
| PE[13] | 4%                 | _                  | 5%                   | _                    | 16%                | _                  | 19%                  | _                    |
| PA[7]  | 5%                 | _                  | 6%                   | _                    | 16%                | _                  | 19%                  | _                    |
| PA[8]  | 5%                 | _                  | 6%                   | _                    | 16%                | _                  | 19%                  | _                    |
| PA[9]  | 5%                 | _                  | 6%                   | _                    | 15%                | _                  | 18%                  | _                    |
| PA[10] | 6%                 | _                  | 7%                   | _                    | 15%                | _                  | 18%                  | _                    |
| PA[11] | 6%                 | _                  | 8%                   | _                    | 14%                | _                  | 17%                  | _                    |
| PE[12] | 7%                 | _                  | 8%                   | _                    | 11%                | _                  | 14%                  | _                    |
| PG[14] | 7%                 | _                  | 8%                   | _                    | 10%                | _                  | 12%                  | _                    |
| PG[15] | 7%                 | 10%                | 8%                   | 9%                   | 10%                | 14%                | 12%                  | 12%                  |
| PE[14] | 7%                 | _                  | 8%                   | _                    | 9%                 | _                  | 11%                  | _                    |
| PE[15] | 7%                 | 9%                 | 8%                   | 8%                   | 9%                 | 12%                | 10%                  | 11%                  |
| PG[10] | 6%                 | _                  | 8%                   | _                    | 8%                 | _                  | 10%                  | _                    |
| PG[11] | 6%                 | 9%                 | 7%                   | 8%                   | 8%                 | 11%                | 9%                   | 10%                  |
| PC[3]  | 6%                 | _                  | 7%                   | _                    | 7%                 | _                  | 9%                   | _                    |
| PC[2]  | 6%                 | 8%                 | 7%                   | 7%                   | 6%                 | 9%                 | 8%                   | 8%                   |
| PA[5]  | 5%                 | 7%                 | 6%                   | 6%                   | 6%                 | 8%                 | 7%                   | 7%                   |
| PA[6]  | 5%                 | _                  | 6%                   | _                    | 5%                 | _                  | 6%                   | _                    |
| PC[1]  | 5%                 | _                  | 5%                   | _                    | 5%                 | _                  | 5%                   | _                    |

Table 17. I/O weight<sup>1</sup>

|        |                    | 144/1              | 00 LQFP              |                      |                    | 64                 | LQFP <sup>2</sup>    |                      |
|--------|--------------------|--------------------|----------------------|----------------------|--------------------|--------------------|----------------------|----------------------|
| PAD    | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 | Weight 5V<br>SRE=0 | Weight 5V<br>SRE=1 | Weight 3.3V<br>SRE=0 | Weight 3.3V<br>SRE=1 |
| PC[0]  | 6%                 | 9%                 | 7%                   | 8%                   | 6%                 | 9%                 | 7%                   | 8%                   |
| PE[2]  | 7%                 | 10%                | 9%                   | 9%                   | 7%                 | 10%                | 9%                   | 9%                   |
| PE[3]  | 8%                 | 11%                | 9%                   | 9%                   | 8%                 | 11%                | 9%                   | 9%                   |
| PC[5]  | 8%                 | 11%                | 9%                   | 10%                  | 8%                 | 11%                | 9%                   | 10%                  |
| PC[4]  | 8%                 | 12%                | 10%                  | 10%                  | 8%                 | 12%                | 10%                  | 10%                  |
| PE[4]  | 8%                 | 12%                | 10%                  | 11%                  | 8%                 | 12%                | 10%                  | 11%                  |
| PE[5]  | 9%                 | 12%                | 10%                  | 11%                  | 9%                 | 12%                | 10%                  | 11%                  |
| PH[4]  | 9%                 | 13%                | 11%                  | 11%                  | 9%                 | 13%                | 11%                  | 11%                  |
| PH[5]  | 9%                 | _                  | 11%                  | _                    | 9%                 | _                  | 11%                  | _                    |
| PH[6]  | 9%                 | 13%                | 11%                  | 12%                  | 9%                 | 13%                | 11%                  | 12%                  |
| PH[7]  | 9%                 | 13%                | 11%                  | 12%                  | 9%                 | 13%                | 11%                  | 12%                  |
| PH[8]  | 10%                | 14%                | 11%                  | 12%                  | 10%                | 14%                | 11%                  | 12%                  |
| PE[6]  | 10%                | 14%                | 12%                  | 12%                  | 10%                | 14%                | 12%                  | 12%                  |
| PE[7]  | 10%                | 14%                | 12%                  | 12%                  | 10%                | 14%                | 12%                  | 12%                  |
| PC[12] | 10%                | 14%                | 12%                  | 13%                  | 10%                | 14%                | 12%                  | 13%                  |
| PC[13] | 10%                | _                  | 12%                  | _                    | 10%                | _                  | 12%                  | _                    |
| PC[8]  | 10%                | _                  | 12%                  | _                    | 10%                | _                  | 12%                  | _                    |
| PB[2]  | 10%                | 15%                | 12%                  | 13%                  | 10%                | 15%                | 12%                  | 13%                  |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = -40 to125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> All 64 LQFPinformation is indicative and must be confirmed during silicon validation.

# 4.8 RESET electrical characteristics

The device implements a dedicated bidirectional RESET pin.

Figure 8. Start-up reset requirements



Figure 9. Noise filtering on reset signal



Table 18. Reset electrical characteristics

| Cumh                | _1 | • | Dawamatan                                      | Conditions <sup>1</sup>                                                                     |                     | Value |                      | 11   |
|---------------------|----|---|------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|-------|----------------------|------|
| Symb                | OI | С | Parameter                                      | Conditions                                                                                  | Min                 | Тур   | Max                  | Unit |
| V <sub>IH</sub>     | SR | P | Input High Level CMOS (Schmitt Trigger)        | _                                                                                           | 0.65V <sub>DD</sub> | _     | V <sub>DD</sub> +0.4 | V    |
| V <sub>IL</sub>     | SR | Р | Input low Level CMOS (Schmitt Trigger)         | _                                                                                           | -0.4                | _     | 0.35V <sub>DD</sub>  | ٧    |
| V <sub>HYS</sub>    | СС | С | Input hysteresis CMOS (Schmitt Trigger)        | _                                                                                           | 0.1V <sub>DD</sub>  | _     | _                    | V    |
| V <sub>OL</sub>     | СС | Р | Output low level                               | Push Pull, $I_{OL}$ = 2mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)          | _                   | _     | 0.1V <sub>DD</sub>   | V    |
|                     |    |   |                                                | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 1 <sup>2</sup> | _                   | _     | 0.1V <sub>DD</sub>   |      |
|                     |    |   |                                                | Push Pull, $I_{OL}$ = 1mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)          | _                   | _     | 0.5                  |      |
| T <sub>tr</sub>     | СС | D | Output transition time output pin <sup>3</sup> | $C_L = 25pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                   | _     | 10                   | ns   |
|                     |    |   |                                                | $C_L = 50pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                   | _     | 20                   |      |
|                     |    |   |                                                | $C_L = 100pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                    | _                   | _     | 40                   |      |
|                     |    |   |                                                | $C_L = 25pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                     | _                   | _     | 12                   |      |
|                     |    |   |                                                | $C_L = 50pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                     | _                   | _     | 25                   |      |
|                     |    |   |                                                | $C_L = 100pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                    | _                   | _     | 40                   |      |
| W <sub>FRST</sub>   | SR | Р | RESET input filtered pulse                     | _                                                                                           | _                   | _     | 40                   | ns   |
| W <sub>NFRST</sub>  | SR | Р | RESET input not filtered pulse                 | _                                                                                           | 1000                | _     | _                    | ns   |
| II <sub>WPU</sub> I | СС | Р | Weak pull-up current                           | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                                      | 10                  | _     | 150                  | μΑ   |
|                     |    |   | absolute value                                 | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                                      | 10                  |       | 150                  |      |
|                     |    |   |                                                | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$                                    | 10                  | _     | 250                  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified  $^{2}$  This transient configuration does not occurs when device is used in the V<sub>DD</sub> = 3.3 V  $\pm$  10% range.

 $<sup>^{3}</sup>$  C<sub>L</sub> includes device and package capacitance (C<sub>PKG</sub> < 5 pF).

#### 4.9 Power management electrical characteristics

#### 4.9.1 Voltage regulator electrical characteristics

The device implements an internal voltage regulator to generate the low voltage core supply V<sub>DD\_LV</sub> from the high voltage ballast supply  $V_{DD\ BV}$ . The regulator itself is supplied by the common I/O supply  $V_{DD}$ . The following supplies are involved:

- HV—High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub>
- BV—High voltage external power supply for internal ballast module. This must be provided externally through V<sub>DD</sub> <sub>BV</sub> power pin. Voltage values should be aligned with V<sub>DD</sub>.
- LV—Low voltage internal power supply for core, FMPLL and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device:
  - LV\_COR—Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding.
  - LV\_CFLA—Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV DFLA—Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV COR through double bonding.
  - LV\_PLL—Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding.



Figure 10. Voltage regulator capacitance connection

The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH.

Each decoupling capacitor must be placed between each of the three  $V_{DD\_LV}/V_{SS\_LV}$  supply pairs to ensure stable voltage (see Section 4.5, "Recommended operating conditions).

Table 19. Voltage regulator electrical characteristics

| Symbol                 |    | С | Parameter                                                               | Conditions <sup>1</sup>                                                         |                  | Value            |                  | Unit |
|------------------------|----|---|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------|------------------|------------------|------|
| Symbol                 |    | C | Parameter                                                               | Conditions                                                                      | Min              | Тур              | Max              | Unit |
| $C_{REGn}$             | SR | _ | Internal voltage regulator external capacitance                         | _                                                                               | 200              | _                | 500              | nF   |
| R <sub>REG</sub>       | SR | _ | Stability capacitor equivalent serial resistance                        | _                                                                               | _                | _                | 0.2              | Ω    |
| C <sub>DEC1</sub>      | SR | _ | Decoupling capacitance <sup>2</sup> ballast                             | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 4.5 \text{ V to } 5.5 \text{ V}$ | 100 <sup>3</sup> | 470 <sup>4</sup> | _                | nF   |
|                        |    |   |                                                                         | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 3 \text{ V to } 3.6 \text{ V}$   | 400              |                  | _                |      |
| C <sub>DEC2</sub>      | SR | - | Decoupling capacitance regulator supply                                 | V <sub>DD</sub> /V <sub>SS</sub> pair                                           | 10               | 100              | _                | nF   |
| $V_{MREG}$             | CC | Т | Main regulator output voltage                                           | Before exting from reset                                                        | _                | 1.32             | _                | ٧    |
|                        |    | Р |                                                                         | After trimming                                                                  | 1.15             | 1.28             | 1.32             |      |
| I <sub>MREG</sub>      | SR | — | Main regulator current provided to $V_{DD\_LV}$ domain                  | _                                                                               | _                | _                | 150              | mA   |
| I <sub>MREGINT</sub>   | CC | D | Main regulator module current                                           | I <sub>MREG</sub> = 200 mA                                                      | _                | _                | 2                | mA   |
|                        |    |   | consumption                                                             | I <sub>MREG</sub> = 0 mA                                                        | _                | _                | 1                |      |
| V <sub>LPREG</sub>     | CC | Р | Low power regulator output voltage                                      | After trimming                                                                  | 1.15             | 1.23             | 1.32             | V    |
| I <sub>LPREG</sub>     | SR | _ | Low power regulator current provided to V <sub>DD_LV</sub> domain       | _                                                                               | _                | _                | 15               | mA   |
| I <sub>LPREGINT</sub>  | СС | D | Low power regulator module current consumption                          | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C                           | _                | _                | 600              | μA   |
|                        |    |   |                                                                         | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C                            | _                | 5                | _                |      |
| V <sub>ULPREG</sub>    | CC | Р | Ultra low power regulator output voltage                                | After trimming                                                                  | 1.15             | 1.23             | 1.32             | V    |
| I <sub>ULPREG</sub>    | SR |   | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | _                                                                               | _                | _                | 5                | mA   |
| I <sub>ULPREGINT</sub> | CC | D | Ultra low power regulator module current consumption                    | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C                           | _                | _                | 100              | μΑ   |
|                        |    |   |                                                                         | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C                           | _                | 2                | _                |      |
| I <sub>DD_BV</sub>     | CC | D | In-rush current on V <sub>DD_BV</sub> during power-up <sup>5</sup>      | _                                                                               | _                | _                | 400 <sup>6</sup> | mA   |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

#### MPC5604B/C Microcontroller Data Sheet, Rev. 7

This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF.

<sup>&</sup>lt;sup>3</sup> This value is acceptable to guarantee operation from 4.5 V to 5.5 V

- External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range.
- <sup>5</sup> In-rush current is seen only for short time during power-up and on standby exit (max 20 μs, depending on external LV capacitances to be load)
- The duration of the in-rush current depends on the capacitance placed on LV pins. BV decaps must be sized accordingly. Refer to IMREG value for minimum amount of current to be provided in cc.

## 4.9.2 Voltage monitor electrical characteristics

The device implements a Power-on Reset (POR) module to ensure correct power-up initialization, as well as four low voltage detectors (LVDs) to monitor the  $V_{DD}$  and the  $V_{DD}$  LV voltage while device is supplied:

- POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state
- LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply
- LVDHV5 monitors  $V_{DD}$  when application uses device in the 5.0 V  $\pm$  10% range
- LVDLVCOR monitors power domain No. 1
- LVDLVBKP monitors power domain No. 0

#### NOTE

When enabled, power domain No. 2 is monitored through LVD\_DIGBKP.



Value Unit **Symbol** C **Parameter** Conditions<sup>1</sup> Min Max Typ ٧ SR P Supply for functional POR module 5.5  $V_{PORUP}$ 1.0 CCIP T<sub>A</sub> = 25 °C, Power-on reset threshold 1.5  $V_{PORH}$ after trimming Т 1.5 2.6 CC T LVDHV3 low voltage detector high threshold V<sub>LVDHV3H</sub> 2.95 CC P LVDHV3 low voltage detector low threshold 2.6 2.9  $V_{LVDHV3L}$ ссіт V<sub>LVDHV5H</sub> LVDHV5 low voltage detector high threshold 4.5 CC P LVDHV5 low voltage detector low threshold 3.8 4.4  $V_{LVDHV5L}$ CC P LVDLVCOR low voltage detector low threshold V<sub>LVDLVCORL</sub> 1.08 1.5 CC P LVDLVBKP low voltage detector low threshold 1.08 1.14 V<sub>LVDLVBKPL</sub>

Table 20. Low voltage monitor electrical characteristics

# 4.10 Low voltage domain power consumption

Table 21 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application.

Table 21. Low voltage power domain electrical characteristics

| Symbol                          |    | С | Parameter                        | Conditions <sup>1</sup>                                                          |                         |     | Value |                  | Unit  |
|---------------------------------|----|---|----------------------------------|----------------------------------------------------------------------------------|-------------------------|-----|-------|------------------|-------|
| Symbol                          |    | Ü | i didilietei                     | Conditions                                                                       |                         | Min | Тур   | Max              | Oiiii |
| I <sub>DDMAX</sub> <sup>2</sup> | СС | D | RUN mode maximum average current | _                                                                                |                         | _   | 115   | 140 <sup>3</sup> | mA    |
| I <sub>DDRUN</sub> <sup>4</sup> | CC | Т |                                  | ode typical average f <sub>CPU</sub> = 8 MHz                                     |                         | _   | 7     | _                | mA    |
|                                 |    | Т | current <sup>5</sup>             | $f_{CPU} = 16 \text{ MHz}$ $f_{CPU} = 32 \text{ MHz}$ $f_{CPU} = 48 \text{ MHz}$ |                         | _   | 18    | _                |       |
|                                 |    | Т |                                  |                                                                                  |                         | _   | 29    | _                |       |
|                                 |    | Р |                                  |                                                                                  |                         | _   | 40    | _                |       |
|                                 |    | Р |                                  | f <sub>CPU</sub> = 64 MHz                                                        |                         | _   | 51    | _                |       |
| I <sub>DDHALT</sub>             | СС | С | HALT mode current <sup>6</sup>   | Slow internal RC oscillator                                                      | T <sub>A</sub> = 25 °C  | _   | 8     | 15               | mA    |
|                                 |    | Р |                                  | (128 kHz) running                                                                | T <sub>A</sub> = 125 °C | _   | 14    | 25               |       |
| I <sub>DDSTOP</sub>             | СС | Р | STOP mode current <sup>7</sup>   | Slow internal RC oscillator                                                      | T <sub>A</sub> = 25 °C  | _   | 180   | 700 <sup>8</sup> | μΑ    |
|                                 |    | D |                                  | (128 kHz) running                                                                | T <sub>A</sub> = 55 °C  | _   | 500   | _                |       |
|                                 |    | D |                                  |                                                                                  | T <sub>A</sub> = 85 °C  | _   | 1     | _                | mA    |
|                                 |    | D |                                  |                                                                                  | T <sub>A</sub> = 105 °C | _   | 2     | _                |       |
|                                 |    | Р |                                  |                                                                                  | T <sub>A</sub> = 125 °C | _   | 4.5   | 12 <sup>8</sup>  |       |

 $V_{DD} = 3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ ,  $T_A = -40 \text{ to } 125 \,^{\circ}\text{C}$ , unless otherwise specified

Table 21. Low voltage power domain electrical characteristics (continued)

| Symbol                |    | С | Parameter                          | Conditions <sup>1</sup> |                         |     |     | Unit |      |
|-----------------------|----|---|------------------------------------|-------------------------|-------------------------|-----|-----|------|------|
| - Cymbol              |    |   | r di dinotoi                       | Conditions              |                         | Min | Тур | Max  | Omic |
| I <sub>DDSTDBY2</sub> | CC | Р | STANDBY2 mode current <sup>9</sup> |                         | T <sub>A</sub> = 25 °C  | _   | 30  | 100  | μΑ   |
|                       |    | D |                                    | -                       | T <sub>A</sub> = 55 °C  |     | 75  |      |      |
|                       |    | D |                                    |                         | T <sub>A</sub> = 85 °C  |     | 180 | _    |      |
|                       |    | D |                                    |                         | T <sub>A</sub> = 105 °C | _   | 315 | _    |      |
|                       |    | Р |                                    |                         | T <sub>A</sub> = 125 °C |     | 560 | 1700 |      |
| I <sub>DDSTDBY1</sub> | СС |   | STANDBY1 mode                      |                         | T <sub>A</sub> = 25 °C  | _   | 20  | 60   | μΑ   |
|                       |    | D | current <sup>10</sup>              | (128 kHz) running       | T <sub>A</sub> = 55 °C  | _   | 45  | _    |      |
|                       |    | D |                                    | <u> </u>                | T <sub>A</sub> = 85 °C  |     | 100 |      |      |
|                       |    | D |                                    |                         | T <sub>A</sub> = 105 °C | _   | 165 | _    |      |
|                       |    | D |                                    |                         | T <sub>A</sub> = 125 °C | _   | 280 | 900  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

- <sup>3</sup> Higher current may be sinked by device during power-up and standby exit. please refer to in rush current on Table 19.
- <sup>4</sup> RUN current measured with typical application with accesses on both flash and RAM.
- <sup>5</sup> Only for the "P" classification: Data and Code Flash in Normal Power. Code fetched from RAM: Serial IPs CAN and LIN in loop back mode, DSPi as Master, PLL as system Clock (4 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at max frequency, periodic SW/WDG timer reset enabled.
- Data Flash Power Down. Code Flash in Low Power. RC-osc128kHz & RC-OSC 16MHz on. 10MHz XTAL clock. FlexCAN: instances: 0, 1, 2 ON (clocked but not reception or transmission), instances: 4, 5, 6 clock gated. LINFlex: instances: 0, 1, 2 ON (clocked but not reception or transmission), instance: 3 clock gated. eMIOS: instance: 0 ON (16 channels on PA[0]-PA[11] and PC[12]-PC[15]) with PWM 20kHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication). RTC/API ON.PIT ON. STM ON. ADC ON but not conversion except 2 analogue watchdog
- Only for the "P" classification: No clock, RC 16MHz off, RC128kHz on, PLL off, HPvreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode.
- <sup>8</sup> When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA.
- Only for the "P" classification: ULPreg on, HP/LPVreg off, 32kB RAM on, device configured for minimum consumption, all possible modules switched-off.
- <sup>10</sup> ULPreg on, HP/LPVreg off, 8kB RAM on, device configured for minimum consumption, all possible modules switched-off.

Running consumption is given on voltage regulator supply (V<sub>DDREG</sub>). I<sub>DDMAX</sub> is composed of three components: I<sub>DDMAX</sub> = I<sub>DD</sub>(vdd\_bv) + I<sub>DD</sub>(vdd\_hv) + I<sub>DD</sub>(vdd\_hv\_adc). It does not include a fourth component linked to I/Os toggling which is **highly** dependent on the application. The given value is thought to be a **worst case value** with all peripherals running, and code fetched from code flash while modify operation on-going on data flash. It is to be noticed that this value can be significantly reduced by application: switch-off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible.

## 4.11 Flash memory electrical characteristics

## 4.11.1 Program/Erase characteristics

Table 22 shows the program and erase characteristics.

Table 22. Program and erase specifications

|                          |    |   |                                                 |     | Va               | lue                         |                  |      |
|--------------------------|----|---|-------------------------------------------------|-----|------------------|-----------------------------|------------------|------|
| Symbol                   |    | С | Parameter                                       | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit |
| T <sub>dwprogram</sub>   | CC | С | Double word (64 bits) program time <sup>4</sup> | _   | 22               | 50                          | 500              | μs   |
| T <sub>16Kpperase</sub>  |    |   | 16 KB block pre-program and erase time          | _   | 300              | 500                         | 5000             | ms   |
| T <sub>32Kpperase</sub>  |    |   | 32 KB block pre-program and erase time          | _   | 400              | 600                         | 5000             | ms   |
| T <sub>128Kpperase</sub> |    |   | 128 KB block pre-program and erase time         | _   | 800              | 1300                        | 7500             | ms   |
| T <sub>eslat</sub>       | CC | D | Erase Suspend Latency                           | _   | _                | 30                          | 30               | μs   |

<sup>&</sup>lt;sup>1</sup> Typical program and erase times assume nominal supply values and operation at 25 °C.

Table 23. Flash module life

| Symbo     |    | С | Parameter                                                                                                                  | Conditions                                  |         | Value   |     | Unit   |
|-----------|----|---|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|-----|--------|
| Symbo     | •  |   | raiametei                                                                                                                  | Conditions                                  | Min     | Тур     | Max |        |
| P/E       | CC | С | Number of program/erase cycles per block for 16 Kbyte blocks over the operating temperature range (T <sub>J</sub> )        | _                                           | 100,000 | _       | _   | cycles |
| P/E       | CC | С | Number of program/erase cycles per<br>block for 32 Kbyte blocks over the<br>operating temperature range (T <sub>J</sub> )  | _                                           | 10,000  | 100,000 | _   | cycles |
| P/E       | CC | С | Number of program/erase cycles per<br>block for 128 Kbyte blocks over the<br>operating temperature range (T <sub>J</sub> ) | _                                           | 1,000   | 100,000 | _   | cycles |
| Retention | СС | С | Minimum data retention at 85 °C average ambient temperature <sup>1</sup>                                                   | Blocks with 0–1,000 P/E cycles              | 20      | _       | _   | years  |
|           |    |   |                                                                                                                            | Blocks with<br>1,001–10,000 P/E<br>cycles   | 10      | _       | _   | years  |
|           |    |   |                                                                                                                            | Blocks with<br>10,001–100,000 P/E<br>cycles | 5       | _       | _   | years  |

 $<sup>^2</sup>$  Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage.

The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed.

<sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead.

Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range.

ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability.

Table 24. Flash read access timing

| Symb              | ool | С | Parameter                           | Conditions <sup>1</sup> | Max | Unit |
|-------------------|-----|---|-------------------------------------|-------------------------|-----|------|
| f <sub>READ</sub> | CC  | Р | Maximum frequency for Flash reading | 2 wait states           | 64  | MHz  |
|                   |     | С |                                     | 1 wait state            | 40  |      |
|                   |     | С |                                     | 0 wait states           | 20  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

## 4.11.2 Flash power supply DC characteristics

Table 25 shows the power supply DC characteristics on external supply.

Table 25. Code Flash power supply DC electrical characteristics

| Symb                            | ٥l         | С | Parameter                                                                                                        | Conditions <sup>1</sup>                                                                |     | Value |     | Unit |
|---------------------------------|------------|---|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|-----|------|
| Cymb                            | <b>O</b> 1 |   | runnico                                                                                                          | Conditions                                                                             | Min | Тур   | Max | Oint |
| I <sub>FREAD</sub> <sup>2</sup> | CC         | D | Sum of the current consumption on V <sub>DDHV</sub> and V <sub>DDBV</sub> on read access                         | Code Flash module read f <sub>CPU</sub> = 64 MHz <sup>3</sup>                          | _   | 15    | 33  | mA   |
|                                 |            |   |                                                                                                                  | Data Flash module read $f_{CPU} = 64 \text{ MHz}^3$                                    |     | 15    | 33  |      |
| I <sub>FMOD</sub> <sup>2</sup>  | CC         | D | Sum of the current consumption on V <sub>DDHV</sub> and V <sub>DDBV</sub> on matrix modification (program/erase) | Program/Erase on-going while reading Code Flash registers $f_{CPU} = 64 \text{ MHz}^3$ | _   | 15    | 33  | mA   |
|                                 |            |   |                                                                                                                  | Program/Erase on-going while reading Data Flash registers $f_{CPU} = 64 \text{ MHz}^3$ | _   | 15    | 33  |      |
| I <sub>FLPW</sub>               | CC         | D | Sum of the current consumption on $V_{DDHV}$ and $V_{DDBV}$                                                      | during Code Flash low-power mode                                                       | _   | _     | 900 | μΑ   |
|                                 |            |   |                                                                                                                  | during Data Flash low-power mode                                                       | _   | _     | 900 |      |
| I <sub>FPWD</sub>               | СС         | D | Sum of the current consumption on $V_{DDHV}$ and $V_{DDBV}$                                                      | during Code Flash powe-down mode                                                       | _   | _     | 150 | μΑ   |
|                                 |            |   |                                                                                                                  | during Data Flash powe-down mode                                                       | _   | _     | 150 |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

 $<sup>^{2}\,</sup>$  This value is only relative to the actual duration of the read cycle

 $<sup>^3~{\</sup>rm f_{CPU}}\,64~{\rm MHz}$  can be achieved only at up to 105  $^{\circ}{\rm C}$ 

## 4.11.3 Start-up/Switch-off timings

Table 26. Start-up time/Switch-off time

| Symbol                  |    | С | Parameter                                  | Conditions <sup>1</sup> |     | Value |     | Unit |
|-------------------------|----|---|--------------------------------------------|-------------------------|-----|-------|-----|------|
| Cymbol                  |    |   | i didiletei                                | Conditions              | Min | Тур   | Max |      |
| T <sub>FLARSTEXIT</sub> | СС | Т | Delay for Flash module to exit reset mode  | Code Flash              | _   | _     | 125 | μs   |
|                         |    | Т |                                            | Data Flash              | _   | _     | 125 |      |
| T <sub>FLALPEXIT</sub>  | СС | Т | Delay for Flash module to exit low-power   | Code Flash              | _   | _     | 0.5 |      |
|                         |    | Т | mode                                       | Data Flash              | _   | _     | 0.5 |      |
| T <sub>FLAPDEXIT</sub>  | СС | Т | Delay for Flash module to exit power-down  | Code Flash              | _   | _     | 30  |      |
|                         |    | Т | mode                                       | Data Flash              | _   | _     | 30  |      |
| T <sub>FLALPENTRY</sub> | СС | Т | Delay for Flash module to enter low-power  | Code Flash              | _   | _     | 0.5 |      |
|                         |    | Т | mode                                       | Data Flash              | _   | _     | 0.5 |      |
| T <sub>FLAPDENTRY</sub> | СС | Т | Delay for Flash module to enter power-down | Code Flash              | _   | —     | 1.5 |      |
|                         |    | Т | mode                                       | Data Flash              | _   | _     | 1.5 |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

## 4.12 Electromagnetic compatibility (EMC) characteristics

Susceptibility tests are performed on a sample basis during product characterization.

## 4.12.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

- Software recommendations: The software flowchart must include the management of runaway conditions such as:
  - Corrupted program counter
  - Unexpected reset
  - Critical data corruption (control registers...)
- Prequalification trials: Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring.

## 4.12.2 Electromagnetic interference (EMI)

The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC 61967-1 standard, which specifies the general conditions for EMI measurements.

| Symb             | Symbol C Parameter |   | Parameter             | Conditions                                                                            |                               |     | Value |      |      |  |
|------------------|--------------------|---|-----------------------|---------------------------------------------------------------------------------------|-------------------------------|-----|-------|------|------|--|
| Syllib           |                    |   | Farameter             | Conditions                                                                            |                               | Min | Тур   | Max  | Unit |  |
| _                | SR                 |   | Scan range            | _                                                                                     |                               |     | _     | 1000 | MHz  |  |
| f <sub>CPU</sub> | SR                 | _ | Operating frequency   | _                                                                                     |                               | _   | 64    | _    | MHz  |  |
| $V_{DD\_LV}$     | SR                 |   | LV operating voltages | _                                                                                     |                               | _   | 1.28  | _    | ٧    |  |
| S <sub>EMI</sub> | СС                 | Т | Peak level            | V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25 °C,<br>LQFP144 package                     | No PLL frequency modulation   | _   | _     | 18   | dΒμV |  |
|                  |                    |   |                       | Test conforming to IEC 61967-2,<br>f <sub>OSC</sub> = 8 MHz/f <sub>CPU</sub> = 64 MHz | ± 2% PLL frequency modulation | _   | _     | 14   | dΒμV |  |

Table 27. EMI radiated emission measurement 1,2

## 4.12.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity.

<sup>&</sup>lt;sup>1</sup> EMI testing and I/O port waveforms per IEC 61967-1, -2, -4

<sup>&</sup>lt;sup>2</sup> For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative.

## 4.12.3.1 Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

Table 28. ESD absolute maximum ratings 1 2

| Symbo                 | l  | С | Ratings                                            | Conditions                                        | Class | Max value     | Unit |
|-----------------------|----|---|----------------------------------------------------|---------------------------------------------------|-------|---------------|------|
| V <sub>ESD(HBM)</sub> | CC |   | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C   | 2000          | V    |
| V <sub>ESD(MM)</sub>  | СС |   | Electrostatic discharge voltage (Machine Model)    | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2    | 200           |      |
| V <sub>ESD(CDM)</sub> | СС |   |                                                    | T <sub>A</sub> = 25 °C                            | СЗА   | 500           |      |
|                       |    |   | (Charged Device Model)                             | conforming to AEC-Q100-011                        |       | 750 (corners) |      |

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

## 4.12.3.2 Static latch-up (LU)

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with the EIA/JESD 78 IC latch-up standard.

Table 29. Latch-up results

| Syr | nbol | С | Parameter | Conditions                                       | Class      |
|-----|------|---|-----------|--------------------------------------------------|------------|
| LU  | CC   | Т | •         | T <sub>A</sub> = 125 °C<br>conforming to JESD 78 | II level A |

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

# 4.13 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics

The device provides an oscillator/resonator driver. Figure 12 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator.

Table 30 provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations.

Note: XTAL/EXTAL must not be directly used to drive external circuits.

**DEVICE** 

Figure 12. Crystal oscillator and resonator connection scheme

Table 30. Crystal description

| Nominal<br>frequency<br>(MHz) | NDK crystal reference | Crystal<br>equivalent<br>series<br>resistance<br>ESR Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on<br>xtalin/xtalout<br>C1 = C2<br>(pF) <sup>1</sup> | Shunt<br>capacitance<br>between<br>xtalout<br>and xtalin<br>C0 <sup>2</sup> (pF) |
|-------------------------------|-----------------------|--------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------|
| 4                             | NX8045GB              | 300                                                    | 2.68                                                       | 591.0                                                     | 21                                                        | 2.93                                                                             |
| 8                             | NX5032GA              | 300                                                    | 2.46                                                       | 160.7                                                     | 17                                                        | 3.01                                                                             |
| 10                            |                       | 150                                                    | 2.93                                                       | 86.6                                                      | 15                                                        | 2.91                                                                             |
| 12                            |                       | 120                                                    | 3.11                                                       | 56.5                                                      | 15                                                        | 2.93                                                                             |
| 16                            |                       | 120                                                    | 3.90                                                       | 25.3                                                      | 10                                                        | 3.00                                                                             |

The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them.

Figure 13. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics



<sup>&</sup>lt;sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.).

Table 31. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics

| Cumbal                |    | С | Parameter                                         | Conditions <sup>1</sup>                                                    |                     | Value |                      | Unit |
|-----------------------|----|---|---------------------------------------------------|----------------------------------------------------------------------------|---------------------|-------|----------------------|------|
| Symbol                |    |   | Parameter                                         | Conditions                                                                 | Min                 | Тур   | Max                  | Unit |
| f <sub>FXOSC</sub>    | SR | _ | Fast external crystal oscillator frequency        | _                                                                          | 4.0                 | _     | 16.0                 | MHz  |
| 9 <sub>mFXOSC</sub>   | CC | С | Fast external crystal oscillator transconductance | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2                 | _     | 8.2                  | mA/V |
|                       | CC | Р |                                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0                 | _     | 7.4                  |      |
|                       | CC | С |                                                   | $V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1            | 2.7                 | _     | 9.7                  |      |
|                       | CC | С |                                                   | $V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1            | 2.5                 | _     | 9.2                  |      |
| V <sub>FXOSC</sub>    | СС | Т | Oscillation amplitude at EXTAL                    | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0                         | 1.3                 | _     | _                    | V    |
|                       |    |   |                                                   | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1                        | 1.3                 | _     | _                    |      |
| V <sub>FXOSCOP</sub>  | CC | Р | Oscillation operating point                       | _                                                                          | _                   | 0.95  |                      | V    |
| I <sub>FXOSC</sub> ,2 | СС | Т | Fast external crystal oscillator consumption      | _                                                                          | _                   | 2     | 3                    | mA   |
| T <sub>FXOSCSU</sub>  | СС | Т | Fast external crystal oscillator start-up time    | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0                         | _                   | _     | 6                    | ms   |
|                       |    |   |                                                   | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1                        | _                   | _     | 1.8                  |      |
| V <sub>IH</sub>       | SR | Р | Input high level CMOS (Schmitt Trigger)           | Oscillator bypass mode                                                     | 0.65V <sub>DD</sub> | _     | V <sub>DD</sub> +0.4 | V    |
| $V_{IL}$              | SR | Р | Input low level CMOS (Schmitt Trigger)            | Oscillator bypass mode                                                     | -0.4                | _     | 0.35V <sub>DD</sub>  | V    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals)

# 4.14 Slow external crystal oscillator (32 kHz) electrical characteristics

The device provides a low power oscillator/resonator driver.

Figure 14. Crystal oscillator and resonator connection scheme



Figure 15. Equivalent circuit of a quartz crystal



Table 32. Crystal motional characteristics<sup>1</sup>

| Symbol           | Parameter                                                                            | Conditions                            |     | Unit   |     |    |
|------------------|--------------------------------------------------------------------------------------|---------------------------------------|-----|--------|-----|----|
| Symbol           | Faiametei                                                                            | Conditions                            | Min | Тур    | Max |    |
| L <sub>m</sub>   | Motional inductance                                                                  | _                                     | _   | 11.796 | _   | KH |
| C <sub>m</sub>   | Motional capacitance                                                                 | _                                     |     | 2      | _   | fF |
| C1/C2            | Load capacitance at OSC32K_XTAL and OSC32K_EXTAL with respect to ground <sup>2</sup> | _                                     | 18  | _      | 28  | pF |
| $R_{\rm m}^{-3}$ | Motional resistance                                                                  | AC coupled @ $C0 = 2.85 \text{ pF}^4$ | _   | _      | 65  | kΩ |
|                  |                                                                                      | AC coupled @ $C0 = 4.9 \text{ pF}^4$  |     | _      | 50  |    |
|                  |                                                                                      | AC coupled @ $C0 = 7.0 \text{ pF}^4$  | _   | _      | 35  |    |
|                  |                                                                                      | AC coupled @ $C0 = 9.0 \text{ pF}^4$  | _   | _      | 30  |    |

<sup>&</sup>lt;sup>1</sup> The crystal used is Epson Toyocom MC306.

Figure 16. Slow external crystal oscillator (32 kHz) electrical characteristics



<sup>&</sup>lt;sup>2</sup> This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package.

 $<sup>^3</sup>$  Maximum ESR (R<sub>m</sub>) of the crystal is 50  $k\Omega$ 

<sup>&</sup>lt;sup>4</sup> C0 Includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins

Table 33. Slow external crystal oscillator (32 kHz) electrical characteristics

| Symbol                 |    | С | Parameter Conditions <sup>1</sup>              |            |     | Unit   |                |       |
|------------------------|----|---|------------------------------------------------|------------|-----|--------|----------------|-------|
| Symbol                 |    |   | Faiametei                                      | Conditions | Min | Тур    | Max            | Oiiii |
| f <sub>sxosc</sub>     | SR | _ | Slow external crystal oscillator frequency     | _          | 32  | 32.768 | 40             | kHz   |
| V <sub>SXOSC</sub>     | СС | Т | Oscillation amplitude                          | _          | _   | 2.1    | _              | V     |
| I <sub>SXOSCBIAS</sub> | СС | Т | Oscillation bias current                       | _          | _   | 2.5    | _              | μΑ    |
| I <sub>sxosc</sub>     | CC | Т | Slow external crystal oscillator consumption   |            | _   | _      | 8              | μA    |
| T <sub>SXOSCSU</sub>   | CC | Т | Slow external crystal oscillator start-up time | _          | _   | _      | 2 <sup>2</sup> | S     |

 $<sup>^{1}~</sup>V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = –40 to 125 °C, unless otherwise specified

## 4.15 FMPLL electrical characteristics

The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver.

Table 34. FMPLL electrical characteristics

| Symbo                         | Symbol |   | Parameter                                     | Conditions <sup>1</sup>                                                               |     | Unit |     |       |
|-------------------------------|--------|---|-----------------------------------------------|---------------------------------------------------------------------------------------|-----|------|-----|-------|
| Syllid                        | JI.    | С | raidilletei                                   | Conditions                                                                            | Min | Тур  | Max | Oiiit |
| f <sub>PLLIN</sub>            | SR     | _ | FMPLL reference clock <sup>2</sup>            | _                                                                                     | 4   | _    | 64  | MHz   |
| $\Delta_{PLLIN}$              | SR     | _ | FMPLL reference clock duty cycle <sup>2</sup> | _                                                                                     | 40  | _    | 60  | %     |
| f <sub>PLLOUT</sub>           | СС     | D | FMPLL output clock frequency                  | _                                                                                     | 16  | _    | 64  | MHz   |
| f <sub>VCO</sub> <sup>3</sup> | СС     | Р | VCO frequency without frequency modulation    | _                                                                                     | 256 | _    | 512 | MHz   |
|                               |        | Р | VCO frequency with frequency modulation       | _                                                                                     | 245 | _    | 533 |       |
| f <sub>CPU</sub>              | SR     |   | System clock frequency                        | _                                                                                     | _   | _    | 64  | MHz   |
| f <sub>FREE</sub>             | СС     | Р | Free-running frequency                        | _                                                                                     | 20  | _    | 150 | MHz   |
| t <sub>LOCK</sub>             | СС     | Р | FMPLL lock time                               | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz)                                       |     | 40   | 100 | μs    |
| Δt <sub>LTJIT</sub>           | СС     |   | FMPLL long term jitter                        | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> @ 64 MHz, 4000 cycles | _   | _    | 10  | ns    |
| I <sub>PLL</sub>              | СС     | С | FMPLL consumption                             | T <sub>A</sub> = 25 °C                                                                | _   | _    | 4   | mA    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = -40 to 125 °C, unless otherwise specified.

MPC5604B/C Microcontroller Data Sheet, Rev. 7

<sup>&</sup>lt;sup>2</sup> Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal

PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify f<sub>PLLIN</sub> and Δ<sub>PLLIN</sub>.

<sup>&</sup>lt;sup>3</sup> Frequency modulation is considered ± 4%

## 4.16 Fast internal RC oscillator (16 MHz) electrical characteristics

The device provides a 16 MHz fast internal RC oscillator. This is used as the default clock at the power-up of the device.

Table 35. Fast internal RC oscillator (16 MHz) electrical characteristics

| Symbol                             |    | С | Parameter                                                                                                                                                       | C                               | onditions <sup>1</sup> |     | Value |     | Unit  |
|------------------------------------|----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------|-----|-------|-----|-------|
| Symbol                             |    |   | i didilietei                                                                                                                                                    |                                 | onunions               | Min | Тур   | Max | Oiiit |
| f <sub>FIRC</sub>                  | СС | Р | Fast internal RC oscillator high                                                                                                                                | T <sub>A</sub> = 25 °C,         | trimmed                | _   | 16    | _   | MHz   |
|                                    | SR | _ | frequency                                                                                                                                                       |                                 | _                      | 12  |       | 20  |       |
| I <sub>FIRCRUN</sub> <sup>2,</sup> | CC | Т | Fast internal RC oscillator high frequency current in running mode                                                                                              | T <sub>A</sub> = 25 °C, trimmed |                        | _   | _     | 200 | μА    |
| I <sub>FIRCPWD</sub>               | CC | D | Fast internal RC oscillator high frequency current in power down mode                                                                                           | T <sub>A</sub> = 125 °C         |                        | _   | _     | 10  | μА    |
| I <sub>FIRCSTOP</sub>              | СС | Т | ast internal RC oscillator high                                                                                                                                 | T <sub>A</sub> = 25 °C          | sysclk = off           | _   | 500   | _   | μΑ    |
|                                    |    |   | frequency and system clock current in stop mode                                                                                                                 |                                 | sysclk = 2 MHz         |     | 600   | _   |       |
|                                    |    |   | ·                                                                                                                                                               |                                 | sysclk = 4 MHz         | _   | 700   |     |       |
|                                    |    |   |                                                                                                                                                                 |                                 | sysclk = 8 MHz         |     | 900   | _   |       |
|                                    |    |   |                                                                                                                                                                 |                                 | sysclk = 16 MHz        |     | 1250  | _   |       |
| T <sub>FIRCSU</sub>                | СС | С | Fast internal RC oscillator start-up time                                                                                                                       | $V_{DD} = 5.0 \text{ V}$        | ± 10%                  | _   | 1.1   | 2.0 | μs    |
| $\Delta_{FIRCPRE}$                 | CC | Т | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub>                                                                              | T <sub>A</sub> = 25 °C          |                        | -1  | _     | +1  | %     |
| $\Delta_{FIRCTRIM}$                | СС | Т | Fast internal RC oscillator trimming step                                                                                                                       | T <sub>A</sub> = 25 °C          |                        | _   | 1.6   |     | %     |
| ΔFIRCVAR                           | CC | P | Fast internal RC oscillator variation in overtemperature and supply with respect to f <sub>FIRC</sub> at T <sub>A</sub> = 25 °C in high-frequency configuration |                                 | _                      | -5  | _     | +5  | %     |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

## 4.17 Slow internal RC oscillator (128 kHz) electrical characteristics

The device provides a 128 kHz slow internal RC oscillator. This can be used as the reference clock for the RTC module.

This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON.

Table 36. Slow internal RC oscillator (128 kHz) electrical characteristics

| Symbol                          |    | С | Parameter                                                                                                                                   | Conditions <sup>1</sup>                                        |     |     | Unit |     |
|---------------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|------|-----|
| - Cymbol                        |    |   | r drumotor                                                                                                                                  | Conditions                                                     | Min | Тур | Max  |     |
| f <sub>SIRC</sub>               | CC | Р | Slow internal RC oscillator low                                                                                                             | T <sub>A</sub> = 25 °C, trimmed                                | _   | 128 | _    | kHz |
|                                 | SR | _ | frequency                                                                                                                                   | _                                                              | 100 | _   | 150  |     |
| I <sub>SIRC</sub> <sup>2,</sup> | CC | С | Slow internal RC oscillator low frequency current                                                                                           | T <sub>A</sub> = 25 °C, trimmed                                |     | _   | 5    | μΑ  |
| T <sub>SIRCSU</sub>             | CC | Р | Slow internal RC oscillator start-up time                                                                                                   | $T_A = 25  ^{\circ}\text{C},  V_{DD} = 5.0  \text{V} \pm 10\%$ |     | 8   | 12   | μs  |
| $\Delta_{\sf SIRCPRE}$          | CC | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub>                                                          | T <sub>A</sub> = 25 °C                                         | -2  | _   | +2   | %   |
| $\Delta_{SIRCTRIM}$             | CC | С | Slow internal RC oscillator trimming step                                                                                                   | _                                                              | _   | 2.7 | _    |     |
| $\Delta_{SIRCVAR}$              | CC | С | Slow internal RC oscillator variation in temperature and supply with respect to $f_{SIRC}$ at $T_A = 55$ °C in high frequency configuration | High frequency configuration                                   | -10 | _   | +10  | %   |

 $<sup>10^{-1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

## 4.18 ADC electrical characteristics

### 4.18.1 Introduction

The device provides a 10-bit Successive Approximation Register (SAR) analog-to-digital converter.

This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON.



Figure 17. ADC characteristic and error definitions

# 4.18.2 Input impedance and ADC accuracy

In the following analysis, the input circuit corresponding to the precise channels is considered.

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance:  $C_S$  being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1 / (f_c * C_S)$ ), where  $f_c$  represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S$ ) and the sum of  $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the Equation 4:

Eqn. 4

$$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EO}} < \frac{1}{2}LSB$$

Equation 4 generates a constraint for external network design, in particular on a resistive path. Internal switch resistances ( $R_{SW}$  and  $R_{AD}$ ) can be neglected with respect to external resistances.

Figure 18. Input equivalent circuit (precise channels) **EXTERNAL CIRCUIT** INTERNAL CIRCUIT SCHEME Channel Sampling Selection Filter **Current Limiter** Source  $\Delta$ Source Impedance Filter Resistance  $R_{F}$ Filter Capacitance Current Limiter Resistance R<sub>SW1</sub> Channel Selection Switch Impedance Sampling Switch Impedance Pin Capacitance (two contributions, C<sub>P1</sub> and C<sub>P2</sub>) Sampling Capacitance

**EXTERNAL CIRCUIT** INTERNAL CIRCUIT SCHEME  $V_{DD}$ Channel Extended Sampling Selection Switch Filter **Current Limiter** Source R<sub>SW2</sub> Source Impedance Filter Resistance C<sub>F</sub> Filter Capacitance Current Limiter Resistance Channel Selection Switch Impedance (two contributions R<sub>SW1</sub> and R<sub>SW2</sub>) Sampling Switch Impedance Pin Capacitance (three contributions, C<sub>P1</sub>, C<sub>P2</sub> and C<sub>P3</sub>) Sampling Capacitance

Figure 19. Input equivalent circuit (extended channels)

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit in Figure 18): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).



In particular two different transient periods can be distinguished:

1. A first and quick charge transfer from the internal capacitance  $C_{P1}$  and  $C_{P2}$  to the sampling capacitance  $C_S$  occurs ( $C_S$  is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which  $C_{P2}$  is reported in parallel to  $C_{P1}$  (call  $C_P = C_{P1} + C_{P2}$ ), the two capacitances  $C_P$  and  $C_S$  are in series, and the time constant is

$$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$

Equation 5 can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $T_S$  is always much longer than the internal time constant:

Eqn. 6

Eqn. 5

$$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to Equation 7:

Egn. 7

$$\mathbf{V}_{\mathbf{A}\mathbf{1}}\bullet(\mathbf{C}_{\mathbf{S}}+\mathbf{C}_{\mathbf{P}\mathbf{1}}+\mathbf{C}_{\mathbf{P}\mathbf{2}}) = \mathbf{V}_{\mathbf{A}}\bullet(\mathbf{C}_{\mathbf{P}\mathbf{1}}+\mathbf{C}_{\mathbf{P}\mathbf{2}})$$

2. A second charge transfer involves also  $C_F$  (that is typically bigger than the on-chip capacitance) through the resistance  $R_L$ : again considering the worst case in which  $C_{P2}$  and  $C_S$  were in parallel to  $C_{P1}$  (since the time constant in reality would be faster), the time constant is:

Eqn. 8

$$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time  $T_S$ , a constraints on  $R_L$  sizing is obtained:

Eqn. 9

$$10 \bullet \tau_2 = 10 \bullet R_L \bullet (\mathsf{C_S} + \mathsf{C_{P1}} + \mathsf{C_{P2}}) < \mathsf{T_S}$$

Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . Equation 10 must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

Egn. 10

$$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on  $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_FC_F$  of the filter is very high with respect to the sampling time  $(T_S)$ . The filter is typically designed to act as anti-aliasing.

Figure 21. Spectral representation of input signal



Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period  $(T_C)$ . Again the conversion period  $(T_C)$  is longer than the sampling time  $(T_C)$  which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $(T_C)$  is definitively much higher than the sampling time  $(T_C)$ , so the charge level on  $(T_C)$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on  $C_S$ :

Egn. 11

$$\frac{v_A}{v_{A2}} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

Ean. 12

$$C_F > 2048 \bullet C_S$$

## 4.18.3 ADC electrical characteristics

Table 37. ADC input leakage current

| Sym       | hol  | _ | Parameter             |                         | Conditions                           | Value |     |     | Unit |
|-----------|------|---|-----------------------|-------------------------|--------------------------------------|-------|-----|-----|------|
| Syli      | iboi |   | raiametei             |                         | Conditions                           | Min   | Тур | Max | Oint |
| $I_{LKG}$ | CC   | С | Input leakage current | T <sub>A</sub> = -40 °C | No current injection on adjacent pin | _     | 1   | _   | nA   |
|           |      | С |                       | T <sub>A</sub> = 25 °C  |                                      |       | 1   | _   |      |
|           |      | С |                       | T <sub>A</sub> = 105 °C |                                      | _     | 8   | 200 |      |
|           |      | Ρ |                       | T <sub>A</sub> = 125 °C |                                      | _     | 45  | 400 |      |

Table 38. ADC conversion characteristics

| Cumba               |    | • | Downwater                                                                                       | Conditions <sup>1</sup>                    |                          | Value |                          | 11   |
|---------------------|----|---|-------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------|-------|--------------------------|------|
| Symbo               | )1 | С | Parameter                                                                                       | Conditions                                 | Min                      | Тур   | Max                      | Unit |
| V <sub>SS_ADC</sub> | SR |   | Voltage on<br>VSS_HV_ADC (ADC<br>reference) pin with<br>respect to ground<br>$(V_{SS})^2$       | _                                          | -0.1                     | _     | 0.1                      | V    |
| V <sub>DD_ADC</sub> | SR | _ | Voltage on<br>VDD_HV_ADC pin<br>(ADC reference) with<br>respect to ground<br>(V <sub>SS</sub> ) | _                                          | V <sub>DD</sub> -0.1     | _     | V <sub>DD</sub> +0.1     | V    |
| V <sub>AINx</sub>   | SR | _ | Analog input voltage <sup>3</sup>                                                               | _                                          | V <sub>SS_ADC</sub> -0.1 | _     | V <sub>DD_ADC</sub> +0.1 | ٧    |
| f <sub>ADC</sub>    | SR | _ | ADC analog frequency                                                                            | _                                          | 6                        | _     | 32 + 4%                  | MHz  |
| $\Delta_{ADC\_SYS}$ | SR | _ | ADC digital clock duty cycle (ipg_clk)                                                          | ADCLKSEL = 1 <sup>4</sup>                  | 45                       | _     | 55                       | %    |
| I <sub>ADCPWD</sub> | SR | _ | ADC0 consumption in power down mode                                                             | _                                          | _                        | _     | 50                       | μs   |
| I <sub>ADCRUN</sub> | SR | _ | ADC0 consumption in running mode                                                                | _                                          | _                        | _     | 4                        | ms   |
| t <sub>ADC_PU</sub> | SR | _ | ADC power up delay                                                                              | _                                          | _                        | _     | 1.5                      | μs   |
| t <sub>ADC_S</sub>  | СС | Т | Sample time <sup>5</sup>                                                                        | f <sub>ADC</sub> = 32 MHz,<br>INPSAMP = 17 | 0.5                      | _     |                          | μs   |
|                     |    |   |                                                                                                 | f <sub>ADC</sub> = 6 MHz,<br>INPSAMP = 255 | _                        | _     | 42                       |      |
| t <sub>ADC_C</sub>  | СС | Р | Conversion time <sup>6</sup>                                                                    | f <sub>ADC</sub> = 32 MHz,<br>INPCMP = 2   | 0.625                    | _     |                          | μs   |
| C <sub>S</sub>      | СС | D | ADC input sampling capacitance                                                                  | _                                          | _                        | _     | 3                        | pF   |
| C <sub>P1</sub>     | СС | D | ADC input pin capacitance 1                                                                     | _                                          | _                        | _     | 3                        | pF   |

Table 38. ADC conversion characteristics (continued)

| 0 1              |    | • |                                                          | 0 !!                                                 | itions <sup>1</sup>           |     | Value |     |      |
|------------------|----|---|----------------------------------------------------------|------------------------------------------------------|-------------------------------|-----|-------|-----|------|
| Symbo            | ΟI | С | Parameter                                                | Condi                                                | tions                         | Min | Тур   | Max | Unit |
| C <sub>P2</sub>  | СС | D | ADC input pin capacitance 2                              | -                                                    | _                             |     | _     | 1   | pF   |
| C <sub>P3</sub>  | СС | D | ADC input pin capacitance 3                              | _                                                    |                               | _   | _     | 1   | pF   |
| R <sub>SW1</sub> | СС | D | Internal resistance of analog source                     | -                                                    | _                             | _   | _     | 3   | kΩ   |
| R <sub>SW2</sub> | СС | D | Internal resistance of analog source                     | -                                                    | _                             | _   | _     | 2   | kΩ   |
| R <sub>AD</sub>  | СС | D | Internal resistance of analog source                     | -                                                    | _                             | _   | _     | 2   | kΩ   |
| I <sub>INJ</sub> | SR | _ | Input current Injection                                  | Current injection on one                             | V <sub>DD</sub> = 3.3 V ± 10% | -5  | _     | 5   | mA   |
|                  |    |   |                                                          | ADC input,<br>different from<br>the converted<br>one | V <sub>DD</sub> = 5.0 V ± 10% | -5  | _     | 5   |      |
| INLI             | СС | Т | Absolute value for integral non-linearity                | No overload                                          |                               | _   | 0.5   | 1.5 | LSB  |
| DNL              | СС | Т | Absolute differential non-linearity                      | No overload                                          |                               | _   | 0.5   | 1.0 | LSB  |
| I OFS I          | СС | Т | Absolute offset error                                    | -                                                    | _                             | _   | 0.5   | _   | LSB  |
| I GNE I          | СС | Т | Absolute gain error                                      | -                                                    | _                             | _   | 0.6   | _   | LSB  |
| TUEp             | СС | Р | Total unadjusted error <sup>7</sup>                      | Without current                                      | injection                     | -2  | 0.6   | 2   | LSB  |
|                  |    | Т | for precise channels, input only pins                    | With current inje                                    | ection                        | -3  |       | 3   |      |
| TUEx             | CC | T | Total unadjusted error <sup>7</sup> for extended channel | Without current                                      | injection                     | -3  | 1     | 3   | LSB  |
|                  |    | Т | ioi exteriueu criafifiei                                 | With current inje                                    | ection                        | -4  |       | 4   |      |

 $<sup>\</sup>overline{}^1$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

 $<sup>^{2}</sup>$  Analog and digital  $V_{SS}$  must be common (to be tied together externally).

<sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC</sub> and V<sub>DD\_ADC</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF.

<sup>&</sup>lt;sup>4</sup> Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2.

During the sample time the input capacitance  $C_S$  can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within  $t_{ADC\_S}$ . After the end of the sample time  $t_{ADC\_S}$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock  $t_{ADC\_S}$  depend on programming.

<sup>&</sup>lt;sup>6</sup> This parameter does not include the sample time t<sub>ADC\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result.

Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors.

# 4.19 On-chip peripherals

## 4.19.1 Current consumption

Table 39. On-chip peripherals current consumption<sup>1</sup>

| Symbol                    |    | С | Parameter                                          | Conditions                                                                                                               | s                                 | Value                                                        | Unit |
|---------------------------|----|---|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|------|
| <b> </b>                  |    |   |                                                    |                                                                                                                          |                                   | Тур                                                          |      |
| I <sub>DD_BV</sub> (CAN)  | CC | Т | CAN (FlexCAN) supply current on V <sub>DD_BV</sub> | mode                                                                                                                     | n:<br>in loop-back<br>MHz used as | 8 * f <sub>periph</sub> + 85<br>8 * f <sub>periph</sub> + 27 | μΑ   |
|                           |    |   |                                                    | source • Message is 580 µs                                                                                               | sending period                    |                                                              |      |
| I <sub>DD_BV(eMIOS)</sub> | СС | Т | eMIOS supply current on V <sub>DD_BV</sub>         | Static consumption:  • eMIOS channel OFF  • Global prescaler enabled                                                     |                                   | 29 * f <sub>periph</sub>                                     |      |
|                           |    |   |                                                    | Dynamic consumption:  It does not change var frequency (0.003 mA)                                                        | rying the                         | 3                                                            |      |
| I <sub>DD_BV(SCI)</sub>   | СС | Т | SCI (LINFlex) supply current on V <sub>DD_BV</sub> | Total (static + dynamic) c  LIN mode  Baudrate: 20 Kbps                                                                  | onsumption:                       | 5 * f <sub>periph</sub> + 31                                 |      |
| I <sub>DD_BV(SPI)</sub>   | СС | Т | SPI (DSPI) supply current on V <sub>DD_BV</sub>    | Ballast static consumption clocked)                                                                                      | on (only                          | 1                                                            |      |
|                           |    |   |                                                    | Ballast dynamic consump<br>(continuus communicatio<br>• Baudrate: 2 Mbit<br>• Trasmission every 8 μs<br>• Frame: 16 bits | n):                               | 16 * f <sub>periph</sub>                                     |      |

Table 39. On-chip peripherals current consumption<sup>1</sup> (continued)

| Symbol                      |    | С | Parameter                                                      |                          | Conditions                                              | Value                         | Unit    |
|-----------------------------|----|---|----------------------------------------------------------------|--------------------------|---------------------------------------------------------|-------------------------------|---------|
| Symbol                      |    |   | Parameter                                                      |                          | Conditions                                              | Тур                           | - Ollit |
| I <sub>DD_BV(ADC)</sub>     | CC | Т | ADC supply current on V <sub>DD_BV</sub>                       | $V_{DD} = 5.5 \text{ V}$ | Ballast static consumption (no conversion)              | 41 * f <sub>periph</sub>      | μΑ      |
|                             |    |   |                                                                | V <sub>DD</sub> = 5.5 V  | Ballast dynamic consumption (continuus conversion)      | 5 * f <sub>periph</sub>       |         |
| I <sub>DD_HV_ADC(ADC)</sub> | СС | Т | ADC supply current on V <sub>DD_HV_ADC</sub>                   | V <sub>DD</sub> = 5.5 V  | Analog static consumption (no conversion)               | 2 * f <sub>periph</sub>       |         |
|                             |    |   |                                                                | V <sub>DD</sub> = 5.5 V  | Analog dynamic<br>consumption (continuus<br>conversion) | 75 * f <sub>periph</sub> + 32 |         |
| I <sub>DD_HV</sub> (FLASH)  | CC | Т | CFlash + DFlash<br>supply current on<br>V <sub>DD_HV_ADC</sub> | V <sub>DD</sub> = 5.5 V  | _                                                       | 8.21                          | mA      |
| I <sub>DD_HV(PLL)</sub>     | СС | Т | PLL supply current on V <sub>DD_HV</sub>                       | V <sub>DD</sub> = 5.5 V  | _                                                       | 3 * f <sub>periph</sub>       | μΑ      |

<sup>1</sup> Operating conditions: T<sub>A</sub> = 25 °C, f<sub>periph</sub> = 8 MHz to 64 MHz

# MPC5604B/C Microcontroller Data Sheet, Rev. 7

### 4.19.2 DSPI characteristics

Table 40. DSPI characteristics<sup>1</sup>

| No.  | Symbo                            | .  | С | Parameter                                                                                                  |                           | D                       | SPI0/DS             | PI1                      |                         | DSPI2               | 2                         | Unit |
|------|----------------------------------|----|---|------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---------------------|--------------------------|-------------------------|---------------------|---------------------------|------|
| 140. | Symbo                            | ,  | 0 | i didileter                                                                                                |                           | Min                     | Тур                 | Max                      | Min                     | Тур                 | Max                       |      |
| 1    | t <sub>SCK</sub>                 | SR | D | SCK cycle time                                                                                             | Master mode<br>(MTFE = 0) | 125                     | _                   | _                        | 333                     | _                   | _                         | ns   |
|      |                                  |    | D |                                                                                                            | Slave mode<br>(MTFE = 0)  | 125                     | _                   | _                        | 333                     | _                   | _                         |      |
|      |                                  |    | D |                                                                                                            | Master mode<br>(MTFE = 1) | 83                      | _                   | _                        | 125                     | _                   | _                         |      |
|      |                                  |    | D |                                                                                                            | Slave mode<br>(MTFE = 1)  | 83                      | _                   | _                        | 125                     | _                   | _                         |      |
| _    | f <sub>DSPI</sub>                | SR | D | DSPI digital controller frequ                                                                              | iency                     | _                       | _                   | f <sub>CPU</sub>         | _                       | _                   | f <sub>CPU</sub>          | MHz  |
| _    | $\Delta t_{CSC}$                 | CC |   | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in<br>master mode for CSn1->0 | Master mode               | _                       | _                   | 130 <sup>2</sup>         | _                       | _                   | 15 <sup>3</sup>           | ns   |
| _    | $\Delta t_{ASC}$                 | CC |   | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in<br>master mode for CSn1->1 | Master mode               | _                       | _                   | 130 <sup>3</sup>         | 1                       | _                   | 130 <sup>3</sup>          | ns   |
| 2    | t <sub>CSCext</sub> <sup>4</sup> | SR | D | CS to SCK delay                                                                                            | Slave mode                | 32                      | _                   | _                        | 32                      | _                   | _                         | ns   |
| 3    | t <sub>ASCext</sub> 5            | SR | D | After SCK delay                                                                                            | Slave mode                | 1/f <sub>DSPI</sub> + 5 | _                   | _                        | 1/f <sub>DSPI</sub> + 5 | _                   | _                         | ns   |
| 4    | t <sub>SDC</sub>                 | CC | D | SCK duty cycle                                                                                             | Master mode               | _                       | t <sub>SCK</sub> /2 | _                        | _                       | t <sub>SCK</sub> /2 | _                         | ns   |
|      | ·                                | SR | D |                                                                                                            | Slave mode                | t <sub>SCK</sub> /2     | _                   | _                        | t <sub>SCK</sub> /2     | _                   | _                         |      |
| 5    | t <sub>A</sub>                   | SR | D | Slave access time                                                                                          | Slave mode                | _                       | _                   | 1/f <sub>DSPI</sub> + 70 | _                       | _                   | 1/f <sub>DSPI</sub> + 130 | ns   |
| 6    | t <sub>DI</sub>                  | SR | D | Slave SOUT disable time                                                                                    | Slave mode                | 7                       | _                   | _                        | 7                       | _                   | _                         | ns   |
| 9    | t <sub>SUI</sub>                 | SR | D | Data setup time for inputs                                                                                 | Master mode               | 43                      | _                   | _                        | 145                     | _                   | _                         | ns   |
|      |                                  |    |   |                                                                                                            | Slave mode                | 5                       |                     | _                        | 5                       | _                   | _                         |      |
| 10   | t <sub>HI</sub>                  | SR | D | Data hold time for inputs                                                                                  | Master mode               | 0                       | _                   | _                        | 0                       | _                   | _                         | ns   |
|      |                                  |    |   |                                                                                                            | Slave mode                | 2 <sup>6</sup>          | _                   | _                        | 2 <sup>6</sup>          | _                   | _                         |      |

### Table 40. DSPI characteristics<sup>1</sup> (continued)

| No  | No. Symbol C                 |    | _ | Parameter                  | D           | DSPI0/DSPI1 |     |     | DSPI2 |     |      |    |
|-----|------------------------------|----|---|----------------------------|-------------|-------------|-----|-----|-------|-----|------|----|
| NO. |                              |    | C | Farameter                  | Min         | Тур         | Max | Min | Тур   | Max | Unit |    |
| 11  | t <sub>SUO</sub> 7           | CC | D | Data valid after SCK edge  | Master mode | _           | _   | 32  | _     | _   | 50   | ns |
|     |                              |    |   |                            | Slave mode  | _           | _   | 52  | _     | _   | 160  |    |
| 12  | t <sub>HO</sub> <sup>7</sup> | СС | D | Data hold time for outputs | Master mode | 0           | _   | _   | 0     | _   | _    | ns |
|     |                              |    |   |                            | Slave mode  | 8           | _   | _   | 13    | _   |      |    |

Operating conditions: Cout = 10 to 50 pF, Slew<sub>IN</sub> = 3.5 to 15 ns.

<sup>&</sup>lt;sup>2</sup> Maximum value is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM. A positive value means that SCK starts before CSn is asserted. DSPI2 has only SLOW SCK available.

<sup>&</sup>lt;sup>3</sup> Maximum value is reached when CSn pad is configured as MEDIUM pad while SCK pad is configured as SLOW. A positive value means that CSn is deasserted before SCK. DSPI0 and DSPI1 have only MEDIUM SCK available.

<sup>&</sup>lt;sup>4</sup> The t<sub>CSC</sub> delay value is configurable through a register. When configuring t<sub>CSC</sub> (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>CSC</sub> to ensure positive t<sub>CSCext</sub>.

<sup>&</sup>lt;sup>5</sup> The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>.

<sup>&</sup>lt;sup>6</sup> This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR register.

<sup>&</sup>lt;sup>7</sup> SCK and SOUT configured as MEDIUM pad

### **Electrical characteristics**

Figure 22. DSPI classic SPI timing – master, CPHA = 0



Figure 23. DSPI classic SPI timing - master, CPHA = 1



MPC5604B/C Microcontroller Data Sheet, Rev. 7

79

SS SCK Input (CPOL = 0) 4 **SCK Input** (CPOL = 1)5 First Data Data SOUT Last Data 9 (10 First Data Last Data SIN Data Note: Numbers shown reference Table 40.

Figure 24. DSPI classic SPI timing – slave, CPHA = 0





### MPC5604B/C Microcontroller Data Sheet, Rev. 7

### **Electrical characteristics**

Figure 26. DSPI modified transfer format timing – master, CPHA = 0



Figure 27. DSPI modified transfer format timing - master, CPHA = 1



MPC5604B/C Microcontroller Data Sheet, Rev. 7

2 SS SCK Input (CPOL = 0) 4 **SCK Input** (CPOL = 1)(12 First Data Data Last Data SOUT (10 9 First Data Data Last Data Note: Numbers shown reference Table 40.

Figure 28. DSPI modified transfer format timing – slave, CPHA = 0





### 4.19.3 Nexus characteristics

**Table 41. Nexus characteristics** 

| No. | lo. Symbol         |      | С | Parameter                     |     | Value |     | Unit    |
|-----|--------------------|------|---|-------------------------------|-----|-------|-----|---------|
| NO. | Зупів              | OI . | C | Farameter                     | Min | Тур   | Max | - Offic |
| 1   | t <sub>TCYC</sub>  | CC   | D | TCK cycle time                | 64  | _     | _   | ns      |
| 2   | t <sub>MCYC</sub>  | CC   | D | MCKO cycle time               | 32  | _     | _   | ns      |
| 3   | t <sub>MDOV</sub>  | CC   | D | MCKO low to MDO data valid    | _   | _     | 8   | ns      |
| 4   | t <sub>MSEOV</sub> | CC   | D | MCKO low to MSEO_b data valid | _   | _     | 8   | ns      |
| 5   | t <sub>EVTOV</sub> | CC   | D | MCKO low to EVTO data valid   | _   | _     | 8   | ns      |
| 10  | t <sub>NTDIS</sub> | CC   | D | TDI data setup time           | 15  | _     | _   | ns      |
|     | t <sub>NTMSS</sub> | CC   | D | TMS data setup time           | 15  | _     | _   | ns      |
| 11  | t <sub>NTDIH</sub> | CC   | D | TDI data hold time            | 5   | _     | _   | ns      |
|     | t <sub>NTMSH</sub> | CC   | D | TMS data hold time            | 5   | _     | _   | ns      |
| 12  | t <sub>TDOV</sub>  | CC   | D | TCK low to TDO data valid     | 35  | _     | _   | ns      |
| 13  | t <sub>TDOI</sub>  | CC   | D | TCK low to TDO data invalid   | 6   | _     | _   | ns      |

Figure 30. Nexus TDI, TMS, TDO timing



### 4.19.4 JTAG characteristics

**Table 42. JTAG characteristics** 

| No. | Symb              | ol. | С | Parameter              |     | Value |     |      |  |  |
|-----|-------------------|-----|---|------------------------|-----|-------|-----|------|--|--|
| NO. | Cymiso.           |     |   | Faranteter             | Min | Тур   | Max | Unit |  |  |
| 1   | t <sub>JCYC</sub> | CC  | D | TCK cycle time         | 64  | _     | _   | ns   |  |  |
| 2   | t <sub>TDIS</sub> | СС  | D | TDI setup time         | 15  | _     | _   | ns   |  |  |
| 3   | t <sub>TDIH</sub> | СС  | D | TDI hold time          | 5   | _     | _   | ns   |  |  |
| 4   | t <sub>TMSS</sub> | СС  | D | TMS setup time         | 15  | _     | _   | ns   |  |  |
| 5   | t <sub>TMSH</sub> | СС  | D | TMS hold time          | 5   | _     | _   | ns   |  |  |
| 6   | t <sub>TDOV</sub> | СС  | D | TCK low to TDO valid   | _   | _     | 33  | ns   |  |  |
| 7   | t <sub>TDOI</sub> | СС  | D | TCK low to TDO invalid | 6   | _     | _   | ns   |  |  |

Figure 31. Timing diagram – JTAG boundary scan



# 5 Package characteristics

# 5.1 Package mechanical data

### 5.1.1 64 LQFP



Figure 32. 64 LQFP package mechanical drawing (1 of 3)

MPC5604B/C Microcontroller Data Sheet, Rev. 7

### Package characteristics



Figure 33. 64 LQFP package mechanical drawing (2 of 3)

MPC5604B/C Microcontroller Data Sheet, Rev. 7

| Ave a callet                                                                                                                                                                             | MECHANICAL OUTLINES       | DOCUMENT NO: 98ASS23234 | W |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---|
| Treescale'  semiconductor  o freescale semiconductor, inc. all rights reserved.                                                                                                          | DICTIONARY                | PAGE: 840F              |   |
| ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: E                  |   |

### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- $\triangle$  dimensions to be determined at seating plane c.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0. 1 mm AND 0.25 mm FROM THE LEAD TIP.

TITLE: 64LD LQFP,

10 X 10 X 1. 4 PKG,
0. 5 PITCH, CASE OUTLINE

CASE NUMBER: 840F-02

STANDARD: JEDEC MS-026 BCD

PACKAGE CODE: 8426 | SHEET: 3

Figure 34. 64 LQFP package mechanical drawing (3 of 3)

### 5.1.2 100 LQFP



Figure 35. 100 LQFP package mechanical drawing (1 of 3)

MPC5604B/C Microcontroller Data Sheet, Rev. 7



Figure 36. 100 LQFP package mechanical drawing (2 of 3)

MPC5604B/C Microcontroller Data Sheet, Rev. 7

### Package characteristics

| A                                                                                                                                                                                                                                               | MECHANICA        | DOCUMENT NO: 98ASS2330 |        |    |   |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|--------|----|---|--|
| Treescale  semiconductor  © FREESCALE SEMICONDUCTOR, INC., ALL RICHTS RESERVED.                                                                                                                                                                 |                  | DNARY                  | PAGE:  | 98 | 3 |  |
| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED  DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS  RE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE     | THIS DRAWING           | REV:   | Н  |   |  |
| NOTES:                                                                                                                                                                                                                                          |                  |                        |        |    |   |  |
| 1. ALL DIMENSIONS ARE IN MILLI                                                                                                                                                                                                                  | IMETERS.         |                        |        |    |   |  |
| 2. INTERPRET DIMENSIONS AND                                                                                                                                                                                                                     | TOLERANCES PER   | ASME Y14.5M-1          | 994.   |    |   |  |
| 3. DATUMS B, C AND D TO BE                                                                                                                                                                                                                      | DETERMINED AT [  | DATUM PLANE H.         |        |    |   |  |
| THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM.                                                                                                                                                   |                  |                        |        |    |   |  |
| 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.                                                                   |                  |                        |        |    |   |  |
| 6. DIMENSION DOES NOT INCLUD CAUSE THE LEAD WIDTH TO AND AN ADJACENT LEAD SH                                                                                                                                                                    | EXCEED 0.35. MIN | NIMUM SPACE BE         |        |    |   |  |
| 7. DIMENSIONS ARE DETERMINED                                                                                                                                                                                                                    | AT THE SEATING   | G PLANE, DATUM         | A.     |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
|                                                                                                                                                                                                                                                 |                  |                        |        |    |   |  |
| ΠΤLE:                                                                                                                                                                                                                                           |                  | CASE NUMBER:           | 983-02 |    |   |  |
| TITLE:  100 LEAD LQF 14 X 14, 0.5 PITCH, 1                                                                                                                                                                                                      |                  | CASE NUMBER: S         |        |    |   |  |

Figure 37. 100 LQFP package mechanical drawing (3 of 3)

MPC5604B/C Microcontroller Data Sheet, Rev. 7

### 5.1.3 144 LQFP



Figure 38. 144 LQFP package mechanical drawing (1 of 2)

### Package characteristics



Figure 39. 144 LQFP package mechanical drawing (2 of 2)

### 5.1.4 208 MAPBGA



Figure 40. 208 MAPBGA package mechanical drawing (1 of 2)

### Package characteristics



Figure 41. 208 MAPBGA package mechanical drawing (2 of 2)

# 6 Ordering information

Figure 42. Commercial product code structure



<sup>&</sup>lt;sup>1</sup> 208 MAPBGA available only as development package for Nexus2+

# 7 Document revision history

Table 43 summarizes revisions to this document.

Table 43. Revision history

| Revision | Date        | Description of Changes |
|----------|-------------|------------------------|
| 1        | 04-Apr-2008 | Initial release.       |

### **Document revision history**

**Table 43. Revision history (continued)** 

| Revision | Date        | Description of Changes                                                                                                  |
|----------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| 2        | 06-Mar-2009 | Made minor editing and formatting changes to improve readability Harmonized oscillator naming throughout document       |
|          |             | Features:                                                                                                               |
|          |             | —Replaced 32 KB with 48 KB as max SRAM size                                                                             |
|          |             | —Updated descripiton of INTC                                                                                            |
|          |             | —Changed max number of GPIO pins from 121 to 123                                                                        |
|          |             | Updated Section 1.2, "Descrioption                                                                                      |
|          |             | Updated Table 2                                                                                                         |
|          |             | Added Section 2, "Block diagram Section 3, "Package pinouts and signal descriptions: Removed signal descriptions (these |
|          |             | are found in the device reference manual)                                                                               |
|          |             | Updated Figure 5:                                                                                                       |
|          |             | —Replaced VPP with VSS_HV on pin 18                                                                                     |
|          |             | —Added MA[1] as AF3 for PC[10] (pin 28)                                                                                 |
|          |             | —Added MA[0] as AF2 for PC[3] (pin 116)                                                                                 |
|          |             | —Changed description for pin 120 to PH[10] / GPIO[122] / TMS                                                            |
|          |             | —Changed description for pin 127 to PH[9] / GPIO[121] / TCK                                                             |
|          |             | —Replaced NMI[0] with NMI on pin 11                                                                                     |
|          |             | Updated Figure 4:                                                                                                       |
|          |             | —Replaced VPP with VSS_HV on pin 14                                                                                     |
|          |             | —Added MA[1] as AF3 for PC[10] (pin 22)                                                                                 |
|          |             | —Added MA[0] as AF2 for PC[3] (pin 77)                                                                                  |
|          |             | —Changed description for pin 81 to PH[10] / GPIO[122] / TMS                                                             |
|          |             | —Changed description for pin 88 to PH[9] / GPIO[121] / TCK                                                              |
|          |             | —Removed E1UC[19] from pin 76                                                                                           |
|          |             | —Replaced [11] with WKUP[11] for PB[3] (pin 1)                                                                          |
|          |             | —Replaced NMI[0] with NMI on pin 7 Updated Figure 6:                                                                    |
|          |             | —Changed description for ball B8 from TCK to PH[9]                                                                      |
|          |             | —Changed description for ball B9 from TMS to PH[10]                                                                     |
|          |             | —Updated descriptions for balls R9 and T9                                                                               |
|          |             | Added Section 4.2, "Parameter classification and tagged parameters in tables where                                      |
|          |             | appropriate                                                                                                             |
|          |             | Added Section 4.3, "NVUSRO register                                                                                     |
|          |             | Updated Table 5                                                                                                         |
|          |             | Section 4.5, "Recommended operating conditions: Added note on RAM data retention to                                     |
|          |             | end of section                                                                                                          |
|          |             | Updated Table 6 and Table 7                                                                                             |
|          |             | Added Section 4.6.1, "Package thermal characteristics                                                                   |
|          |             | Updated Section 4.6.2, "Power considerations                                                                            |
|          |             | Updated Figure 7                                                                                                        |
|          |             | Updated Table 9, Table 10, Table 11, Table 12 and Table 13                                                              |
|          |             | Added Section 4.7.4, "Output pin transition times                                                                       |
|          |             | Updated Table 16                                                                                                        |
|          |             | Updated Figure 8                                                                                                        |
|          |             | Updated Table 18 Section 4.9.1 "Voltage regulator electrical characteristics: Amended description of                    |
|          |             | Section 4.9.1, "Voltage regulator electrical characteristics: Amended description of LV_PLL                             |
|          |             | Figure 10: Exchanged position of symbols C <sub>DEC1</sub> and C <sub>DEC2</sub>                                        |
|          |             | Updated Table 19                                                                                                        |
|          |             | Opuated Table 13                                                                                                        |

MPC5604B/C Microcontroller Data Sheet, Rev. 7

Table 43. Revision history (continued)

| Revision | Date        | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 06-Mar-2009 | Added Figure 11 Updated Table 20 and Table 21 Updated Section 4.11, "Flash memory electrical characteristics Added Section 4.12, "Electromagnetic compatibility (EMC) characteristics Updated Section 4.13, "Fast external crystal oscillator (4 to 16 MHz) electrical characteristics Updated Section 4.14, "Slow external crystal oscillator (32 kHz) electrical characteristics Updated Table 34, Table 35 and Table 36 Added Section 4.19, "On-chip peripherals Added Table 37 Updated Table 38 Updated Table 47 Added Section Appendix A, "Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4        | 06-Aug-2009 | Updated Figure 6 Table 5  • V <sub>DD_ADC</sub> : changed min value for "relative to V <sub>DD</sub> " condition  • V <sub>IN</sub> : changed min value for "relative to V <sub>DD</sub> " condition  • I <sub>CORELV</sub> : added new row Table 7  • T <sub>A C-Grade Part,</sub> T <sub>J C-Grade Part,</sub> T <sub>A V-Grade Part,</sub> T <sub>J V-Grade Part,</sub> T <sub>A M-Grade Part,</sub> T <sub>J M-Grade Part</sub> : added new rows  • Changed capacitance value in footnote Table 14  • MEDIUM configuration: added condition for PAD3V5V = 0 Updated Figure 10 Table 19  • C <sub>DEC1</sub> : changed min value  • I <sub>MREG</sub> : changed max value  • I <sub>DD_BV</sub> : added max value footnote Table 20  • V <sub>LVDHV3L</sub> : added max value  • V <sub>LVDHV3L</sub> : added max value  • V <sub>LVDHV5L</sub> : added max value  Updated Table 21 Table 23  • Retention: deleted min value footnote for "Blocks with 100,000 P/E cycles" Table 31  • I <sub>FXOSC</sub> : added typ value Table 33  • V <sub>SXOSC</sub> : changed typ value  • T <sub>SXOSCSU</sub> : added max value  Updated Table 34  • Δ¹ <sub>LTJIT</sub> : added max value  Updated Figure 36 |

### **Document revision history**

**Table 43. Revision history (continued)** 

| Revision | Date        | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | 02-Nov-2009 | Table: "MPC5604B/C series block summary"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| i        |             | Added a new row                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |             | Table: "Absolute maximum ratings"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |             | V <sub>DD_BV</sub> , V <sub>DD_ADC</sub> , V <sub>IN</sub> : changed max value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |             | Table: "Recommended operating conditions (3.3 V)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |             | TV <sub>DD</sub> : deleted min value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |             | Table: "Reset electrical characteristics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | Changed footnotes 3 and 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | Table: "Voltage regulator electrical characteristics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |             | C <sub>REGn</sub> : changed max value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |             | C <sub>DEC1</sub> : split into 2 rows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |             | Updated voltage values in footnote 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |             | Table: "Low voltage monitor electrical characteristics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |             | Updated column Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | • V <sub>LVDLVCORL</sub> , V <sub>LVDLVBKPL</sub> : changed min/max value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | Table: "Program and erase specifications"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | • T <sub>dwprogram</sub> : added initial max value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |             | Table: "Flash module life"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |             | Retention: changed min value for blocks with 100K P/E cycles  Tables "Flack managed and particular and provided and p |
|          |             | Table: "Flash power supply DC electrical characteristics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |             | IFREAD, IFMOD: added typ value     Added for the start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |             | Added footnote 1  Added Section: "NV//SROWATCUROS FAN field description"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |             | Added Section: "NVUSRO[WATCHDOG_EN] field description"  Section 4.18: "ADC electrical pharacteristics" has been moved up in biography (it was                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |             | Section 4.18: "ADC electrical characteristics" has been moved up in hierarchy (it was Section 4.18.5).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |             | Table: "ADC conversion characteristics"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |             | R <sub>AD</sub> : changed initial max value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |             | Table: "On-chip peripherals current consumption"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |             | Removed min/max from the heading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |             | Changed unit of measurement and consequently rounded the values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| i        |             | - Orlanged unit of measurement and consequently founded the values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

99

Table 43. Revision history (continued)

| Revision | Date        | Description of Changes                                                                                                  |
|----------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| 6        | 15-Mar-2010 | Section "Introduction"                                                                                                  |
|          |             | Relocated a note                                                                                                        |
|          |             | Table: "MPC5604B/C device comparison"                                                                                   |
|          |             | Added footnote regarding SCI and CAN                                                                                    |
|          |             | Table: "Absolute maximum ratings"                                                                                       |
|          |             | Removed the min value of V <sub>IN</sub> relative tio V <sub>DD</sub>                                                   |
|          |             | Table "Recommended operating conditions (3.3 V)"                                                                        |
|          |             | TA C-Grade Part, TJ C-Grade Part, TA V-Grade Part, TJ V-Grade Part, TA M-Grade Part, TJ M-Grade Part added new rows     |
|          |             | TV <sub>DD</sub> : made single row                                                                                      |
|          |             | Table: "LQFP thermal characteristics"                                                                                   |
|          |             | Added more rows                                                                                                         |
|          |             | Removed table "208 MAPBGA thermal characteristics"                                                                      |
|          |             | Table "I/O consuption"                                                                                                  |
|          |             | Removed I <sub>DYNSEG</sub> row                                                                                         |
|          |             | Added "I/O weight " table                                                                                               |
|          |             | Table "Voltage regulator electrical characteristics"                                                                    |
|          |             | Updated the values                                                                                                      |
|          |             | Removed I <sub>VREGREF</sub> and I <sub>VREDLVD12</sub>                                                                 |
|          |             | Added a note about I <sub>DD BC</sub>                                                                                   |
|          |             | Table "Low voltage monitor electrical characteristics"                                                                  |
|          |             | Updated V <sub>PORH</sub> values                                                                                        |
|          |             | Updated V <sub>LVDLVCORL</sub> value                                                                                    |
|          |             | Table "Low voltage power domain electrical characteristics"                                                             |
|          |             | Entirely updated                                                                                                        |
|          |             | Table "Program and erase specifications"                                                                                |
|          |             | Inserted T <sub>eslat</sub> row                                                                                         |
|          |             | Table "Flash power supply DC electrical characteristics"                                                                |
|          |             | Entirely updated                                                                                                        |
|          |             | Table "Start-up time/Switch-off time"                                                                                   |
|          |             | Entirely updated                                                                                                        |
|          |             | Figures "Crystal oscillator and resonator connection scheme"                                                            |
|          |             | Relocated a note                                                                                                        |
|          |             | Table "Slow external crystal oscillator (32 kHz) electrical characteristics"                                            |
|          |             | Removed g <sub>mSXOSC</sub> row                                                                                         |
|          |             | Inserted values of I <sub>SXOSCBIAS</sub>                                                                               |
|          |             | Table "Fast internal RC oscillator (16 MHz) electrical characteristics"                                                 |
|          |             | Entirely updated.                                                                                                       |
|          |             | table "ADC conversion characteristics"                                                                                  |
|          |             | updated the description of the conditions of t <sub>ADC_PU</sub> and t <sub>ADC_S</sub> .  Table "DSPI characteristics" |
|          |             | Entirely updated.                                                                                                       |
|          |             | Table "Orderable part number summary"                                                                                   |
|          |             | modified some orderable part number.                                                                                    |
|          |             | Figure "Commercial product code structure"                                                                              |
|          |             | Updated                                                                                                                 |
|          |             | Removed the note about the condition from "Flash read access timing" table                                              |
|          |             | Removed the notes that assert the values need to be confirmed before validation                                         |
|          |             | Exchanged the order of "LQFP 100-pin configuration" and "LQFP 144-pin configuration"                                    |
|          |             | Exchanged the order of "LQFP 100-pin package mechanical drawing" and "LQFP 144-pin                                      |
|          |             | package mechanical drawing"                                                                                             |

### **Document revision history**

**Table 43. Revision history (continued)** 

| Revision | Date        | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7        | 05-Jul-2010 | Added 64 LQFP package information Updated the "Features" section. Removed alternate function information from "LQFP 100-pin configuration" and "LQFP 100-pin configuration" figures. Added "Functional port pin descriptions" table Added eDMA block in the "MPC5604B/C series block diagram" figure Deleted the "NVUSRO[WATCHDOG_EN] field description" section Table "Recommended operating conditions (3.3 V)" and "Recommended operating conditions (5.0 V)": deleted the conditions of TAC-Grade Part, TAV-Grade Part, TAM-Grade Part Table "LQFP thermal characteristics": rounded the values Replaced "nRSTIN" with "RESET" in the "RESET electrical characteristics" section. Table "I/O input DC electrical characteristics"  • WFI: insered a footnote  • WNFI: insered a footnote  Table: "Low voltage monitor electrical characteristics"  • changed min valueV_LVDHV3L, from 2.7 to 2.6  • Inserted max value of V_LVDLVCORL Table "FMPLL electrical characteristics": rounded the values of fVCO Table "DSPI characteristics":  • Added \( \Data AACC \) row  • Update values of tA Added "IADCPWD" and "IADCRUN" rows within "ADC conversion characteristics" table.  Removed "Orderable part number summary" table. |

# **Appendix A Abbreviations**

Table 44 lists abbreviations used but not defined elsewhere in this document.

**Table 44. Abbreviations** 

| Abbreviation | Meaning                                 |
|--------------|-----------------------------------------|
| CMOS         | Complementary metal-oxide-semiconductor |
| СРНА         | Clock phase                             |
| CPOL         | Clock polarity                          |
| CS           | Peripheral chip select                  |
| EVTO         | Event out                               |
| МСКО         | Message clock out                       |
| MDO          | Message data out                        |
| MSEO         | Message start/end out                   |
| MTFE         | Modified timing format enable           |
| SCK          | Serial communications clock             |
| SOUT         | Serial data out                         |
| TBD          | To be defined                           |
| TCK          | Test clock input                        |
| TDI          | Test data input                         |
| TDO          | Test data output                        |
| TMS          | Test mode select                        |

### How to Reach Us:

### Home Page:

www.freescale.com

### Web Support:

http://www.freescale.com/support

### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:
Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku,
Tokyo 153-0064
Japan
0120 191014 or +81 3 5437 9125
support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009, 2010. All rights reserved.

MPC5604BC Rev. 7 07/2010

