

# PX30 Hardware Design Guide

| Version:  | V1.3       |
|-----------|------------|
| Author:   |            |
| Auditor:  |            |
| Approver: |            |
| Date:     | 06.12.2019 |



## **Warranty Disclaimer**

The products, services or features you have purchased from Fuzhou Rockchip Electronics Co., Ltd shall be binding upon terms and conditions of mutual business contract, all or part of products, services or features may be exclusive of your purchase or range of application. Unless otherwise agreed on contract, no expressed or implied copyright licenses have been granted hereunder this document.

Fuzhou Rockchip Electronics Co., Ltd reserves the right to make changes in its products or product specifications with the intent to improve function or design at any time. Unless otherwise agreed, this document is provided as user's manual only, no expressed or implied copyright licenses have been granted hereunder statement, information and suggestion of this document.

#### **Trademarks**

Rockchip and RockchipTM logo and the name of Fuzhou Rockchip Electronics Co., Ltd's products are trademarks of Fuzhou Rockchip Electronics Co., Ltd. and are exclusively owned by Fuzhou Rockchip Electronics Co., Ltd.

References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.

0

## Copyright © Fuzhou Rockchip Electronics Co., Ltd. 2015

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Fuzhou Rockchip Electronics Co., Ltd.

Fuzhou Rockchip Electronics Co., Ltd

Address: No.18 Building, A District, No.89 Software Boulevard,

FuZhou, FuJian, PRC

Website: www.rock-chips.com
Tel: +86-591-83991906
Fax: +86-591-83951833
Mail: www.rock-chips.com





# **Preface**

## **Overview**

This document mainly introduces the key points of hardware design for PX30, aiming at helping customers to shorten product design period, improve stability and reduce bugs. Please follow this guide strictly for the hardware design, and use the relative core board released by RK. If need to change in special cases, please get confirmation from RK engineer first.

## **Chipset model**

The chipset model described in this document is PX30

Relevant product versions are shown as below:

| Product Name | Product Version |   |
|--------------|-----------------|---|
| PX30 /PX30K  |                 | - |
|              |                 |   |

## **Applicable object**

- This document is mainly suitable for the following engineers:
- 1. Hardware development & PCB layout engineers
- 2. Field application engineers
- 3. Test engineers



# **Revision history**

This revision history recorded description of each version, and any updates of previous versions are included in the latest one.

| Revision Date | Version No. | Author         | Revision Description |
|---------------|-------------|----------------|----------------------|
| 2018-09       | V1.0        | Hardware Group | Initial Release      |
| 2019-01       | V1.1        | Hardware Group | Initial Release      |
| 2019-05       | V1.2        | Hardware Group | Initial Release      |
| 2019-12       | V1.3        | Hardware Group | Initial Release      |



# **Acronym**

Acronyms used in the document are as below:

| DDR     | Double Data Rate                     | 双倍速率同步动态随机存储器                        |  |
|---------|--------------------------------------|--------------------------------------|--|
| eMMC    | Embedded Multi Media Card            | 内嵌式多媒体存储卡                            |  |
| HDMI    | High Definition Multimedia Interface | 高清晰度多媒体接口                            |  |
| I2C     | Inter-Integrated Circuit             | 内部整合电路(两线式串行通讯总线)                    |  |
| JTAG    | Joint Test Action Group              | 联合测试行为组织定义的一种国际标准测试协议(IEEE 1149.1兼容) |  |
| LDO     | Low Drop Out Linear Regulator        | 低压差线性稳压器                             |  |
| LVDS    | Low-Voltage Differential Signaling   | 低电压差分信号                              |  |
| MAC     | Media Access Control                 | 以太网媒体接入控制器                           |  |
| MIPI    | Mobile Industry Processor Interface  | 移动产业处理器接口                            |  |
| PMIC    | Power Management IC                  | 电源管理芯片                               |  |
| PMU     | Power Management Unit                | 电源管理单元                               |  |
| RK      | Rockchip Electronics Co., Ltd.       | 瑞芯微电子股份有限公司                          |  |
| SD Card | Secure Digital Memory Card           | 安全数码卡                                |  |
| SDIO    | Secure Digital Input and Output Card | 安全数字输入输出卡                            |  |
| SDMMC   | Secure Digital Multi Media Card      | 安全数字多媒体存储卡                           |  |
| SPI     | Serial Peripheral Interface          | 串行外设接口                               |  |
| TF Card | Micro SD Card(Trans-flash Card)      | 外置记忆卡                                |  |
| USB     | Universal Serial Bus                 | 通用串行总线                               |  |
|         | 10 y y                               |                                      |  |
|         |                                      |                                      |  |



# Catalog

| V | Varr  | ranty Disclaimer                          | 2  |
|---|-------|-------------------------------------------|----|
|   |       | erview                                    |    |
|   |       | set model                                 |    |
|   |       |                                           |    |
| Α | Appli | licable object                            | 3  |
| A | Acro  | nym                                       | 5  |
|   |       | g                                         |    |
|   |       | s Listist                                 |    |
|   |       | er 1 Brief Introduction                   |    |
| 1 | . 1   | Overview                                  |    |
| 1 | . 2   | Block Diagram                             | 11 |
| 1 | . 3   | Application block diagram                 | 12 |
|   |       | 1.3.1 Demo application block diagram      | 12 |
| 2 |       | Package and Pin                           | 13 |
| 2 | . 1   | Package                                   |    |
|   |       | 2.1.1 Information                         | 13 |
|   |       | 2.1.2 Mark definition                     |    |
| 0 | . 0   | 2.1.3 Package Dimension                   |    |
| 2 | . 2   | GPIO type introduction                    |    |
|   |       | 2. 2. 1 GPIO type                         |    |
|   |       | 2.2.2 GPIO driver capacity                |    |
| 3 |       | Schematic design suggestion               |    |
| 3 | . 1   | minimum system design                     |    |
|   |       | 3.1.1 clock circuit                       |    |
|   |       | 3. 1. 2 reset circuit                     |    |
|   |       | 3.1.3 system bootup sequence              |    |
|   |       | 3.1.4 system initialization config signal |    |
|   |       | 3.1.5 JTAG debug circuit                  |    |
|   |       | 3. 1. 6 DDR circuit                       |    |
|   |       | 3. 1.8 SPI circuit                        |    |
|   |       | 3.1.9 nand flash circuit                  |    |
| 3 | . 2   | power design                              | 22 |
|   |       | 3. 2. 1 minimal system power introduction | 22 |
|   |       | 3.2.2 power design suggestion             | 23 |
|   |       | 3. 2. 3 RK809-1 solution introduction     |    |
|   |       | 3. 2. 4 others                            |    |
| Q | . 3   | function interface circuit design guide   |    |
| J | , υ   |                                           |    |
|   |       | 3.3.1 memory card circuit                 |    |
|   |       | 3. 3. 3 audio circuit                     |    |
|   |       |                                           |    |



|      | 3. 3. 4 video circuit                  | 46 |
|------|----------------------------------------|----|
|      | 3.3.5 camera circuit                   |    |
|      | 3.3.6 RMII circuit                     |    |
|      | 3. 3. 7 ADC circuit                    | 51 |
|      | 3. 3. 8 SDIO/UART circuit              | 52 |
|      | U UART Debug circuit                   | 53 |
| 4    | Thermal design suggestion              | 55 |
| 4.1  | thermal simulation result              | 55 |
|      |                                        |    |
|      | 4.1.1 result overview                  | 55 |
|      | 4.1.2 PCB description                  | 55 |
|      | 4.1.3 term interpretation              |    |
| 4.2  | thermal control method inside the chip | 56 |
|      | 4.2.1 thermal control strategy         | 56 |
|      | 4. 2. 2 temperature control config     | 57 |
| 5    | ESD/EMI protection design              | 58 |
| 5, 1 | overview                               | 58 |
| 0. 1 |                                        |    |
| 5. 2 | term interpretation                    | 58 |
|      |                                        |    |
| 5. 3 | ESD protection                         | 58 |
| 5 4  | FMI protection                         | 58 |



# **Figures List**

| Figure 1-1 PX30 block diagram                                     |      |
|-------------------------------------------------------------------|------|
| Figure 1-2 PX30 Demo application block diagram                    |      |
| Figure 2-1 PX30 Mark definition                                   |      |
| Figure 2-2 PX30 Package dimension 1                               |      |
| Figure 2-3 PX30 package dimension 2                               |      |
| Figure 2-4 PX30 package dimension 3                               |      |
| Figure 2-5 PX30 package dimension 4                               |      |
| Figure 2-6 Px30 M0, M1 marking illustration                       |      |
| Figure 3-1 PX30 crystal connection method and component parameter |      |
| Figure 3-2 PX30 clock input in standby                            |      |
| Figure 3-3 PX30 reset input                                       |      |
| Figure 3-4 SDRAM topology structure picture                       |      |
| Figure 3-5 DDR3 DRAM power up sequence                            | . 20 |
| Figure 3-6 emmc component power up/down sequence                  | . 21 |
| Figure 3-7 nand flash circuit                                     | . 22 |
| Figure 3-8 PX30 standby circuit solution                          | 23   |
| Figure 3-9 PX30 chip PLL power                                    | . 24 |
| Figure 3-10 PX30 VDD_CPU power                                    |      |
| Figure 3-11 PX30 VCC_CPU power decoupling                         |      |
| Figure 3-12 PX30 VDD_GPU power                                    | . 25 |
| Figure 3-13 PX30 VDD_GPU power decoupling                         |      |
| Figure 3-14 PX30 DDR controller power                             |      |
| Figure 3-15 PX30 DDR controller power                             |      |
| Figure 3-16 PX30 LPDDR3 DRAM VREF power design                    |      |
| Figure 3-17 RK809-1 block diagram                                 |      |
| Figure 3-18 RK809-1 power structure                               |      |
| Figure 3-19 RK809-1 default power up sequence chart               |      |
| Figure 3-20 RK809-1 PWRON pin                                     |      |
| Figure 3-21 PX30 OTP_OUT over temperature protection output       |      |
| Figure 3-22 PMIC OTP_OUT over temperature protection input        |      |
| Figure 3-23 PX30 PMIC_SLEEP output                                |      |
| Figure 3-24 PMIC PMIC_SLEEP input                                 |      |
| Figure 3-25 PX30 SDMMC module circuit                             |      |
| Figure 3-26 PX30 USB 2.0 module                                   |      |
| Figure 3-27 PX30 USB connecting socket                            |      |
| Figure 3-28 PX30 USB insert detection                             |      |
| Figure 3-29 PX30 USB controller reference resistor                |      |
| Figure 3-30 PX30 USB controller power surge protection            |      |
| Figure 3-31 PX30 USB reserved common mode choke                   |      |
| Figure 3-32 PX30 I2S0 module                                      |      |
| Figure 3-33 PX30 I2S1 module                                      |      |
| Figure 3-34 PX30 I2S2 module                                      |      |
| Figure 3-35 PX30 I2S2 module PDM                                  |      |
| Figure 3-36 PX30 PDM interface                                    |      |
| Figure 3-37 RK809-1 codec circuit                                 |      |
| Figure 3-38 PX30 headphone circuit                                |      |
| Figure 3-39 PX30 speaker circuit                                  |      |
| Figure 3-40 PX30 MIC circuit                                      |      |
| Figure 3-41 PX30 I2S0                                             |      |
| Figure 3-42 PX30 video output interface                           |      |
| Figure 3-43 PX30 LVDS/MIPI interface                              | 46   |



| Figure 3-44 PX30 LVDS controller reference resistor     | 46 |
|---------------------------------------------------------|----|
| Figure 3-45 PX30 video output interface                 | 47 |
| Figure 3-46 PX30 MIPI DSI0 module                       |    |
| Figure 3-47 PX30 24 bit connection method.              | 48 |
| Figure 3-48 PX30 18 bit connection method.              | 48 |
| Figure 3-49 PX30 LCDC MO&M1 reuse pin                   |    |
| Figure 3-50 PX30 LCDC M1 pin fan out                    |    |
| Figure 3-51 MIPI-CSI module                             |    |
| Figure 3-52 PX30 MIPI-CSI controller reference resistor |    |
| Figure 3-53 PX30 video output interface                 |    |
| Figure 3-54 PX30 CIF module                             |    |
| Figure 3-55 PX30 RMII CLK selection                     |    |
| Figure 3-56 PX30 SAR-ADC module                         |    |
| Figure 3-57 PX30 SDIO/UART module                       |    |
| Figure 3-58 PX30 UART2                                  |    |
| Figure 3-59 PX30 serial port config                     |    |
| Figure 4-1 θ JA definition                              |    |
| Figure 4-2 $\theta$ JC definition                       |    |
| rigure 4-3 v jb derinition                              | 30 |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
| • (A)                                                   |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
|                                                         |    |
| <b>y</b>                                                |    |
|                                                         |    |



# Table list

| Table 2-1                                                      | 13 |
|----------------------------------------------------------------|----|
| Table 2-2 PX30 GPIO power pin description                      |    |
| Table 3-1 PX30 24MHz clock requirement                         | 17 |
| Table 3-2 PX30 32.768KHz clock requirement                     | 18 |
| Table 3-3 PX30 system initialization config signal description | 18 |
| Table 3-4 JTAG debug interface signal                          | 19 |
| Table 3-5 PX30 eMMC接口设计                                        | 20 |
| Table 3-6 PX30 SPI interface design                            | 21 |
| Table 3-7 PX30 internal PLL introduction                       | 23 |
| Table 3-8 PX30 peak current table                              | 35 |
| Table 3-9 PX30 SDMMC interface design                          | 36 |
| Table 3-10 PX30 USB2.0 interface design                        |    |
| Table 3-11 PX30 I2SO interface design                          | 40 |
| Table 3-12 PX30 I2S1 interface design                          | 41 |
| Table 3-13 PX30 I2S2 interface design                          | 42 |
| Table 3-14 PX30 SDIO interface design                          | 53 |
| Table 3-15 PX30 UART interface design                          |    |
| Table 4-1 PX30 thermal resistance simulation result            |    |
| Table 4-2 PX30 PCB structure of thermal resistance simulation. | 55 |



## **Chapter 1 Brief Introduction**

### 1.1 Overview

PX30 is a high-performance Quad-core application processor designed for personal mobile internet device and other digital multimedia applications, such as tablet, smart audio display products.

PX30 embeds many powerful hardware engines, provides excellent performance for high-end application, supports almost full-format H. 264 decoder by 1080p@60fps, H. 265 decoder by 1080p@60fps, H. 264 encoder by 1080p@30fps, and high-quality JPEG encoder/decoder. Embedded 3D GPU makes PX30 completely compatible with OpenGL ES 1.1/2.0/3.2, DirectX11.1, OpenCL 2.0 and Vulkan 1.0. Special MMU 2D hardware decoder will maximize display performance and provide smooth operation experience.

PX30 supports various types of DDR memory interfaces such as  $\mbox{DDR3/DDR3L/DDR4/LPDDR2/LPDDR3}.$ 

Px30k is the wide temperature version of the chip, and the design considerations are consistent with px30.

## 1.2 Block Diagram



Figure 1-1 PX30 block diagram



## 1.3 Application block diagram

## 1.3.1 Demo application block diagram



Figure 1-2 PX30 Demo application block diagram

The above is the application block diagram of PX30. For more details, please refer to the reference design schematic released by RK.



## 2 Package and Pin

## 2.1 Package

#### 2.1.1 Information

PX30 encapsulation information is shown in table 2-1.

Table 2-1

| PX30           | Package | infor  | mation |
|----------------|---------|--------|--------|
| $1 \Lambda 00$ | lachage | THILDI | шаттоп |

| Orderable<br>Device | RoHS<br>Status | Package | Package<br>Qty | Device special feature       |
|---------------------|----------------|---------|----------------|------------------------------|
| PX30                | RoHS           | Bga418  | 1190           | Quad-core ARM Cortex A35 CPU |

#### 2.1.2 Mark definition

PX30 surface printing logo is shown as Picture 2-1:



Figure 2-1 PX30 Mark definition

## 2.1.3 Package Dimension



Figure 2-2 PX30 Package dimension 1





Figure 2-4 PX30 package dimension 3



| SYMBOL | MILLIMETER  |         |       |  |
|--------|-------------|---------|-------|--|
|        | MIN         | NOM     | MAX   |  |
| Α      |             | 1.17    | 1.25  |  |
| A1     | 0.16        | 0.21    | 0.26  |  |
| A2     | 0.91        | 0.96    | 1.01  |  |
| А3     | 0.7         | O BASIC |       |  |
| С      | 0.22        | 0.26    | 0.30  |  |
| D      | 13.90       | 14.00   | 14.10 |  |
| D1     | 13          | С       |       |  |
| Е      | 13.90       | 14.00   | 14.10 |  |
| E1     | 13.00 BASIC |         |       |  |
| е      | 0.65 BASIC  |         |       |  |
| b      | 0.25        | 0.30    | 0.35  |  |
| L      | 0.35 REF    |         |       |  |
| aaa    | 0.15        |         |       |  |
| ccc    | 0.15        |         |       |  |
| ddd    | 0.10        |         |       |  |
| eee    | 0.15        |         |       |  |
| fff    | 0.08        |         |       |  |

Figure 2-5 PX30 package dimension 4



## Note

Baseline C is defined by the spherical coronal of the solder ball. Size b is measured according to the maximum diameter of the solder ball, parallel to baseline C.



#### GPIO type introduction 2. 2

#### 2.2.1 GPIO type

For PX30, GPIO type is 1.8V/3.3V, which can configure 1.8V and 3.3V voltage.

#### 2.2.2 GPIO driver capacity

For PX30, GPIO provides 4 level driver strengths, which are 2mA, 4mA, 8mA and 12mA. The default driver strength is different for different GPIO type. Please refer to the datasheet to change the confirgure.

#### 2. 2. 3 GPIO power

GPIO power pins are described as below:

Table 2-2 PX30 GPIO power pin description

| power  |           |               |                                                      |
|--------|-----------|---------------|------------------------------------------------------|
| domain | GPIO type | Pin name      | description                                          |
| PMUI01 | 1.8V/3.3V | PMUIO_VDD_1V0 | 1.0V logic power for this GPIO domain (group).       |
| FMU101 | 1.07/3.37 | PMUI01        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| PMUI02 | 1.8V/3.3V | PMUI02        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI01 | 1.8V/3.3V | VCCI01        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI02 | 1.8V/3.3V | VCCI02        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI03 | 1.8V/3.3V | VCCI03        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI04 | 1.8V/3.3V | VCCI04        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI05 | 1.8V/3.3V | VCCI05        | 1.8V or 3.3V IO supply for this GPIO domain (group). |
| VCCI06 | 1.8V/3.3V | VCCI06        | 1.8V or 3.3V IO supply for this GPIO domain (group). |

#### 2.2.4 GPIO MO M1的定义

The suffix of M1 and M0 in the pin name indicates that the signal is drawn to two

different PIN pins and can not be used at the same time.



Figure 2-6 Px30 M0, M1 marking illustration



## 3 Schematic design suggestion

## 3.1 minimum system design

#### 3.1.1 Clock circuit

PX30 system clock consists of the chipset internal oscillator circuit and the external 24MHz crystal, shown as picture 3-1.



Figure 3-1 PX30 crystal connection method and component parameter



## 注意Note

Need to choose the capacitor C1101, C1102 according to the crystal actual loading capacitance value. 22pF is just a sample, not the universal value.

Besides, the system clock can be provided by external active crystal oscillator, input through XIN\_OSC pin, the clock parameter is shown as Table 3-1:

Table 3-1 PX30 24MHz clock requirement

|               |            | standard | description          |                     |
|---------------|------------|----------|----------------------|---------------------|
| parameter     | min        | max      | unit                 |                     |
| frequency     | 24. 000000 |          | MHz                  |                     |
| frequency     | +/-20      |          | ppm                  | Frequency tolerance |
| tolerance     |            |          |                      |                     |
| working temp. | -20 70     |          | $^{\circ}\mathbb{C}$ |                     |
| ESR           | / 40       |          | Ohm                  |                     |

PX30 will switch the internal clock source to external 32.768KHz clock while in standby, in order to reduce the system power consumption by reducing the system clock frequency. The signal can be obtained from PMIC or external RTC clock circuit, shown as picture 3-2.

CLKIO\_32K/GPI00\_C4\_z

Figure 3-2 PX30 clock input in standby

The external 32.768KHz RTC clock parameter is shown as table 3-2:

| Tubic 5 2 1 Not 52, 100Mil 010CK 1 equil ement |        |                 |                      |                     |  |  |
|------------------------------------------------|--------|-----------------|----------------------|---------------------|--|--|
| parameter                                      |        | standard        |                      | description         |  |  |
|                                                | min    | max             | unit                 |                     |  |  |
| frequency                                      | 32. 7  | 68000           | kHz                  |                     |  |  |
| frequency                                      | -30    | +30             | ppm                  | Frequency tolerance |  |  |
| tolerance                                      |        |                 |                      |                     |  |  |
| working temp.                                  | -20    | 70              | $^{\circ}\mathbb{C}$ |                     |  |  |
| duty ratio                                     | 30     | 70              | %                    |                     |  |  |
| Output low                                     | -0.3   | Vio <b>x0.3</b> | V                    | 1.8V/3.3V           |  |  |
| voltage                                        |        |                 |                      |                     |  |  |
| Output high                                    | 0.7Vio | Vio+0.3         | V                    | 1.8V/3.3V           |  |  |
| voltage                                        |        |                 |                      |                     |  |  |

Table 3-2 PX30 32.768KHz clock requirement

#### 3.1.2 reset circuit

PX30 internally integrates POR(power on reset) circuit, which is effective for low level. Capacitor C1100 is used to eliminate jitter. Please put it close to PX30 in layout. The shortest reset time to ensure the chipset working stably and normally is 100 cycles 24MHz main clock period, that is 4us at least.



Figure 3-3 PX30 reset input

#### 3.1.3 system bootup sequence

PX30 system bootup sequence priority from high to low is as below:

- Nand FLASH
- eMMC FLASH
- SFC/SPI FLASH
- SDMMC CARD
- USB OTG

So please remember for the product design, DO NOT connect the external memory device to the interface with higher priority than file system interface before the system bootup, or it will affect the system normal bootup.

## 3.1.4 system initialization config signal

PX30 has two important signals, IO voltage of VCCIO6(FLASH) power domain and JTAG/SDMMC reused function control pin. They need to be configed by hardware before power on.

PX30 VCCI06 power domain's IO voltage mode needs to be configed as it belongs to FLASH power domain. It will be used during system bootup, so must specify default voltage mode through hardware config during system bootup instead of adjusting through register operation. The config is shown as table 3-3.

In order to reduce IO number, PX30 reuses JTAG function and SDMMC function. Need to switch the output through the pin. The config is shown as table 3-3:

Table 3-3 PX30 system initialization config signal description

|              |     | Internal        |                                                                                  |  |  |  |
|--------------|-----|-----------------|----------------------------------------------------------------------------------|--|--|--|
| signal name  | pin | pull<br>up/down | description                                                                      |  |  |  |
| FLASH_VOLSEL | R19 | pull up         | FLASH(VCCI06) power domain driver strength choice, only effective when power on: |  |  |  |



|            |      |         | 1: IO voltage mode is 1.8V;<br>0: IO voltage mode is 3.3V(default);                                                                                                                                         |
|------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDMMCO_DET | AA20 | pull up | JTAG pin reuse choice control sig  0: rognized as sd inserted, SDMMC/JATG/UART pin reused as SDMMC output;  1: recognized as sd card not inserted, SDMMC/JATG/UART pin reused as JTAG/UART output(default); |

#### 3.1.5 JTAG debug circuit

PX30 chipset JTAG interface conforms to IEEE1149.1 standard. PC can connect DSTREAM simulator through SWD mode(two wire mode) to debug ARM core inside the chipset.

Before connecting simulator, need to ensure that SDMMCO\_DET pin is with high voltage, otherwise cannot enter JTAG debug mode. Interface description is shown as table 3-4:

| Table 3-4 J | TAG | debug | interface | signal |
|-------------|-----|-------|-----------|--------|
|-------------|-----|-------|-----------|--------|

| Signal name | pin  | description               |  |
|-------------|------|---------------------------|--|
| JTAG_TCK    | AA19 | AP JTAG clock input       |  |
| JTAG_TMS    | AA16 | AP JTAG mode choice input |  |

#### 3.1.6 DDR circuit

#### • 3.1.6.1 DDR controller introduction

 ${\tt PX30~DDR}$  controller interface supports JEDEC SDRAM standard interface. The controller has below features:

- Support DDR3/DDR3L/DDR4/LPDDR2/LPDDR3;
- Provide one 32 bit DDR controller interface, support data bus bitwidth 32 bit/16 bit configurable, address bus support up to 16bit max.
- Support DDR 4GB max.
- Support power down, self refresh etc. low power consumption mode;

#### • 3.1.6.2 DDR topology structure and connection method

PX30 SDRAM topology structure is shown as picture 3-4, taking DDR3 as an exemple:



Figure 3-4 SDRAM topology structure picture



#### • 3.1.6.3 DDR power up sequence requirement

PX30 DDR controller only includes one set of power, so there is no power up sequence:

■ DDRIO\_VDD: DDR controller core power supply, interface I/O power supply and buffer power

DRAM power up sequence refers to JEDEC standard, taking DDR3 DRAM power up sequence as an exemple shown as below:

| After         | Applicable Conditions                                                   |  |  |  |
|---------------|-------------------------------------------------------------------------|--|--|--|
| Ta is reached | $V_{\mathrm{DD1}}$ must be greater than $V_{\mathrm{DD2}}$ —200mV       |  |  |  |
|               | $V_{ m DD1}$ and $V_{ m DD2}$ must be greater than $V_{ m DDCA}$ —200mV |  |  |  |
|               | $V_{ m DD1}$ and $V_{ m DD2}$ must be greater than $V_{ m DDQ}$ —200mV  |  |  |  |
|               | $V_{ m Ref}$ must always be less than all other supply voltages         |  |  |  |

Figure 3-5 DDR3 DRAM power up sequence

#### • 3.1.6.4 DDR support list

PX30 DDR interface supports DDR3/DDR3L/DDR4/LPDDR2/LPDDR3 and the max working frequency up to 800MHz. Please refer to  $\langle RK \rangle$  DDR Support List  $\rangle$  for details.

#### 3.1.7 emmc circuit

#### • 3.1.7.1 emmc controller introduction

PX30 emmc interface supports 5.0 and 5.1 protocol and is also compatible with 4.41 and 4.51 components. The controller has below features:

- Support SFC FLASH, nand flash and emmc flash;
- Support 1-bit, 4-bit and 8-bit three kinds of data bus width;
- Support HS200 mode but not support CMD Queue;

#### 3.1.7.2 emmc topology structure and connection method

Emmc interface supports interface pull up/down and matching design is recommended as below table 3-5:

internal pull Description(chipset) signal connection up/down direct eMMC DQ[7:0] pull up emmc data sending/receiving connection Series emmc clock sending eMMC\_CLK pull up connection 22ohm resistor Direct eMMC CMD pull up connection emmc command sending/receiving

Table 3-5 PX30 eMMC接口设计

#### • 3.1.7.3 emmc power up sequence requirement

 $\ensuremath{\mathsf{PX30}}$  emmc controller only includes one set of power, so there is no special requirement:

VCCIOO: emmc controller I/O power; emmc component power up sequence refers to JEDEC standard:



- VCC and VCCQ have no power up sequence requirement;
- VCC and VCCQ must be powered up and keep stale working voltage befor PX30 sending out CMD command;
- After the component enters sleep mode, PX30 can cut off VCC power to lower power consumption
- Before the component is waken up from sleep mode, VCC power must be on and keep stable working voltage;



Figure 3-6 emmc component power up/down sequence

#### • 3.1.7.4 emmc support list

PX30 emmc interface support component refers to the document 《RK eMMCSupportList》.

#### 3.1.8 SPI circuit

## • 3.1.8.1 SPI controller introduction

PX30 has two SPI controllers to connect SPI devices and SPIO can be used as boot.

#### 3.1.8.2 SPI topology and connection

SPI interface pull up/down and matching design recommendation are shown as table 3-6

Table 3-6 PX30 SPI interface design

| signal              | Internel pull | Connection       | Description(chipset)   |
|---------------------|---------------|------------------|------------------------|
| Signai              | up/down       | method           | bescription(chipset)   |
| SPIO MOSI           | pull down     | direct           | SPI data sending       |
| 31 10 <u> </u> mo31 | pull down     | connection       | of the data sending    |
| SPIO MISO           | pull up       | Direct           | SPI data receiving     |
| 51 10 <u>.</u> 1150 | pull up       | connection       | of i data receiving    |
|                     |               | Series           |                        |
| SPIO_CLK            | pull up       | connection 22ohm | SPI clock sending      |
|                     |               | resistor         |                        |
| SPIO_CSN            | pull up       | Direct           | SPI chip select signal |



|  | connection |   |
|--|------------|---|
|  | 1          | 1 |

#### 3.1.8.3 SPI power up sequence requirement

SPI controller power up requirement complies with GPIO power domain's power up requirement.

SPI flash only has one set of power, so there is no requirement for power up sequence.

#### 3.1.9 nand flash circuit

PX30 supports flash memory device, such as nand, inand etc.

If using nand, shown as below picture: when use Toshiba and sandisk ddr mode nand flash, need to connect U4000 pin28 and pin45 to VCCIO\_FLASH for power supply, which means R4001 and R4005 should use OR resistor.



Figure 3-7 nand flash circuit

Note: PX30 FLASH WP function pin is not pull out. You can use reset signal to get WP function.

## 3.2 power design

#### 3. 2. 1 minimal system power introduction

## • 3.2.1.1 power requirement

- PLL: PLL\_AVDD\_1V0、PLL\_AVDD\_1V8
- CPU: VDD\_ARM
- LOGIC&GPU: VDD\_LOG
- DDR: VCC DDR
- GPIO: PMUIO VDD 1VO、PMUIO1、PMUIO2

#### 3.2.1.2 power up sequence

Theoretically comply with the principle: for the same module, power up from low voltage to high voltage, and the same voltages power up at the same time. There is no power up requirement among different modules.



reference power up sequence is recommended as below:
PLL\_AVDD\_1V0&PMUIO\_VDD\_1V0&VDD\_LOG→VDD\_CPU→PLL\_AVDD\_1V8→VCC\_DDR→PMUIO1&PMUIO2
Need to make sure VDD LOG voltage is powered up first.

#### 3.2.2 power design suggestion

#### • 3.2.2.1 standby circuit solution

PX30 board consists of constantly power supply area and power off in standby area which are powered separately as shown in picture 3-8.



Figure 3-8 PX30 standby circuit solution

For power off in stanby area, it is controlled by PMIC to cut off each independent power supply and through PMIC\_SLEEP\_H to control MOS switch circuit to cut off power supply in standby mode.

For constantly power supply area, the power is supplied directly by power chip. Need to keep below four set of power on at least in standby mode:

- supply power for DDR self refresh
- supply power for PMUI01 & PMUI02 power domain to keep output status and interrupt response
- supply power for logic core of PMUIO1 & PMUIO2 power domain
- supply power for PLL and CPU OSC working

## • 3. 2. 2. 2 PLL power

PX30 has 6 PLL inside the chip allocated as below:

Table 3-7 PX30 internal PLL introduction

|                         | quantity | power                      | standby status   |
|-------------------------|----------|----------------------------|------------------|
| PMU/OSC                 | 1        | PMU_VDD_1VO、PMUIO1         | Do not power off |
| modules inside the chip | 5        | PLL_AVDD_1V0, PLL_AVDD_1V8 | Do not power off |

Recommend to use LDO to supply power for PLL. Specifically because DDR working frequency is relatively high, stable PLL power is helpful to improve the working stability with high frequency and the decoupling capacitor should be put close to the pin.







Figure 3-9 PX30 chip PLL power

#### • 3. 2. 2. 3 CPU power

PX30 uses independent power domain to supply power for CPU. VDD\_ARM supply power for Cortex-A53 core shown as below picture. Support DVFS dynamic voltage and frequency scaling fuction, use DC-DC to supply power independently, the peak current can reach up to 1.2A separately, so please do not delete or reduce the capacitors in the PX30 reference design schematic. For layout, put the big capacitor in the back side of PX30 chip (put it close to the chip if only one side) to ensure the power ripple within 100mV in case the power ripple becomes too big with heavy loading. The capacitor is shown as picture 3-11.



Figure 3-10 PX30 VDD CPU power



Figure 3-11 PX30 VCC\_CPU power decoupling



#### • 3. 2. 2. 4 GPU & LOGIC power

PX30 uses DC-DC to supply power for GPU & LOGIC separately, VDD\_LOG as shown in below picture, supports DVFS dynamic voltage and frequency scaling function, the peak current can reach up to 1.1A, so please DO NOT delete or decrease the capacitors required in the reference design schematic. For layout, put the big capacitor in the back side of PX30 chip (put it close to the chip if only one side) to ensure the power ripple within 100mV in case the power ripple becomes too big with heavy loading. The capacitor is shown as picture 3-13.



Figure 3-12 PX30 VDD GPU power



Figure 3-13 PX30 VDD\_GPU power decoupling

#### • 3. 2. 2. 5 DDR power

PX30 DDR controller supports various types of DDR, such as DDR3/DDR3L/DDR4/LPDDR2/LPDDR3. For product design, adjust divider resistance and confirm RK809 BUCK3 output voltage according to the actual use case.



Figure 3-14 PX30 DDR controller power

DDR controller internally integrates Vref circuit and generates reference voltage for controller: VCC\_DDR/2. In DDR/LPDDR3 DRAM side Vref\_CA=VCC\_DDR/2, but Vref\_DQ is adjusted by ODT strategy, the corresponding Vref voltage can be adjusted according to driver strength and ODT value.

For example: using LPDDR3, with 800MHz, PX30 chip side driver strength is 34.3ohm, DRAM side ODT is 240ohm, so when ODT is enabled, DRAM Vref= $0.56*VCC_DDR$  calculated by the formula.



Figure 3-15 PX30 DDR controller power





Note: Vih=VCC Vil=VCC\*Ron/(Ron+Rodt) VREFDQ\_DDR=(Vih+Vil)/2

eg:VCC=1.2V,Ron=34ohm,Rodt=240ohm so,Vih=1.2V,Vil=0.149V,VREFDQ DDR=0.674V

Figure 3-16 PX30 LPDDR3 DRAM VREF power design



#### Note

Vref\_DQ design for various types of DDR components:

LPDDR2 doesnot support ODT function; DDR4 Vref\_DQ is adjusted inside the DDR parts; while DDR3/DDR3L ODT function is enabled, it will pull up/down simultaneously internally, Vref\_DQ=Vref\_CA=VCC\_DDR/2; Only LPDDR3 needs to adjuct Vref\_DQ externally.

#### • 3. 2. 2. 6 GPIO power

GPIO power refers to chapter 2.3.1. Suggest put a 100nF decoupling capacitor for every pin and put it close to the power supply pin. For more details please refer to PX30 chip reference design schematic.

#### 3. 2. 3 RK809-1 solution introduction

• 3. 2. 3. 1 RK809-1 block diagram





Figure 3-17 RK809-1 block diagram

#### • 3.2.3.2 RK809-1 characteristics

- input range: 3.8V-5.5V
- built-in precise fuel gauge
- (RTC) built-in real time clock
- 16uA very low standby current (with 32kHz clock frequency)
- field ear driver
- 1.3W Class D amplifier without filtering inductance
- fixed and programmable choosable power bootup sequence control
- built-in high performance audio encoder and decoder
  - ♦ buit-in independent PLL
  - support microphone input
  - ◆ support programmable digital and analog gain
  - ◆ support 16bits-32bits bit rate
  - ♦ sampling rate up to 192kHz
  - firmware supports master and slave working mode config
  - ◆ support 3 kinds of I2S format(standard, align left, align right)
  - support PDM mode(external input PCLK)



- power supply
  - ◆ Channel 1: synchronous step-down DC-DC converter, 2.5A max
  - ◆ Channel 2: synchronous step-down DC-DC converter, 2.5A max
  - ◆ Channel 3: synchronous step-down DC-DC converter, 1.5A max
  - ◆ Channel 4: synchronous step-down DC-DC converter, 1.5A max
  - ◆ Channel 5: synchronous step-down DC-DC converter, 1.5A max
  - ◆ Channel 6-7, 9-14: low dropout linear regulator, 400mA max
  - ◆ Channel 8: low dropout linear regulator with low noise and high power supply rejection ratio ,100mA max
  - ◆ Channel 15: OTG switch, 1.5A max
- 封装: Package: 7mmx7mm QFN68





#### • 3. 2. 3. 3 PX30+RK809-1 Power Tree



Figure 3-18 RK809-1 power structure



#### • 3.2.3.4 RK809-1 default power up sequence chart

|        |                                                                      | RK8                          | 09-1               |          |
|--------|----------------------------------------------------------------------|------------------------------|--------------------|----------|
|        | Range of output voltage                                              | Maximum<br>output<br>current | Default<br>voltage | Start up |
| BUCK1  | 0.5V-2.4V                                                            | 2.5A                         | 1.1V               | 2        |
| BUCK2  | 0.5V-2.4V                                                            | 2.5A                         | 1.1V               | 2        |
| BUCK3  | X(external divided resistor) Or 0.5V-2.4v(internal divided resistor) | 1.5A                         | x                  | 4        |
| BUCK4  | 0.5V-3.4V                                                            | 1.5A                         | 3.0V               | 5        |
| LDO1   | 0.6V-3.4V                                                            | 400mA                        | 1.0V               | 2        |
| LDO2   | 0.6V-3.4V                                                            | 400mA                        | 1.8V               | 3        |
| LDO3   | 0.6V-3.4V                                                            | 100mA                        | 1.0V               | 2        |
| LDO4   | 0.6V-3.4V                                                            | 400mA                        | 3.0V               | 5        |
| LDO5   | 0.6V-3.4V                                                            | 400mA                        | 3.0V               | 5        |
| LDO6   | 0.6V-3.4V                                                            | 400mA                        | 3.0V               | 5        |
| LDO7   | 0.6V-3.4V                                                            | 400mA                        | 2.8V               | OFF      |
| LDO8   | 0.6V-3.4V                                                            | 400mA                        | 1.8V               | OFF      |
| LDO9   | 0.6V-3.4V                                                            | 400mA                        | 1.5V               | OFF      |
| BUCK5  | 1.5V-3.6V                                                            | 2.5A                         | 3.3V               | 1        |
| SWOUT1 |                                                                      |                              |                    | OFF      |
| SWOUT2 |                                                                      |                              |                    | OFF      |

Figure 3-19 RK809-1 default power up sequence chart

BUCK4 and LD04, LD05, LD06 default output values are all 3.0V and can be adjusted to 3.3V by program after system bootup if needed.

#### • 3. 2. 3. 5 RK809-1 notice

- VCC\_RTC power must be supplied and the voltage must be the highest among the RK809-1 other power supply, VCC\_RTC must be powered on first;
  - The 32.768 crystal matching capacitor value recommend to use 22pF. User can fine tune the parameter according to the crystal specification.



### Note

In otder to reduce the consumption PMIC RTC crystal oscillation usually is weak, it is not able to measure the oscillation signal in XOUT or XIN pin using normal oscilloscope, or the oscillation will stop once the probe touch it. Please use CLK32K pin if need to measure 32.768k signal.

- BUCK1 and BUCK2 output capacitor must be over 30uF to guarantee the good decoupling effect, especially in high current and heavy loading cases, it is better to increase the output decoupling capacitor value.
- RK809-1 supports built-in USB OTG power supply function, short circuit protection function and 1.0-1.5A configurable output current limitted;
- PWRON pin built in a pull up resistance which pull up to VCCRTC, when the low



level time is detected over 500ms, will power up automatically; If PWRON pin is pull down over 6s after power up, will force to power off(usually used to forcely power off and then power on after system crash); During standby and wake up operation, PWRON pin should keep low level for more than 20ms.

- RK809-1 basic working condition
  - ◆ VSYS bigger than 3.3V;
  - ◆ RK809-1 will power up automatically when detecting any one of below two cases: PWRON pin keeps low voltage for 500ms; Intern1 RTC Alarm power up is enabled and the time is up.
  - ◆ Start power up process, every timing interval is 2ms, the next timing will continue only after the former one voltage output meets the requirement, until all the timings power up, release reset, and then finish the process.



Figure 3-20 RK809-1 PWRON pin

- RK809-1 will power off automatically if detect any of below two cases:
  - ◆ I2C write DEVICE OFF=1;
  - ◆ PWRON pin keeps low level over 6s
- when RK809-1 starts power off process, it will pull down reset in one RTC clock cycle, then cut off all power output simultaneously in 2ms, and then finish the process.

Rk809-1 on / off conditions:

#### VDC starting up process:

- 1. VCC RTC is powered, generally greater than 3.0V;
- 2. VDC pin higher than 0.55v;
- 3, EXT EN Output is high level;
- 4. Vcc9 voltage exceeds 3.0V within 1.5ms of output high level of ext\_en (otherwise, it will not be started);
- 5. The chip starts the power on process, and LDO and DCDC power on respectively in time sequence;
- 6. After power on, the VDC can be pulled low or kept high, without affecting the power on state.

#### PWRKEY starting up process:

- 1. VCC\_RTC is powered, generally greater than 3.0V;
- 2. Pwron pin pull down more than 500ms;
- 3. EXT\_EN Output is high level;
- 4. Vcc9 voltage exceeds 3.0V within 1.5ms of output high level of ext\_en (otherwise, it will not be started);



5. The chip starts the power on process, and LDO and DCDC power on respectively in time sequence;

## ALARM starting up process:

- 1. VCC\_RTC is powered, generally greater than 3.0V;
- 2. Alarm timing time is up, and turn on timing startup function;
- 3. EXT\_EN Output is high level;
- 4. Vcc9 voltage exceeds 3.0V within 1.5ms of output high level of ext\_en (otherwise, it will not be started);
- 5. The chip starts the power on process, and LDO and DCDC power on respectively in time sequence;

#### Shut down:

- 1. Vcc9 voltage below undervoltage design value;
- 2. Shut down by I2C command
- 3. Over temperature protection shutdown (145 degrees)
- 4. Powerkey press and hold for more than 6 seconds to force shutdown.

#### 3.2.3.6 RK809-1 design introduction

For RK809-1 design details, please refer to RK PMIC relative design document  $\langle \text{RK809} \rangle$  application guide

#### 3.2.4 others

#### • 3.2.4.1 over temperature protection circuit

When PX30 chip's temperature is too high, crash or in other abornal situations, TSADC\_SHUT pin will output low level, reset RK809-1, control the power to down and clear the whole registers, and then restart,



Figure 3-21 PX30 OTP\_OUT over temperature protection output





Figure 3-22 PMIC OTP\_OUT over temperature protection input

#### • 3.2.4.2 PMIC SLEEP circuit

When PX30 is in normal working mode, the status pin PMIC\_SLEEP will keep low level output.

When system enters standby mode, PMIC\_SLEEP pin will output high level sleep indicator signal and at the moment PMIC will enter the standby mode as controlled by the signal. As configured in firmware dts file, some power will be cut off and some will set down the voltage.

When system is waken up from the standby mode, PMIC\_SLEEP pin will output low level first, and then PMIC will restore back to the previous working status and recover all power outputs.





#### 3.2.5 power peak current table

Below table shows the peak current test result in Antutu mode based on PX30 DEMO device for reference. Test condition is as below:

- CPU max frequency: 1.512GHz
- GPU max frequency: 550MHz
- DDR max frequency: 4x16bit DDR3 K4B4G1646E, 800MHz;
- Oscilloscope enables 20HMz bandwidth limit;

Table 3-8 PX30 peak current table

| PowerName  | Voltage (V) | Peak Current (mA) |
|------------|-------------|-------------------|
| VCC_SYS    | 5. 16V      | 1146.00           |
| VDD_ARM    | 1. 35V      | 894.80            |
| VDD_LOG    | 1. 12V      | 718.20            |
| VCC_DDR    | 1. 52V      | 577.70            |
| VCC_3V0    | 2.94V       | 75. 50            |
| VCC1V0     | 1.01V       | /                 |
| VCC_1V8    | 1.81V       | 185.80            |
| VDD_1V0    | 1. 0V       | 12.7              |
| VCC3V0_PMU | 3. 0V       | 9. 2              |
| VCCIO_SD   | 3. 0V       | TBD               |
| VCC_SD     | 3. 0V       | TBD               |



## 3.3 function interface circuit design guide

## 3.3.1 memory card circuit

PX30 provides one SDMMC interface controller which can support SD v3.0 and MMC v4.51 protocol, as shown in picture 3-25:

- SDMMC controller has a standalone power domain;
- SDMMC reuses with UART2, JTAG etc. Choose the function through SDMMCO\_DET. Please refer to 3.1.4 for details;
- SDMMCO\_VDD is IO power, and the power supply should be 3.3V from external(SD 2.0 mode) or 3.3V/1.8V adjustable(SD 3.0 mode);



Figure 3-25 PX30 SDMMC module circuit

SDMMC interface pull up/down and matching design recommendation are shown as below table 3-9.

Table 3-9 PX30 SDMMC interface design

| signal        | internal pull<br>up/down | connection method<br>(SDR104 high<br>speed mode)      | description(chip side)       |
|---------------|--------------------------|-------------------------------------------------------|------------------------------|
| SDMMC_DQ[3:0] | pull up                  | Series 22ohm resisto Can delete if the line is short  | SD data sending/receiving    |
| SDMMC_CLK     | pull down                | series 22ohm<br>resistor                              | SD clock sending             |
| SDMMC_CMD     | pull up                  | series 22ohm resistor can delete if the line is short | SD command sending/receiving |



### 3.3.2 USB circuit

PX30 has two set of USB 2.0 interface, one supports OTG mode, and the other is HOST.



Figure 3-26 PX30 USB 2.0 module

### Design notice:

 USB\_OTG interface is used as system image flashing port by default, so must reserve interface during design;







Figure 3-27 PX30 USB connecting socket

- USB\_ID internal has a 200k pull up resistance which pull up to USB\_AVDD\_1V8, so OTG is used as Device mode by default;
- USB\_VBUS(USB\_DET) is used to detect USB insertion. If a high level is detected, it means there is USB inserted;



Figure 3-28 PX30 USB insert detection

• USB controller config reference resistor tolerance should be within 1% because the resistor will affect USB amplitude and the eye diagram.



Figure 3-29 PX30 USB controller reference resistor

• In order to avoid capacitor charge-discharge surging shock to the chip, need to series connect lohm resistor with controller 1.0V/1.8V power.



Figure 3-30 PX30 USB controller power surge protection



- Please put the controller power decoupling capacitor close to the pin to ensure the USB performance.
- Consider to reserve a common mode choke in the signal line in order to restrain electromagnetic radiation. Choose to use the resistor or the common mode choke according to the actual situation during debugging.



Figure 3-31 PX30 USB reserved common mode choke

USB 2.0 interface pull up/down and matching design recommendation is shown as table 3--10.

Table 3-10 PX30 USB2.0 interface design

| signal        | connection method                             | description                                                |
|---------------|-----------------------------------------------|------------------------------------------------------------|
| USB_OTG_DP/DM | direct connection                             | USB OTG input/output                                       |
| USB_ID        | direct connection(internal with 1.8V pull up) | USB OTG ID recognition, Micro-B interface needs to use     |
| USB_VBUS      |                                               | USB OTG insert detection                                   |
| USB_RBIAS     |                                               | USB PHY config reference resistor, 133ohm groud connection |

### 3.3.3 audio circuit

PX30 provides 3 set of standard I2S interface. They all support master and slave mode, max sampling rate up to 192kHz and the bit rate from 16bits to 32bits.

### • 3. 3. 3. 1 I2SO

As shown in the picture, I2SO interface includes independent 8 channels output and 8 channels input. To meet with the asynchronous sampling rate requirement of playback and recording, bit clock and frame clock also provide 2 set (SCLKTX\LRCKTX, SCLKRX\LRCKRX) correspondingly. Need to notice that, in the case when SDOx and SDIx only refer to one set of bit/frame clock, prefer to use SCLKTX\LRCKTX as their common clock.

Need to notice that, the set of I2S interface belongs to VCCI04 power domain, default set as 1.8V power supply. If I2S peripheral I0 voltage is 3.3V, need to adjust the power supply and notice to match the voltage with relative I0 in the same power domain.



I2S0\_8CH\_SDI3/CIF\_D5\_M1/LCDC\_D4\_M0/GPIO3\_B0\_d SPI1\_CSN0/I2S0\_8CH\_SDI2/CIF\_D6\_M1/LCDC\_D5\_M0/GPIO3\_B1\_d SPI1\_CSN1/LCDC\_D6/GPIO3\_B2\_d I2S0\_8CH\_SDI1/LCDC\_D7/GPIO3\_B3\_d 15 1700 F17 B18 C17 F18 SPI1\_MOSI/I2S0\_8CH\_SCLKRX/CIF\_D7\_M1/LCDC\_D8\_M0/GPIO3\_B4\_d I2S0\_8CH\_LRCKRX/LCDC\_D9/GPIO3\_B5\_d SPI1\_MISO/I2S0\_8CH\_SDO3/CIF\_D8\_M1/LCDC\_D10\_M0/GPIO3\_B6\_d SPI1\_CLK/I2S0\_8CH\_SDO2/CIF\_D9\_M1/LCDC\_D11\_M0/GPIO3\_B7\_d C16 G18 G17 A20 12S0\_8CH\_SDO1/LCDC\_D12/GPIO3\_C0\_d
12S0\_8CH\_MCLK/LCDC\_D13/GPIO3\_C1\_d
TDM\_FSYNC/LCDC\_D14/I2S0\_8CH\_LRCKTX/GPIO3\_C2\_d B20 TP1704 C19 B19 TDM\_SCLK/I2S0\_8CH\_SCLKTX/LCDC\_D15/GPIO3\_C3\_d
TDM\_SDO/I2S0\_8CH\_SDO0/LCDC\_D16/GPIO3\_C4\_d
TDM\_SDI/I2S0\_8CH\_SDI0/LCDC\_D17/GPIO3\_C5\_d
D13 TP1703 TP1702 TP1701

Figure 3-32 PX30 I2S0 module

I2SO interface pull up/down and the matching design recommendation is shown as table 3--11.

Table 3-11 PX30 I2SO interface design

| signal          | internal pull up/down | connection method                   | description(chip side)                                                       |
|-----------------|-----------------------|-------------------------------------|------------------------------------------------------------------------------|
| I2SO_8CH_MCLK   | pull down             | series connection<br>22ohm resistor | I2SO system clock output                                                     |
| 12S0_8CH_SCLKTX | pull down             | series connection<br>22ohm resistor | I2SO bit clock(tx, associated with SDOx)                                     |
| 12SO_8CH_LRCKTX | pull down             | series connection<br>22ohm resistor | I2SO frame clock, used for audio channel selection(TX, associated with SDOx) |
| 12S0_8CH_SD00   | pull down             | series connection<br>22ohm resistor | I2SO data output channel O                                                   |
| I2S0_8CH_SD01   | pull down             | series connection<br>22ohm resistor | I2SO data output channel 1                                                   |
| 12S0_8CH_SD02   | pull down             | series connection<br>22ohm resistor | I2SO data output channel 2                                                   |
| 12S0_8CH_SD03   | pull down             | series connection<br>22ohm resistor | I2SO data output channel 3                                                   |
| 12SO_8CH_SCLKRX | pull down             | series connection<br>22ohm resistor | I2SO bit clock(RX, associated with SDIx)                                     |
| I2SO_8CH_LRCKRX | 下拉pull down           | series connection<br>22ohm resistor | I2SO frame clock, used for audio channel selection(RX, associated with SDIx) |
| 12S0_8CH_SD10   | 下拉pull down           | series connection<br>22ohm resistor | I2SO data input channel O                                                    |
| I2S0_8CH_SDI1   | 下拉pull down           | series connection<br>22ohm resistor | I2SO data input channel 1                                                    |



| I2S0_8CH_SDI2 | pull down | series connection<br>22ohm resistor | I2SO data input channel 2 |
|---------------|-----------|-------------------------------------|---------------------------|
| 12S0_8CH_SD13 | pull down | series connection<br>22ohm resistor | I2SO data input channel 3 |

### • 3. 3. 3. 2 I2S1

I2S1 supports 2 channels input and 2 channels output.



Figure 3-33 PX30 I2S1 module

I2S1接口上下拉和匹配设计推荐如表3-12所示。I2S1 interface pull up/down and the matching design recommendation is shown as table 3-12.

Table 3-12 PX30 I2S1 interface design

| signal         | internal pull up/down | connection method                   | description(chip side)                                   |
|----------------|-----------------------|-------------------------------------|----------------------------------------------------------|
| I2S1_MCLK      | pull down             | series connection<br>22ohm resistor | I2S1 system clock output                                 |
| I2S1_SCLK      | 下拉pull down           | connection 22ohm<br>resistor        | I2S1 bit clock                                           |
| I2S1_LRCK_TXRX | 下拉pull down           | connection 22ohm<br>resistor        | I2S1 frame clock, used for audio channel to select clock |
| I2S1_SD0       | 下拉pull down           | connection 22ohm<br>resistor        | I2S1 data output channel                                 |
| I2S1_SDI       | 下拉pull down           | series connection<br>22ohm resistor | I2S1 data input channel                                  |

### • 3. 3. 3. 3 I2S2

I2S2 supports 2 channels output and 2 channels input. The PCM interface used to connect BT module is default as communication port of Bt call with HFP protocol.

Need to notice that, this set of I2S interface belongs to VCCIO4 power domain. When WIFI/BT module is in SDIO3.0 mode, it is set as 1.8V power supply by default. If the power domain is set as 3.3V power supply, PCM IO relative voltage conversion circuit





I2S2 interface pull up/down and matching design recommendation is shown as table 3-13.

Table 3-13 PX30 I2S2 interface design

| signal                 | internal pull<br>up/down | connection m           | ethod | description(chip side)                                                       |
|------------------------|--------------------------|------------------------|-------|------------------------------------------------------------------------------|
| I2S2_2CH_MCLK          | pull down                | connection<br>resistor | 22ohm | I2S2 system clock output  Not reused as PCM, can be used as normal GPIO      |
| I2S2_2CH_SCLK PCM_CLK  | pull down                | connection<br>resistor | 22ohm | I2S2 bit clock PCM clock                                                     |
| I2S2_2CH_LRCK PCM_SYNC | pull down                | connection<br>resistor | 22ohm | I2S2 frame clock, used for audio channel to select clock PCM data frame sync |
| I2S2_2CH_SDO PCM_OUT   | pull down                | connection<br>resistor | 22ohm | I2S2 data output channel PCM data output                                     |
| I2S2_2CH_SDI<br>PCM_IN | pull down                | connection<br>resistor | 22ohm | I2S2 data input channel PCM data input                                       |

PX30 provides one set of PDM digital audio interface, which supports 8 channels PDM format audio input at most, max sampling rate up to 192kHz and bit rate from 16bits to 32bits.

The IO reuse is relatively flexible in order to cooperate with RK809-1 to implement audio loop back input. Need to avoid the same signal being used repeatedly in different reuse locations.

When use PDM MIC to capture audio, to simplify the firmware processing on the audio recording data, also suggest use PDM interface for loop back. Therefore in the normal cases with 6 PDM MIC audio recording and 2 loop back channels at most, just one whole 8-channel audio recording is enough to complete input, no need for firmware to do the additional splicing processing.

If need to connect 8 channel PDM MIC input, need to use I2S interface as loop back channel capture and firmware needs to do the additional audio splicing processing to meet with the algorithm requirement on the data synchronization.



Figure 3-35 PX30 I2S2 module PDM



Figure 3-36 PX30 PDM interface

### ● 3. 3. 3. 4 Codec

RK809-1 built in codec, connecting with PX30 through I2S interface.



Figure 3-37 RK809-1 codec circuit

Codec outputs HPSNS as internal offset reference and needs to connect with GND on the headphone socket in layout to reduce the voltage difference from headphone GND. If codec GND and headphone GNS are on the same whole GND plane and components layout are close, then can directly connect to GND plane.



Figure 3-38 PX30 headphone circuit

Codec builds in a mono filterless speaker driving circuit which can provide 1.3W@8ohm driver strength for low power single audio channel to save the cost. When using the built-in amplifier, suggest loop back circuit as below, output differential loop back signal after voltage dividing and filtering to RK809-1 audio ADC interface and then transfer back to PX30 through PDM/I2S interface after RK809-1 completes A/D conversion.

Here RK809-1 is default set as PDM interface communicating with PX30 based on the case of using PDM MIC as described in PDM interface part.



Figure 3-39 PX30 speaker circuit

### • 3. 3. 3. 5 MIC

MIC circuit is shown as picture 3-40. Please select appropriate divider resistance R7105 and R7106 according to the electret microphone specification.

If using analog interface MEMS MIC, please refer to detailed recommended design circuit.

If using digital interface MEMS MIC, as picture 3-41, directly connect to PX30 I2SO.



# Microphone



Figure 3-40 PX30 MIC circuit

| CDC_D   _ VIO/1232_20    _3D /O   _D3_ V   /OA         | C14 |
|--------------------------------------------------------|-----|
| LCDC_D2/GPIO3_A6_d                                     | E16 |
| LCDC_D3_M0/l2S2_2CH_SDO/CIF_D4_M1/GPIO3_A7_d           | E17 |
| LCDC_D4_M0/l2S0_8CH_SDl3/CIF_D5_M1/GPlO3_B0_d          | F17 |
| CDC_D5_M0/I2S0_8CH_SDI2/CIF_D6_M1/SPI1_CSN0/GPIO3_B1_d | B18 |
| LCDC_D6/SPI1_CSN1/GPIO3_B2_d                           | C17 |
| LCDC D7/I2S0 8CH SDI1/GPIO3 B3 d                       | F18 |
| D_D8_M0/l2S0_8CH_SCLKRX/CIF_D7_M1/SPI1_MOSI/GPI03_B4_d | C16 |
| LCDC D9 M0/I2S0 8CH LRCKRX/GPIO3 B5 d                  | G18 |
| C D10 M0/I2S0 8CH SD03/CIF D8 M1/SPI1 MISO/GPI03 B6 d  | G17 |
| DC D11 M0/I2S0 8CH SDO2/CIF D9 M1/SPI1 CLN SPIO3 B7 d  |     |
| LCDC D12/I2S0 8CH SD01/G103 C0 d                       | A20 |
| LCDC D13/2S0 8CH MCLK/CPIO3 C1 d                       | B20 |
| I2S0_8CH_LRCKTX/PWM4/TDM_LRCk/TDM_F3 INC/GPIO3_C2_d    | C19 |
|                                                        | B19 |
| LCDC_D15/I2S0_8CH_SCLKTX/PWM5/TDM_SCLK/GPIO3_C3_d      | C18 |
| D16/I2S0_8CH_SDO0/PWM6/TDM_SDO/TDM_SDO/GPIO3_C4_d      | A18 |
| CDC_D17/I2S0_8CH_SDI0/PWM7/TDM_SDI/TDM_SDI/GPIO3_C5_d  | D13 |
| LCDC_D18/PDM_CLK0_M0/CIF_D10_M1/GPIO3_C6_d             | D14 |
| LCDC_D19/PDM_CLK1/CIF_D11_M1/GPIO3_C7_d                | D15 |
| LCDC_D20/PDM_SDI1/CIF_CLKOUT_M1/GPIO3_D0_d             | D16 |
| 21/PDM_SDI2/CIF_VSYNC_M1/ISP_PRELIGHT_TRIG/GPIO3_D1_d  | D17 |
| D22/PDM_SDI3/CIF_HREF_M1/ISP_FLASH_TRIGOUT/GPIO3_D2_d  | D18 |
| 3/PDM_SDI0_M0/CIF_CLKIN_M1/ISP_FLASH_TRIGIN/GPIO3_D3_d |     |
|                                                        |     |

**Figure 3-41** PX30 I2S0



### 3.3.4 video circuit

PX30 builds in a video controller which supports RGB/LVDS/MIPI DSI video output modes.



Figure 3-42 PX30 video output interface

### • 3. 3. 4. 1 LVDS/MIPI mode

LVDS/MIPI uses the same controller which is reused with some of RGB pin. When use LVDS/MIPI output, firmware needs to config the corresponding output mode.



Figure 3-43 PX30 LVDS/MIPI interface

Notices for design:

■ LVDS controller reference resistor R1719 tolerance should be within 1% as the resister will affect the quality of eye diagram signal. The resistor is not needed in MIPI/RGB mode.



Figure 3-44 PX30 LVDS controller reference resistor

■ In order to avoid capacitor charge-discharge surging shock to the chip, need to





Figure 3-45 PX30 video output interface

■ Put the controller power decoupling capacitor close to the pin to ensure the working stability.

### 3.3.4.2 RGB mode

PX30 supports 24 bit RGB output. When using RGB output, firmware needs to config the corresponding output mode.



Figure 3-46 PX30 MIPI DSI0 module



- When using RGB888 24 bit panel, the signal corresponding relationship is as below:
- In this case, it needs to be configured into MO and M1 modes respectively, and special attention should be paid to the software.

| Correspondence between LCDC DATA and RGB |    |          |    |
|------------------------------------------|----|----------|----|
| LCDC_D0                                  | В0 | LCDC D12 | G4 |
| LCDC_D1                                  | B1 | LCDC_D13 | G5 |
| LCDC_D2                                  | В2 | LCDC_D14 | G6 |
| LCDC_D3                                  | В3 | LCDC_D15 | G7 |
| LCDC_D4                                  | В4 | LCDC_D16 | R0 |
| LCDC_D5                                  | В5 | LCDC_D17 | R1 |
| LCDC_D6                                  | В6 | LCDC_D18 | R2 |
| LCDC_D7                                  | В7 | LCDC_D19 | R3 |
| LCDC_D8                                  | G0 | LCDC_D20 | R4 |
| LCDC_D9                                  | G1 | LCDC_D21 | R5 |
| LCDC_D10                                 | G2 | LCDC_D22 | R6 |
| LCDC_D11                                 | G3 | LCDC_D23 | R7 |

Figure 3-47 PX30 24 bit connection method

■ When using RGB666 18 bit panel, only needs to connect LCDC\_DO-D17 data signal. The corresponding relationship is as below:

| Corresponde | ence betwe | en LCDC DATA ar | nd RGB |
|-------------|------------|-----------------|--------|
| LCDC_D0     | B2         | LCDC_D9         | G5     |
| LCDC_D1     | В3         | LCDC_D10        | G6     |
| LCDC_D2     | B4         | LCDC_D11        | G7     |
| LCDC_D3     | B5         | LCDC_D12        | R2     |
| LCDC_D4     | В6         | LCDC_D13        | R3     |
| LCDC_D5     | В7         | LCDC_D14        | R4     |
| LCDC_D6     | G2         | LCDC_D15        | R5     |
| LCDC_D7     | G3         | LCDC_D16        | R6     |
| LCDC_D8     | G4         | LCDC_D17        | R7     |

Figure 3-48 PX30 18 bit connection method

RGB signals including LCDC\_D5/D8/D10 etc. have two reuse relationships M0 and M1 which can be configured flexibly. But for the actual product design, suggest use M1 pin. Because the pin is on the edge of the chip, it is convenient to layout no matter for double layers board or four layers board.





Figure 3-49 PX30 LCDC MO&M1 reuse pin



Figure 3-50 PX30 LCDC M1 pin fan out



### 3.3.5 camera circuit

### • 3. 3. 5. 1 USB CAMERA

Please refer to chapter 3.3.2 USB design method for USB CAMERA.

### • 3. 3. 5. 2 MIPI CSI

PX30 has one MIPI-CSI input interface with built-in ISP processor.



Note:All the Power filter capacitors should be placed close to the power pins of PX30

### MIPI CSI

Figure 3-51 MIPI-CSI module

Notices for design:

■ The controller reference resistor R1600 tolerance should be within 1% as the resistance will affect the quality of eye diagram signal.



Figure 3-52 PX30 MIPI-CSI controller reference resistor

■ In order to avoid capacitor charge-discharge surging shock to the chip, need to series connect lohm resistor with MIPI-CSI controller's power.



■ Please put the controller power decoupling capacitor close to the pin to ensure the MIPI-CSI performance.

### • 3. 3. 5. 3 CIF CAMERA

The CIF interface power domain is VCCIO3 power supply. In the actual product design, need to select the corresponding power supply according to the product camera actual IO power supply requirement (1.8V or 2.8V) and keep I2C pull up voltage level same as it, otherwise it will make camera working abnormally or can not work.

### Part B



Figure 3-54 PX30 CIF module

### 3.3.6 RMII circuit

RMII reuses with CIF, can config 100M Ethernet PHY and implement 100M internet function. For 100M Ethernet design please refer to the design document from PHY vendor. PHY working clock can be provided by an external crystal or the MAC\_CLK pin.

# RMII REF CLK direction

Pull Low for RMII REF\_CLK Output mode
Pull High for RMII REF CLK Input mode
Figure 3-55 PX30 RMII CLK selection

### 3. 3. 7 ADC circuit

PX30 uses SARADC ADC\_IN2 as keyboad input port and reuses it as RECOVERY mode (no need to upgrade LOADER), as shown in the follow picture. When system already flashes image, pull down ADKEY\_IN to make ADC\_IN2 keep 0V during system bootup, and then PX30 enters Rockusb flashing mode. When PC recognizes USB device, release the button to recover ADC\_IN2 back to high voltage (1.8V), and then can start image flashing.

PX30 SARADC sampling range is 0-1.8V and the sampling precision is 10 bits. Button array type is parallel and the input key value can be adjusted by increasing/decreasing button and adjusting divider resistance ratio to accomplish multikey input to meet with the customer product requirements. Suggest any two buttom key values must be bigger than  $\pm 1.25$ , that means the central voltage difference must be bigger than  $\pm 1.25$  mV.



Figure 3-56 PX30 SAR-ADC module

### 3.3.8 SDIO/UART circuit

PX30 supports WIFI/BT module with SDIO 3.0 interface as shown in the picture 3-56. When using WIFI/BT modules with SDIO and UART interfaces, please note that PX30 SDIO and UART controller power supply must keep same as the IO voltage level of the module.

# Part K



Note: All the Power filter capacitors should be placed close to the power pins of PX30

Figure 3-57 PX30 SDIO/UART module



### 3. 3. 8. 1 SDIO

The SDIO interface pull up/down and the matching design recommendation is shown as table 3-14.

Table 3-14 PX30 SDIO interface design

| signal        | internal pull<br>up/down | connection method                                          | description(chip side)         |
|---------------|--------------------------|------------------------------------------------------------|--------------------------------|
| SDIO_DQn[0:3] | pull up                  | connection 22ohm<br>resistordelete if<br>the line is short | SDIO data sending/receiving    |
| SDIO_CLK      | pull down                | series connection<br>22ohm resistor                        | SDIO clock sending             |
| SDIO_CMD      | pull down                | connection 22ohm<br>resistordelete if<br>the line is short | SDIO command sending/receiving |

### 3. 3. 8. 2 UART

The UART interface pull up/down and the matching design recommendation is shown as table 3-15.

Table 3-15 PX30 UART interface design

| signal     | internal pull | connection method | description(chip side)          |
|------------|---------------|-------------------|---------------------------------|
| UART1_RX   | pull up       | direct connection | UART1 data input                |
| UART1_TX   | pull up       | direct connection | UART1 data output               |
| UART1_CTSn | pull up       | direct connection | UART1 permission sending signal |
| UART1_RTSn | pull up       | direct connection | UART request sending signal     |

### U UART Debug circuit

PX30 debug UART2 is reused with SDMMC interface. You can connect external conversion board to convert UART to USB for debugging.





Please select the PC port which connected with the development board, select 1.5M for baud rate and no need to select flow control RTS/CTS.



Figure 3-59 PX30 serial port config



# 4 Thermal design suggestion

# 4.1 thermal simulation result

Aiming at PX30 TFBGA395L package, based on JEDEC standard PCB, use finite element modeling to get the thermal resistance simulation report. This report is achieved based on JEDEC JESD51-2 standard, but the system design and environment may be different from JEDEC JESD51-2 standard, need to analyze according to the application condition.



### note

Thermal resistance is the reference value when there is no heat sink on PCB. The detailed temperature is related with the single board's design, size, thickness, material and other physical factors.

### 4.1.1 result overview

The thermal resistance simulation result is as below:

Table 4-1 PX30 thermal resistance simulation result

| Package<br>(EHS-FCBGA) | $	heta_{JA}(^{\circ}C/W)$ | $	heta_{JB}(^{\circ}\mathtt{C}/W)$ | $\theta_{JC}(^{\circ}\mathbb{C}/W)$ |
|------------------------|---------------------------|------------------------------------|-------------------------------------|
| PCB                    | 26. 9                     | NA                                 | 8. 2                                |

### 4.1.2 PCB description

The PCB structure of the thermal resistance simulation is shown as below table:

Table 4-2 PX30 PCB structure of thermal resistance simulation

|     | PCB Dimension (L x W) | 114.3 x 101.5mm |
|-----|-----------------------|-----------------|
| PCB | PCB Thickness         | 1.6mm           |
|     | Number of Cu Layer    | 4-layers        |

### 4.1.3 term interpretation

The terms of this chapter are as below:

- T<sub>J</sub>: The maximum junction temperature;
- TA: The ambient or environment temperature;
- Tc: The maximum compound surface temperature;
- TB: The maximum surface temperature of PCB bottom;
- P: Total input power

# The thermal parameter can be define as following 1. Junction to ambient thermal resistance, $\theta_{JA}$ , defined as: $\theta_{JA} = \frac{T_J - T_A}{P} ; \qquad (1)$ Thermal Dissipation of EHS-FCBGA

Figure 4-1  $\theta$  JA definition





Figure 4-2  $\theta$  JC definition



Figure 4-3  $\theta$  JB definition

# 4.2 thermal control method inside the chip

### 4.2.1 thermal control strategy

linux Generic Thermal System Drivers, In linux kernel, it defines one set of thermal control frame linux Generic Thermal System Drivers. It can control the system temperature through different strategies. Currently below 3 strategies are commonly used:

- Power\_allocator: Introduce PID (percentage-integral-differential) control to dynamically allocate power for modules according to current temperature, and convert power to frequency, so as to achieve the effect of limiting the frequency according to temperature.
- Step\_wise: Limit the frequency step by step according to current temperature.
- Userspace: Do not limit frequency.

PX30 uses T-sensor inside the chip to detect the internal temperature. Use Power\_allocator strategy by default and there are several working status as below:

- when the temperature is over the set value:
  - temperature tendency goes up, start to decrease frequency
  - temperature tendency goes down, start to increase frequency
- when the temperature decreases to the set value:
  - temperature tendency goes up, keep the frequency unchanged;
  - temperature tendency goes down, start to increase frequency;
- When the frequency increases to the max, but the temperature is still under the set



- value, CPU frequency is not controlled by thermal and will be adjusted by system loading.
- If the temperature is still too high after decreasing frequency (such as poor heat dissipation), firmware will trigger restart when over 95 degrees. If fail to restart due to deadlock or other reasons, when the chip temperature over 100 degrees, it will trigger otp\_out inside the chip for PMIC to power off directly. Please refer to chapter 3.2.5.1 for detailed operations.



### Note

Temperature tendency is achieved by comparing the two values captured adjacently. When the device temperature is not over the threshold value, capture the temperature every 1 second; when the device temperature is over the threshold value, capture the temperature every 20 ms and limit the frequency.

### 4.2.2 temperature control config

PX30 SDK provides separate thermal control strategies for CPU and GPU. Please refer to «Rockchip thermal development guide» for detailed config.



# 5 ESD/EMI protection design

### 5.1 overview

This chapter provides ESD/EMI protection design suggestion for PX30 product design to help customers to improve the anti-static and anti-electromagnetic interference ability of the product.

## 5.2 term interpretation

### the terms of this chapter are explained as below:

- Electro-Static discharge (ESD):
- Electromagnetic Interference (EMI): electromagnetic interference, including conduction interference and radiation interference.

# 5.3 ESD protection

- ensure reasonable mold design; reserve anti ESD component for port and connectors.
- protect and isolate the sensitive components in PCB layout.
- Try best to put PX30 and core components in the center of PCB layout. If not able to put them in the center, need to ensure that the shielding cover has 2mm at least distance from the board edge and is connected to GND safely.
- PCB layout should consider function module and signal flow direction, sensitive components should be mutually independent, and it is better to isolate the areas that are easy to interference.
- Place ESD components reasonably. Generally place at the source, that is, place ESD components in the junction or electrostatic discharge.
- Components layout should be away from the board edge and hav some distance from the connectors.
- PCB surface must have good GND loop and all connectors need to have good GND connection loop on the surface layer. Shielding cover should try best to connect with the surface layer GND and make as many ground holes as possible in the soldering place to connect with GND. In order to achieve this, it is required that the connecting parts should not go through the surface, and there should not be a wide range of cutting off the copper surface in layout.
- Do not go through the surface layer edge and make as many ground holes as possible.
- Isolate signal from ground if necessary.
- Expose copper as much as possible to enhance the electrostatic discharging effect or make it convenient to add remedial measures such as foam.

# 5.4 EMI protection

- The electromagnetic interference has three factors: interference source, coupling channel and sensitive devices. We cannot deal with sensitive devices, so need to handle EMI from interference source and coupling channel. The best way to resolve EMI issues is to eliminate the interference source. If cannot eliminate, try to cut off coupling channel or avoid antenna effect.
- It is difficult to eliminate the interference source on PCB. We can take actions such as filtering, grouding, balancing, resistance controlling, improving signal quality (e.g. termination connection) etc. Generally several methods will be applied together, but the basic requirement is good grouding.
- The commonly used EMI material include shielding cover, special filter, resistor, capacitor, inductor, magnetic bead, common mode choke/magnetic ring, wave-absorbing material, spread spectrum component etc.



- The principle to select filter: if the loading (receiver) is high resistance (normal single port signal interface is high resistance, such as SDIO, RBG, CIF etc.), select capacitive filter component and parallel connect to the circuit; if the loading (receiver) is low resistance (such as power output interface), select inductive filter component and series connect to the circuit. If using filter component, should ensure the signal quality within its SI permission range. Differential interface usually uses common mode choke to suppress EMI.
- The shielding measures on PCB should have good grounding, otherwise it will cause radiation leakage or form antenna effect. The shielding of connectors should conform with the relative technical standard.
- PX30 spread spectrum function is used per modules. The degree of the spread spectrum is defined according to the signal requirement of the relative parts. Detailed measures refer to PX30 spread spectrum description.
- EMI has the same high requirement as ESD on layout. The ESD Layout requirements described above are mostly suitable for EMI protection. Besides, add below requirement.
  - Try best to ensure the signal integrality.
  - Differential line should have equal length and be tight coupling to ensure the symmetry of the differential signal, in order to reduce the differential signal malposition and clock, to avoid converting to the common mode signal which will cause EMI issues.
  - Components with metal shell such as plug-in electrolytic capacitors should avoid coupling interference signals to radiate. Also need to avoid component interference signals coupling from the shell to other signal lines.