# **RK3399 IO Domain Configuration Developer Guide**

ID: RK-SM-YF-906

Release Version: V1.0.0

Release Date: 2021-05-15

Security Level: □Top-Secret □Secret □Internal ■Public

#### DISCLAIMER

THIS DOCUMENT IS PROVIDED "AS IS". ROCKCHIP ELECTRONICS CO., LTD. ("ROCKCHIP") DOES NOT PROVIDE ANY WARRANTY OF ANY KIND, EXPRESSED, IMPLIED OR OTHERWISE, WITH RESPECT TO THE ACCURACY, RELIABILITY, COMPLETENESS, MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY REPRESENTATION, INFORMATION AND CONTENT IN THIS DOCUMENT. THIS DOCUMENT IS FOR REFERENCE ONLY. THIS DOCUMENT MAY BE UPDATED OR CHANGED WITHOUT ANY NOTICE AT ANY TIME DUE TO THE UPGRADES OF THE PRODUCT OR ANY OTHER REASONS.

#### **Trademark Statement**

"Rockchip", "瑞芯微", "瑞芯" shall be Rockchip's registered trademarks and owned by Rockchip. All the other trademarks or registered trademarks mentioned in this document shall be owned by their respective owners.

#### All rights reserved. ©2021. Rockchip Electronics Co., Ltd.

Beyond the scope of fair use, neither any entity nor individual shall extract, copy, or distribute this document in any form in whole or in part without the written approval of Rockchip.

Rockchip Electronics Co., Ltd.

No.18 Building, A District, No.89, software Boulevard Fuzhou, Fujian, PRC

Website: www.rock-chips.com

Customer service Tel: +86-4007-700-590

Customer service Fax: +86-591-83951833

Customer service e-Mail: fae@rock-chips.com

#### **Preface**

#### Overview

The IO level of the controller's power domain must be matched with the IO level of the connected peripheral chip, and the voltage configuration of the software must be consistent with the voltage of the hardware. Otherwise, it may cause IO damage at worst.

This document mainly introduce the ways to configure IO power domain of RK3399 Linux SDK platform, aiming to help developers to configure IO power domain correctly.

#### **Product Version**

| Chipset | System Version        |
|---------|-----------------------|
| RK3399  | Linux 4.4, Linux 4.19 |

#### **Intended Audience**

This document (this guide) is mainly intended for:

- Technical support engineers
- Software development engineers
- Hardware development engineers

### **Revision History**

| Version | Author      | Date       | Change Description |
|---------|-------------|------------|--------------------|
| V1.0.0  | Caesar Wang | 2021-05-15 | Initial version    |

### Contents

### **RK3399 IO Domain Configuration Developer Guide**

- 1. Step 1: Obtain the Hardware Schematic Diagram and Check the Design of the Hardware Power Supply
- 2. Step 2: Find the Corresponding Kernel dts Configuration File
- 3. Step 3: Modify the Power Domain Configuration Node pmu\_io\_domains of the Kernel dts
- 4. Step 4: Check the Current Firmware IO Domain Configuration from SDK
- 5. Step 5: Confirm Whether the Register Value is Correct after Flashing the Firmware

## 1. Step 1: Obtain the Hardware Schematic Diagram and Check the Design of the Hardware Power Supply

It will take RK\_IND\_EVB\_RK3399\_LP4D200P232SD8\_V13\_20200615 EVB as an example to introduce in this document.

Hardware schematic diagram is: RK\_IND\_EVB\_RK3399\_LP4D200P232SD8\_V13\_20200615.pdf.

Power solution: checking from the hardware schematic, the power solution of the EVB RK IND EVB RK3399 LP4D200P232SD8 V13 20200615 is with a PMU (RK809-3).

### 2. Step 2: Find the Corresponding Kernel dts Configuration File

From the first step, it can be seen that the hardware power supply design of the EVB is with a PMU, and the corresponding kernel dts configuration file is located in:

arch/arm64/boot/dts/rockchip/rk3399-evb-ind.dtsi (The solution discussed in this document)

### 3. Step 3: Modify the Power Domain Configuration Node pmu io domains of the Kernel dts

Take **pmuio2-supply** for example, firstly, check the hardware schematic diagram to confirm the configuration of the pmuio2 power domain (PMUIO2) as shown in the below figure.

From the figure, you will find that the power supply of PMUIO2 is VCC\_1V8\_S3 (that is 1.8V)



In the same way, you can find from the hardware schematic diagram that bt656-supply is connected to APIO2\_VDD, audio-supply is connected to APIO5\_VDD, and gpio1830-supply is connected to APIO4\_VDD.

### 4. Step 4: Check the Current Firmware IO Domain Configuration from SDK

Command: ./build.sh info

```
in 再次輸入板級的电源域配置によります。
exc 特別是は、Ft、SST, 以太网这凡路は电源的配置 >>> | | | | |
检査内核文件 / hone/wxt/ltnux-develop/rk3399/kernel/arch/arn64/boot/dts/rockchip/rk3399-evb-ind-lpddr4-linux.dts 的节点 [pmw_to_domains]

pmu1830-supply
regulator-min-microvolt = 1800mV
regulator-min-microvolt = 1800mV

bt656-supply
regulator-min-microvolt = 3000mV

audio-supply
regulator-min-microvolt = 1800mV

regulator-max-microvolt = 1800mV

sdmmc-supply
regulator-min-microvolt = 1800mV

regulator-max-microvolt = 3000mV

gpio1830-supply
regulator-min-microvolt = 3000mV

gpio1830-supply
regulator-min-microvolt = 3000mV
```

## 5. Step 5: Confirm Whether the Register Value is Correct after Flashing the Firmware

Take **RK3399** as an example, get PMU\_SOC\_CON0 register (0xFF320180) and GRF\_IO\_VSEL register (0xFF77E640) from the manual, they are shown as follows:

PMUGRF\_SOC\_CONO
Address: Operational Base + offset (0x00180)
SoC control register 0

| Bit | Attr | Reset Value | Description |
|-----|------|-------------|-------------|

Copyright 2016 @ FuZhou Rockchip Electronics Co., Ltd.

#### 476

#### RK3399 TRM

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | RW   | 0×0000      | write_enable bit0~15 write enable When bit 16=1, bit 0 can be written by software. When bit 16=0, bit 0 cannot be written by software; When bit 17=1, bit 1 can be written by software. When bit 17=0, bit 1 cannot be written by software; When bit 31=1, bit 15 can be written by software. When bit 31=1, bit 15 can be written by software. When bit 31=0, bit 15 cannot be written by software; |
| 15:10 | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                                             |
| 9     | RW   | 0x1         | pmu1830_vol<br>pmu IO 1.8v/3.0v select.<br>0: 3.0v ;<br>1: 1.8v ;                                                                                                                                                                                                                                                                                                                                    |
| 8     | RW   | 0x1         | pmu1830_volsel pmu GPIO1 1.8v/3.0v control source select. 0: controlled by IO_GPIO0B1; 1: controlled by PMUGRF.SOC_CON0.pmu1830_vol                                                                                                                                                                                                                                                                  |
| 7     | RO   | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                                             |

**GRF\_IO\_VSEL** Address: Operational Base + offset (0x0e640)

| Bit   | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31:16 | RW   | 0×0000      | write_enable bit0~15 write enable When bit 16=1, bit 0 can be written by software. When bit 16=0, bit 0 cannot be written by software; When bit 17=1, bit 1 can be written by software. When bit 17=0, bit 1 cannot be written by software; When bit 31=1, bit 15 can be written by software. When bit 31=1, bit 15 can be written by software. When bit 31=0, bit 15 cannot be written by software; |  |
| 15:4  | RO _ | 0x0         | reserved                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 3     | RW   | 0×0         | gpio1833_gpio4cd_ms                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 2     | RW   | 0x0         | sdmmc_gpio4b_ms                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 1     | RW   | 0x0         | audio_gpio3d4a_ms                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0     | RW   | 0x0         | bt656_gpio2ab_ms                                                                                                                                                                                                                                                                                                                                                                                     |  |

```
1  # io -r -4 0xff320180
2
   ff320180: 00000300
4  # io -r -4 0xff77e640
5
  ff77e640: 00000002
6
```