# **Gurumanie Singh Dhiman CprE 381 Homework 11**

[Note: This is your final homework of the semester. These problems will help you gain some familiarity with virtual memory and its implications for hardware.]

#### 1. Virtual Memory

- a. ZyBooks (Textbook) 5.19.16.a-e
  Assume 4 KiB pages, a 4-entry fully associative TLB, and true LRU replacement. If
  pages must be brought in from disk, increment the next largest page number.
- a)  $2^2 * 2^10 = 2^12$ , 12 offset bits (In this case, the very first page fault is replaced in the last index since the valid bit = 0, after using up the row with 0 as a valid bit, the first row is assumed to be replaced.)

|                      | VPN  | <b>P</b> V     | TLB           | Tq   | PageFault |
|----------------------|------|----------------|---------------|------|-----------|
| 1) 4669              | 0001 | 0010 0011 1101 | Riss          | ZUM  | 962       |
|                      | 0000 | 1000 1011 0001 | Lim           | НĦ   | No        |
| 2) 2227              | 0000 | 0110 0101 1100 | Hit           | Hit  | No        |
| 3) 13916             | 0011 | 0111 0001 1011 | Niss          | zziM | yes       |
| 4) 34587             | 1000 |                | Miss          | Hit  | NO        |
| 5) 48870<br>6) 12608 | 0011 | 0001 0100 0000 |               | Hit  | No        |
| 7) 49225             | 1100 | 1001 0010 0000 | 22 <i>i</i> M | Miss | yes       |
|                      |      | I              |               |      |           |

# TLB State:

| 0. | Valid | Tag | PPN |
|----|-------|-----|-----|
|    | - 1   | 11  | 12  |
|    | 1     | 7   | 4   |
|    | ı     | 3   | 6   |
|    | 0     | 4   | 9   |

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | 11  | 12  |
| 1     | 7   | 4   |
| 1     | 3   | 6   |
| 1     | 1   | 13  |

١.

| 2.       | Valid | Tag | PPN |
|----------|-------|-----|-----|
| 1.550000 | 1     | 0   | 5   |
|          | į.    | 7   | 4   |
|          | ī     | 3   | 6   |
|          | 1     | 1   | 13  |

| 3. | Valid | Tag | PPN |
|----|-------|-----|-----|
|    | - 1   | 0   | 5   |
|    | ı     | 7   | 4   |
|    |       | 3   | 6   |
|    | ı     | ١   | 13  |

| 4.  | Valid | Tag | PPN |
|-----|-------|-----|-----|
| ٠,  | 1     | 0   | 5   |
|     | 1     | 8   | 14  |
|     | 1     | 3   | 6   |
| 153 | ı     | 1   | 13  |

| 5. | Valid | Tag | PPN |
|----|-------|-----|-----|
|    | 1     | 0   | 5   |
|    | 1     | 8   | 14  |
|    | ı     | 3   | 6   |
|    | 1     | 11  | 12  |

| 6. | Valid | Tag | PPN |
|----|-------|-----|-----|
|    | 1     | 0   | 5   |
|    | I     | 8   | 14  |
|    | _     | 3   | 6   |
|    | 1     | []  | 12  |

| 7. | Valid | Tag | PPN |
|----|-------|-----|-----|
|    | 1     | 12. | 15  |
|    | 1     | 8   | 14  |
|    | ī     | 3   | 6   |
| į  | ı     | (I  | 12  |

b)  $2^4 * 2^10 = 2^14$ , 14 offset bits (In this case, the very first page fault is replaced in the last index since the valid bit = 0, after using up the row with 0 as a valid bit, the first row is assumed to be replaced.)

| VPV                                                                                                 | l bo                                                                                                  | ILL                               | PI                               | PageFault            |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------|----------------------|
| 1) 4669 00<br>2) 2227 00<br>3) 13916 00<br>4) 34587 10<br>5) 48870 10<br>6) 12608 00<br>1) 49225 11 | 00 0000 0000 1001<br>11 0001 0100 0000<br>11 1110 1110 0110<br>11 0110 0101 1100<br>01 0010 0011 1101 | Mit<br>Mics<br>Miss<br>Mit<br>Mit | Hit<br>Hit<br>Miss<br>Hit<br>Hit | NO<br>NO<br>NO<br>NO |

TLB State:

| 0.  | Valid | Tag   | PPN | 1.  | Valid | Tag | PPN |
|-----|-------|-------|-----|-----|-------|-----|-----|
|     | ı     | 11    | 12  |     | 1     | 11  | 12  |
|     | 1     | 7     | 4   |     | 1     | 7   | 4   |
|     | 1     | 3     | 6   |     | 1     | 3   | 6   |
|     | 0     | 4     | 9   |     | 1     | 0   | 5   |
| - 1 |       | (30%) |     | l X |       |     |     |
| 1.  | Valid | Tag   | PPN | 3.  | Valid | Tag | PPN |
|     | 1     | 11    | 12  |     | 1     | 11  | 12  |
|     | I     | 7     | 4   |     | ı     | 7   | 4   |
|     | 1     | 3     | 6   |     | ī     | 3   | 6   |
|     |       | 0     | 5   |     |       | 0   | 5   |
|     |       |       |     | •   |       |     |     |
| 4.  | Valid | Tag   | PPN | 5.  | Valid | Tag | PPN |
| 4,  | 1     | 2     | 13  |     |       | 2   | 13  |
|     | ſ     | 7     | 4   |     | 1     | 7   | 4   |

| Valid | Tag         | PPN |
|-------|-------------|-----|
| 1     | 2           | 13  |
| 1     | 7           | 4   |
| 1     | 3           | 6   |
| 4     | 0           | 5   |
|       | Valid  I  I | 1 7 |

3

0

1

| Valid | Tag | PPN |
|-------|-----|-----|
| ı     | 2-  | 13  |
| 1     | 7   | 4   |
| -     | 3   | 6   |
| I     | 0   | 5   |

3

0

1

6

5

There are more hits in this case when compared to part a. This also means smaller page tables are needed for the same virtual memory range. A disadvantage of this is that there is a reduction in the TLB granularity as discussed in lecture, since 4KiB pages allow for more bits in memory mapping (4 Tag bits in 4KiB compared to 2 in 16KiB).

### c) $2^2 * 2^10 = 2^12$ , 12 offset bits

(In this case, the very first page fault is replaced in the last index since the valid bit = 0, after using up the row with 0 as a valid bit, the first row is assumed to be replaced.)

|                      | VPN  | P.O.           | TLB  | PT   | PageFavIt |
|----------------------|------|----------------|------|------|-----------|
| 1) 4669              | 0001 | 0010 0011 1101 | ZZIM | Hit  | No        |
| 1001                 | 0000 | 1000 1011 0011 | Miss | Hit  | No        |
| 2) 2227              | 1100 | 0110 0101 1100 | Mics | 22iM | yes       |
| 3) 13916             |      | 0111 0001 1011 | Miss | Hit  | No        |
| 4) 34587             | 1000 | 1110 1110 0110 | miss | Hit  | No        |
| 5) 48870<br>6) 12608 | 0011 | 0000 0010 0000 | Hit  | Hit  | No        |
| 1) 49225             | 1100 | 0000 0100 1001 | Nisu | zjM  | yes       |
| ,                    | set  |                |      |      |           |

## TLB State:

| 0. |   | Valid | Tag | PPN |   | Valid | Tag | PPN |
|----|---|-------|-----|-----|---|-------|-----|-----|
| ı  | ) | 1     | (I  | 12  | 0 | 1     | 3   | 6   |
|    | ı | ı     | 7   | 4   | ı | 0     | 4   | 9   |

| 5. | Valid | Tag | PPN |   | Valid | Tag | PPN |
|----|-------|-----|-----|---|-------|-----|-----|
| 0  | ı     | 0   | 5   | 0 | l     | 4   | 9   |
| 1  | ı     | 1   | 13  | 1 | 1     | 5   | 11  |

| ١,  |   | Valid | Tag | PPN |    | Valid | Tag | PPN |
|-----|---|-------|-----|-----|----|-------|-----|-----|
|     | 0 | ı     | ŢŢ. | 12  | 0  | 1     | 3   | 6   |
|     | ı | 1     | 7   | 4   | ı  | 1     | 6   | 5   |
| 1.  |   | Valid | Tag | PPN |    | Valid | Tag | PPN |
|     | 0 |       | 0   | 5   | 0  | 1     | 3   | 6   |
|     | ı | ١     | 7   | 4   | ı  | ı     | 0   | 5   |
| 3 , |   | Valid | Tag | PPN | ,  | Valid | Tag | PPN |
|     | o | l     | 0   | 5   | 0  | 1     | 3   | 6   |
|     |   | 120   |     | 10  | 1, | 1     |     | 6   |

| Valid | Tag   | PPN       |                              | Valid | Tag | PPN         |
|-------|-------|-----------|------------------------------|-------|-----|-------------|
| ı     | 0     | 5         | 0                            | l     | 4   | 9           |
|       |       | 13        | 1                            | ı     | 5   | 11          |
|       | Valid | Valid Tag | Valid Tag PPN  1 0 5  1 1 13 |       |     | 1 0 5 0 1 4 |

|    | 0   | 5   | 0 | 1     | 3   | 6   |
|----|-----|-----|---|-------|-----|-----|
|    | 7   | 4   | ı | ı     | 0   | 5   |
| d  | Tag | PPN | , | Valid | Tag | PPN |
|    | 0   | 5   | 0 | 1     | 3   | 6   |
|    | T   | 13  | 1 | 1     | 0   | 5   |
| id | Tag | PPN | j | Valid | Tag | PPN |

|   | Valid | Tag | PPN |   | Valid | Tag | PPN |
|---|-------|-----|-----|---|-------|-----|-----|
| 0 | 1     | 6   | 14  | O | ı     | 4   | 9   |
| 1 |       | ı   | 13  | 1 | l,    | 5   | 11  |

| ٩. | Valid | Tag | PPN |   | Valid | Tag | PPN |
|----|-------|-----|-----|---|-------|-----|-----|
| o  | l     | 0   | 5   | 0 | 1     | 4   | 9   |
| 1  | ı     | 1   | 13  | ı | ı     | 0   | 5   |

d) 2^2 \* 2^10 = 2^12, 12 offset bits
 (In this case, the very first page fault is replaced in the first index)

|                                                                                | VPN                                         | <b>b</b> Q                        | TLB                                                          | РТ                                      | PageFavit                  |
|--------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------|--------------------------------------------------------------|-----------------------------------------|----------------------------|
| 1) 4669<br>2) 2227<br>3) 13916<br>4) 34587<br>5) 48870<br>6) 12608<br>7) 49225 | VPN<br>0001<br>0000<br>0011<br>1000<br>1011 | 000 0000 0000 1000 1000 1000 0000 | Misa<br>Misa<br>Misa<br>Misa<br>Misa<br>Misa<br>Misa<br>Misa | Hit<br>Rit<br>Hit<br>Miss<br>Hit<br>Hit | No<br>No<br>No<br>No<br>No |
|                                                                                | index                                       |                                   |                                                              |                                         |                            |

TLB State:

| ř  | 7  |  |
|----|----|--|
| ı  | -1 |  |
| ı. | J  |  |
|    |    |  |

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | (1  | 12  |
| 1     | 7   | 4   |
| ı     | 3   | 6   |
| 0     | 4   | q   |

4.

| Valid | Tag | PPN |
|-------|-----|-----|
| ſ     | 2   | 13  |
| ı     | ٥   | 5   |
| ı     | 3   | 6   |
| 0     | 4   | 9   |

١,

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | (1  | 12  |
| l     | 0   | 5   |
| l     | 3   | 6   |
| 0     | 4   | 9   |

5,

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | []  | 12  |
| ١     | V   | 5   |
| ı     | 3   | 6   |
| (     | 2   | 13  |

2.

| Valid | lag | PPN |
|-------|-----|-----|
| 1     | 0   | 5   |
| 1     | V   | 5   |
| l     | 3   | 6   |
| 0     | 4   | 9   |

6

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | [1  | 12  |
| ١     | Ø   | 5   |
| ١     | 3   | 6   |
| 1     | 0   | 5   |

3.

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | (1  | 12  |
| 1     | V   | 5   |
| ١     | 3   | 6   |
| 1     | 0   | 5   |

7.

| Valid | Tag | PPN |
|-------|-----|-----|
| 1     | 3   | 6   |
| 1     | V   | 5   |
| 1     | 3   | 6   |
| 0     | 4   | 9   |

- e) A CPU must have a TLB for high performance because without the use of a TLB, each memory access would require a full page table lookup which would increase the access latency. Without the use of a TLB, every access to memory would need a full page table walk in order to translate the VPN to PPN.
  - b. ZyBooks (Textbook) 5.19.17a-c
- a) #PTEs = Virtual Address / Page Size = 2^32 / (2^3 \* 2^10) = 2^32 / 2^13 = 2^19 PTEs
   Page Table Size = #PTEs \* sizePTE = 2^19 \* 2^2 = 2^21 bytes
   Page Table Size (for half memory) = 2^21 / 2^1 = 2^20 bytes (1 MiB)
   Page Table Size (for 5 applications) = 2^20 \* 5 = 5 MiB
- b) #PTEs (First Level) = 256 (2^8) entries (given)

  Total #PTEs =  $2^19$  entries (from part a)

  #PTEs (Second Level) =  $2^19 8 = 2^11$  entries

  sizePTE =  $2^11 + 4 = 8$  KiB (use sizePTE from part a)

  Virtual Address =  $2^11 + (2^3 + 2^10) = 2^24$

Assuming half the memory:

2^31 bytes (since VA bits in part a = 32)

Then,

Second Level (Minimum) = 5 \* (2^31/2^24) \* 8 KiB = 5 MiB

First Level (Minimum) = 5 \* 128 \* 6 B = 3840 B

Second Level (Maximum) = 5 \* 256 \* 8 KiB = 10 MiB

First Level (Maximum) = 5 \* 256 \* 6 B = 7680 B

c) The page index is 13 bits (address bits 12 down to 0)

16 KiB direct-mapped cache with two 64-bit words per block would have 16-byte blocks.

Which translates to:

16 KiB/16 B = 1024 blocks = 2^10, so 10 index bits

16 KiB =  $2^4$ , so 4 offset bits

Therefore, the index would extend outside of the page index. The designer could increase the cache's associativity. This would reduce the number of index bits so that the cache's index fits completely inside the page index.

#### 2. Exam 3 Question

Develop your own exam question (roughly 10-15 points) from control hazards, memory technologies, caches, and virtual memory. Your question shouldn't simply ask students to recall information, but should ask for an application of a concept or require understanding of a concept or need analysis of a processor/application. You must include a correct and complete solution to your question. This question should be your own work and not copied from a book or an old exam. *Post your question and solution to the Exam3 channel for others to use.* 

Posted on Teams.