











## MSP430FR5972, MSP430FR59721, MSP430FR5970, MSP430FR5922, MSP430FR59221 MSP430FR5872, MSP430FR58721, MSP430FR5870

SLASE66C - APRIL 2015-REVISED AUGUST 2018

# MSP430FR597x(1),MSP430FR592x(1) MSP430FR587x(1) Mixed-Signal Microcontrollers

## **Device Overview**

#### 1.1 **Features**

- Embedded Microcontroller
  - 16-Bit RISC Architecture up to 16-MHz Clock
  - Wide Supply Voltage Range From 3.6 V Down to 1.8 V (Minimum Supply Voltage is Restricted by SVS Levels, See the SVS Specifications)
- · Optimized Ultra-Low-Power Modes
  - Active Mode: Approximately 100 µA/MHz
  - Standby (LPM3 With VLO): 0.4 µA (Typical)
  - Real-Time Clock (RTC) (LPM3.5): 0.35 µA (Typical) (1)
  - Shutdown (LPM4.5): 0.04 µA (Typical)
- Ultra-Low-Power Ferroelectric RAM (FRAM)
  - Up to 64KB of Nonvolatile Memory
  - Ultra-Low-Power Writes
  - Fast Write at 125 ns per Word (64KB in 4 ms)
  - Unified Memory = Program, Data, and Storage in One Single Space
  - 10<sup>15</sup> Write Cycle Endurance
  - Radiation Resistant and Nonmagnetic
- · Intelligent Digital Peripherals
  - 32-Bit Hardware Multiplier (MPY)
  - Three-Channel Internal Direct Memory Access (DMA)
  - RTC With Calendar and Alarm Functions
  - Five 16-Bit Timers With up to Seven Capture/Compare Registers
  - 16-Bit and 32-Bit Cyclic Redundancy Checker (CRC16, CRC32)
- High-Performance Analog
  - Up to 8-Channel Analog Comparator
  - 12-Bit Analog-to-Digital Converter (ADC) With Internal Reference and Sample-and-Hold and up to 8 External Input Channels
- Code Security and Encryption
  - 128-Bit or 256-Bit AES Security Encryption and Decryption Coprocessor (MSP430FR59xx(1)
- (1) The RTC is clocked by a 3.7-pF crystal.

- True Random Number Seed for Random Number Generation Algorithm
- Lockable Memory Segments for IP **Encapsulation and Secure Storage**
- Multifunction Input/Output Ports
  - All I/O Pins Support Capacitive Touch Capability Without Need for External Components
  - Accessible Bit-, Byte- and Word-Wise (in Pairs)
  - Edge-Selectable Wakeup From LPM on Ports P1 to P4
  - Programmable Pullup and Pulldown on All Ports
- Enhanced Serial Communication
  - eUSCI A0 and eUSCI A1 Support:
    - UART With Automatic Baud-Rate Detection
    - IrDA Encode and Decode
    - SPI at Rates up to 10 Mbps
  - eUSCI B0 and eUSCI B1 Support:
    - I<sup>2</sup>C With Multiple-Slave Addressing
    - SPI at Rates up to 10 Mbps
- Flexible Clock System
  - Fixed-Frequency DCO With 10 Selectable **Factory-Trimmed Frequencies**
  - Low-Power Low-Frequency Internal Clock Source (VLO)
  - 32-kHz Crystals (LFXT)
  - High-Frequency Crystals (HFXT)
- Development Tools and Software
  - Free Professional Development Environments With EnergyTrace++™ Technology for Power Profiling and Debugging
  - Microcontroller Development Boards Available
- Family Members
  - Device Comparison Summarizes the Available Variants and Packages
- For Complete Module Descriptions, See the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide



## 1.2 Applications

- Metering
- · Energy Harvested Sensor Nodes
- Wearable Electronics

- Sensor Management
- · Data Logging

## 1.3 Description

This ultra-low-power MSP430FRxx FRAM microcontroller family consists of several devices featuring embedded nonvolatile FRAM, a 16-bit CPU, and different sets of peripherals targeted for various applications. The architecture, FRAM, and peripherals, combined with seven low-power modes, are optimized to achieve extended battery life in portable and wireless sensing applications. FRAM is a new nonvolatile memory that combines the speed, flexibility, and endurance of SRAM with the stability and reliability of flash, all at lower total power consumption.

## Device Information<sup>(1)</sup>

| PART NUMBER      | PACKAGE    | BODY SIZE(2)   |  |  |
|------------------|------------|----------------|--|--|
| MSP430FR5972IPMR | LQFP (64)  | 10 mm × 10 mm  |  |  |
| MSP430FR5972IRGC | VQFN (64)  | 9 mm × 9 mm    |  |  |
| MSP430FR5922IG56 | TSSOP (56) | 6.1 mm × 14 mm |  |  |

<sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the *Package Option Addendum* in Section 9, or see the TI website at www.ti.com.

<sup>(2)</sup> The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 9.



## 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram.



Copyright © 2016, Texas Instruments Incorporated

NOTE: AES256 is not implemented in the MSP430FR587x and MSP430FR587x1 devices.

NOTE: HFXIN and HFOUT are not implemented in the MSP430FR592x and MSP430FR592x1 devices.

Figure 1-1. Functional Block Diagram



# **Table of Contents**

| 1 | Devi | ce Overview                                                                                        | . <u>1</u>  | 6 | Deta  | iled Description                          | . <u>5</u> 8 |
|---|------|----------------------------------------------------------------------------------------------------|-------------|---|-------|-------------------------------------------|--------------|
|   | 1.1  | Features                                                                                           | <u>1</u>    |   | 6.1   | Overview                                  | . 58         |
|   | 1.2  | Applications                                                                                       | . 2         |   | 6.2   | CPU                                       | . 58         |
|   | 1.3  | Description                                                                                        | . 2         |   | 6.3   | Operating Modes                           | . 59         |
|   | 1.4  | Functional Block Diagram                                                                           | . 3         |   | 6.4   | Interrupt Vector Table and Signatures     | . 61         |
| 2 | Revi | sion History                                                                                       | 5           |   | 6.5   | Bootloader (BSL)                          | . 64         |
| 3 |      | ce Comparison                                                                                      | _           |   | 6.6   | JTAG Operation                            | . 64         |
|   | 3.1  | Related Products                                                                                   | . 8         |   | 6.7   | FRAM                                      | . 65         |
| 4 | Term | ninal Configuration and Functions                                                                  | 9           |   | 6.8   | RAM                                       | . 65         |
|   | 4.1  | Pin Diagrams                                                                                       | 9           |   | 6.9   | Tiny RAM                                  | . 65         |
|   | 4.2  | Pin Attributes                                                                                     | _           |   | 6.10  | Memory Protection Unit (MPU) Including IP |              |
|   | 4.3  | Signal Descriptions                                                                                | 17          |   |       | Encapsulation                             | . 65         |
|   | 4.4  | Pin Multiplexing                                                                                   |             |   | 6.11  | Peripherals                               | <u>66</u>    |
|   | 4.5  | Buffer Type                                                                                        | _           |   | 6.12  | Device Descriptors (TLV)                  | <u>101</u>   |
|   | 4.6  | Connection of Unused Pins                                                                          |             |   | 6.13  | Memory                                    | 104          |
| 5 | Spec | cifications                                                                                        |             |   | 6.14  | Identification                            | 118          |
|   | 5.1  | Absolute Maximum Ratings                                                                           | _           | 7 | Appl  | lications, Implementation, and Layout     | 119          |
|   | 5.2  | ESD Ratings                                                                                        |             |   | 7.1   | Device Connection and Layout Fundamentals | 119          |
|   | 5.3  | Recommended Operating Conditions                                                                   |             |   | 7.2   | Peripheral- and Interface-Specific Design |              |
|   | 5.4  | Active Mode Supply Current Into V <sub>CC</sub> Excluding                                          | <del></del> |   |       | Information                               |              |
|   |      | External Current                                                                                   | 25          | 8 | Devi  | ce and Documentation Support              | 125          |
|   | 5.5  | Typical Characteristics - Active Mode Supply                                                       |             |   | 8.1   | Getting Started and Next Steps            | 125          |
|   |      | Currents                                                                                           | <u>26</u>   |   | 8.2   | Device Nomenclature                       | 125          |
|   | 5.6  | Low-Power Mode (LPM0, LPM1) Supply Currents                                                        |             |   | 8.3   | Tools and Software                        | 126          |
|   |      | Into V <sub>CC</sub> Excluding External Current                                                    | <u>26</u>   |   | 8.4   | Documentation Support                     | 128          |
|   | 5.7  | Low-Power Mode LPM2, LPM3, LPM4 Supply Currents (Into V <sub>CC</sub> ) Excluding External Current | 27          |   | 8.5   | Related Links                             | 129          |
|   | 5.8  | Low-Power Mode LPMx.5 Supply Currents (Into                                                        | 21          |   | 8.6   | Community Resources                       | 129          |
|   | 0.0  | V <sub>CC</sub> ) Excluding External Current                                                       | 29          |   | 8.7   | Trademarks                                | 130          |
|   | 5.9  | Typical Characteristics, Low-Power Mode Supply                                                     |             |   | 8.8   | Electrostatic Discharge Caution           | 130          |
|   |      | Currents                                                                                           | <u>30</u>   |   | 8.9   | Export Control Notice                     | 130          |
|   | 5.10 | Typical Characteristics, Current Consumption per                                                   |             |   | 8.10  | Glossary                                  | 130          |
|   |      | Module                                                                                             |             | 9 | Mec   | hanical, Packaging, and Orderable         |              |
|   | 5.11 | Thermal Resistance Characteristics                                                                 | _           |   | Infor | mation                                    | <u>131</u>   |
|   | 5.12 | Timing and Switching Characteristics                                                               | 32          |   |       |                                           |              |



www ti com

SLASE66C - APRIL 2015-REVISED AUGUST 2018

# 2 Revision History

NSTRUMENTS

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Chang | ges from January 25, 2017 to August 30, 2018                                                                                                                                                                                                                                                | Page  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|       | Updated Section 3.1, Related Products                                                                                                                                                                                                                                                       |       |
| •     | Changed capacitor value from 4.7 $\mu$ F to 470 nF in Figure 7-5, ADC12_B Grounding and Noise Considerations . Changed capacitor value from 4.7 $\mu$ F to 470 nF in the last paragraph of Section 7.2.1.2, Design Requirements Updated text and figure in Section 8.2, Device Nomenclature | . 124 |

# 3 Device Comparison

Table 3-1 and Table 3-2 summarize the available family members.

Table 3-1. Device Comparison – Family Members With UART BSL

| DEVICE       | FRAM | SRAM | CLOCK               | Timer_A <sup>(1)</sup>                         | Timer_B <sup>(2)</sup> | eU               | SCI              | AES | ADC12 B | I/O            | DACKACE                   |
|--------------|------|------|---------------------|------------------------------------------------|------------------------|------------------|------------------|-----|---------|----------------|---------------------------|
| DEVICE       | (KB) | (KB) | SYSTEM              | Timer_A                                        | I Imer_B(=)            | A <sup>(3)</sup> | B <sup>(4)</sup> | AES | ADC12_B | 1/0            | PACKAGE                   |
| MSP430FR5972 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)</sup> (7) | 7                      | 2                | 2                | yes | 8 ext   | 51             | 64 PM<br>64 RGC           |
| MSP430FR5872 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)</sup> (7) | 7                      | 2                | 2                | no  | 8 ext   | 51             | 64 PM<br>64 RGC           |
| MSP430FR5970 | 32   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)</sup> (7) | 7                      | 2                | 2                | yes | 8 ext   | 51             | 64 PM<br>64 RGC           |
| MSP430FR5922 | 64   | 2    | DCO<br><b>LFXT</b>  | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)</sup> (7) | 7                      | 2                | 2                | yes | 8 ext   | 51<br>46 (DGG) | 64 PM<br>64 RGC<br>56 DGG |
| MSP430FR5870 | 32   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)(7)</sup>  | 7                      | 2                | 2                | no  | 8 ext   | 51             | 64 PM<br>64 RGC           |

<sup>(1)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.

<sup>(2)</sup> Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.

<sup>(3)</sup> eUSCI A supports UART with automatic baud-rate detection, IrDA encode and decode, and SPI.

<sup>(4)</sup> eUSCI\_B supports I<sup>2</sup>C with multiple slave addresses and SPI.

<sup>(5)</sup> Timer\_A TAO and TA1 provide internal and external capture/compare inputs and internal and external PWM outputs.

<sup>(6)</sup> Timer\_A TA2 provides only internal capture/compare inputs and only internal PWM outputs (if any).

<sup>(7)</sup> Timer\_A TA3 provides only internal capture/compare inputs and only internal PWM outputs (if any) for FR592x(1) with RGC and PM packages. For FR592x(1) with DGG package and all other devices, Timer\_A TA3 provides internal, external capture/compare inputs and internal, external PWM outputs (if any).



## Table 3-2. Device Comparison – Family Members With I<sup>2</sup>C BSL

| DEVICE        | FRAM | SRAM | CLOCK               | Timer_A <sup>(1)</sup>                         | Timer_B <sup>(2)</sup> | eU               | SCI              | AES | ADC42 B | I/O            | PACKAGE                   |
|---------------|------|------|---------------------|------------------------------------------------|------------------------|------------------|------------------|-----|---------|----------------|---------------------------|
| DEVICE        | (KB) | (KB) | SYSTEM              | Timer_A                                        | Timer_b(=)             | A <sup>(3)</sup> | B <sup>(4)</sup> | AES | ADC12_B | 1/0            |                           |
| MSP430FR59721 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6)</sup> (7) | 7                      | 2                | 2                | yes | 8 ext   | 51             | 64 PM<br>64 RGC           |
| MSP430FR59221 | 64   | 2    | DCO<br>LFXT         | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6) (7)</sup> | 7                      | 2                | 2                | yes | 8 ext   | 51<br>46 (DGG) | 64 PM<br>64 RGC<br>56 DGG |
| MSP430FR58721 | 64   | 2    | DCO<br>HFXT<br>LFXT | 3, 3 <sup>(5)</sup><br>2, 5 <sup>(6) (7)</sup> | 7                      | 2                | 2                | no  | 8 ext   | 51             | 64 PM<br>64 RGC           |

- (1) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (2) Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.
- (3) eUSCI\_A supports UART with automatic baud-rate detection, IrDA encode and decode, and SPI.
- (4) eUSCI\_B supports I<sup>2</sup>C with multiple slave addresses and SPI.
- (5) Timer\_A TAO and TA1 provide internal and external capture/compare inputs and internal and external PWM outputs.
- (6) Timer\_A TA2 provides only internal capture/compare inputs and only internal PWM outputs (if any).
- (7) Timer\_A TA3 provides only internal capture/compare inputs and only internal PWM outputs (if any) for FR592x(1) with RGC and PM packages. For FR592x(1) with DGG package and all other devices, Timer\_A TA3 provides internal, external capture/compare inputs and internal, external PWM outputs (if any).



## 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- TI 16-bit and 32-bit microcontrollers High-performance, low-power solutions to enable the autonomous future
- Products for MSP430 ultra-low-power sensing and measurement microcontrollers One platform. One ecosystem. Endless possibilities.
- Products for MSP430 ultrasonic and performance sensing microcontrollers Ultra-low-power singlechip MCUs with integrated sensing peripherals
- Companion Products for MSP430FR5972 Review products that are frequently purchased or used with this product.
- Reference Designs for MSP430FR5972 The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



# 4 Terminal Configuration and Functions

## 4.1 Pin Diagrams

Figure 4-1 shows the pinout for the 64-pin PM and RGC packages of the MSP430FR597x(1) and MSP430FR587x(1) MCUs.



Figure 4-1. 64-Pin PM and RGC Packages (Top View) – MSP430FR597x(1), MSP430FR587x(1)



Figure 4-2 shows the pinout for the 64-pin PM and RGC packages of the MSP430FR592x(1) MCUs.



A. On devices with UART BSL: P2.0: BSL\_TX; P2.1: BSL\_RX On devices with I<sup>2</sup>C BSL: P1.6: BSL\_DAT; P1.7: BSL\_CLK

NOTE: TI recommends connecting the RGC package thermal pad to VSS.

Figure 4-2. 64-Pin PM and RGC Packages (Top View) - MSP430FR592x(1)



Figure 4-3 shows the pinout for the 56-pin DGG package of the MSP430FR592x(1) MCUs.



A. On devices with UART BSL: P2.0: BSL\_TX; P2.1: BSL\_RX On devices with I<sup>2</sup>C BSL: P1.6: BSL\_DAT; P1.7: BSL\_CLK

Figure 4-3. 56-Pin DGG Package (Top View) - MSP430FR592x(1)



#### 4.2 Pin Attributes

Table 4-1 lists the attributes of each pin.

Table 4-1. Pin Attributes

| FR597x(1),<br>FR587x(1) |         |         | (1) (2)                        | SIGNAL              | BUFFER              | POWER  | RESET<br>STATE     |
|-------------------------|---------|---------|--------------------------------|---------------------|---------------------|--------|--------------------|
| PM, RGC                 | PM, RGC | DGG     | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | TYPE <sup>(4)</sup> | SOURCE | AFTER              |
| PIN NO.                 | PIN NO. | PIN NO. |                                |                     |                     |        | BOR <sup>(5)</sup> |
|                         |         |         | P4.3 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 4                       | 4       |         | UCA0SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 1                       | 1       |         | UCA0RXD                        | I                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | UCB1STE                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P1.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         |         | 7       | UCB0CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |
| 2                       | 2       | 7       | UCA0STE                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA1.0                          | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P1.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         |         |         | UCB0STE                        | I/O                 | LVCMOS              | DVCC   | _                  |
| 3                       | 3       | 8       | UCA0CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA0.0                          | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P1.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         |         | 9       | UCB0SIMO                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 4                       | 4       |         | UCB0SDA                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | BSL_DAT                        | I                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA0.1                          | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P1.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         |         |         | UCB0SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 5                       | 5       | 10      | UCB0SCL                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | BSL_CLK                        | I                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA0.2                          | I/O                 | LVCMOS              | DVCC   | _                  |
| 6                       | 6       | 11      | DNC <sup>(6)</sup>             | _                   | _                   | _      | _                  |
| 7                       | 7       | 12      | P6.0 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 8                       | 8       | 13      | P6.1 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 0                       | 0       | 4.4     | P6.2 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 9                       | 9       | 14      | COUT                           | 0                   | LVCMOS              | DVCC   | _                  |
| 10                      | 10      | 15      | P6.3 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 44                      | 4.4     | 40      | P6.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 11                      | 11      | 16      | TB0.0                          | I/O                 | LVCMOS              | DVCC   | -                  |
| 40                      | 40      | 47      | P6.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 12                      | 12      | 17      | TB0.1                          | I/O                 | LVCMOS              | DVCC   | -                  |
| 40                      | 40      | 40      | P6.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 13                      | 13      | 18      | TB0.2                          | I/O                 | LVCMOS              | DVCC   | _                  |

Signals names with (RD) denote the reset default pin name.

To determine the pin mux encodings for each pin, see the Port I/O Diagrams section.

Signal Types: I = Input, O = Output, I/O = Input or Output.

Buffer Types: LVCMOS, Analog, or Power (see Table 4-3 for details)

Reset States:

OFF = High impedance with Schmitt-trigger inputs and pullup or pulldown (if available) disabled N/A = Not applicable

DNC = Do not connect (6)



| FR597x(1),<br>FR587x(1) | FR59    | 92x(1)  |                                | SIGNIAL                       | DIJEEED                       | POWER  | RESET<br>STATE     |
|-------------------------|---------|---------|--------------------------------|-------------------------------|-------------------------------|--------|--------------------|
| PM, RGC                 | PM, RGC | DGG     | SIGNAL NAME <sup>(1)</sup> (2) | SIGNAL<br>TYPE <sup>(3)</sup> | BUFFER<br>TYPE <sup>(4)</sup> | SOURCE | AFTER              |
| PIN NO.                 | PIN NO. | PIN NO. |                                |                               |                               |        | BOR <sup>(5)</sup> |
|                         |         |         | P3.0 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 14                      | 14      | 19      | UCB1CLK                        | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | TA3.2                          | I/O                           | LVCMOS                        | DVCC   | -                  |
|                         |         |         | P3.1 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 15                      | 15      | 20      | UCB1SIMO                       | I/O                           | LVCMOS                        | DVCC   | _                  |
| 15                      | 15      | 20      | UCB1SDA                        | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | TA3.3                          | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | P3.2 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 16                      | 16      | 21      | UCB1SOMI                       | I/O                           | LVCMOS                        | DVCC   | _                  |
| 10                      | 10      | 21      | UCB1SCL                        | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | TA3.4                          | I/O                           | LVCMOS                        | DVCC   | _                  |
| 17                      | 17      |         | DVSS1                          | Р                             | Power                         | _      | N/A                |
| 18                      | 18      |         | DVCC1                          | Р                             | Power                         | _      | N/A                |
| 19                      | 19      | 22      | TEST                           | I                             | LVCMOS                        | DVCC   | OFF                |
| 19                      | 19      | 22      | SBWTCK                         | I                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | RST                            | I                             | LVCMOS                        | DVCC   | OFF                |
| 20                      | 20      | 23      | NMI                            | I                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | SBWTDIO                        | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | PJ.0 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
|                         |         | 24      | TDO                            | 0                             | LVCMOS                        | DVCC   | _                  |
| 21                      | 21      |         | TB0OUTH                        | I                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | SMCLK                          | 0                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | SRSCG1                         | 0                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | PJ.1 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
|                         |         |         | TDI                            | I                             | LVCMOS                        | DVCC   | -                  |
| 22                      | 22      | 25      | TCLK                           | I                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | MCLK                           | 0                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | SRSCG0                         | 0                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | PJ.2 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 00                      | 00      | 00      | TMS                            | I                             | LVCMOS                        | DVCC   | -                  |
| 23                      | 23      | 26      | ACLK                           | 0                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | SROSCOFF                       | 0                             | LVCMOS                        | DVCC   | -                  |
|                         |         |         | PJ.3 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 0.4                     | 0.4     | 07      | TCK                            | I                             | LVCMOS                        | DVCC   | -                  |
| 24                      | 24      | 27      | COUT                           | 0                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | SRCPUOFF                       | 0                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | P3.3 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
| 25                      | 25      | 28      | TA1.1                          | I/O                           | LVCMOS                        | DVCC   | _                  |
|                         |         |         | TB0CLK                         | I                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | P3.4 (RD)                      | I/O                           | LVCMOS                        | DVCC   | OFF                |
|                         | 9.5     | 26 29   | UCA1SIMO                       | I/O                           | LVCMOS                        | DVCC   | _                  |
| 26                      | 26      |         | UCA1TXD                        | 0                             | LVCMOS                        | DVCC   | _                  |
|                         |         |         | TB0.0                          | I/O                           | LVCMOS                        | DVCC   | _                  |



| FR597x(1),<br>FR587x(1) | FR59    | 92x(1)  | (A) (B)                        | SIGNAL              | BUFFER              | POWER  | RESET<br>STATE     |      |     |
|-------------------------|---------|---------|--------------------------------|---------------------|---------------------|--------|--------------------|------|-----|
| PM, RGC                 | PM, RGC | DGG     | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | TYPE <sup>(4)</sup> | SOURCE | AFTER              |      |     |
| PIN NO.                 | PIN NO. | PIN NO. |                                |                     |                     |        | BOR <sup>(5)</sup> |      |     |
|                         |         |         | P3.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 07                      | 0.7     | 20      | UCA1SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
| 27                      | 27      | 30      | UCA1RXD                        | 1                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0.1                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | P3.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 28                      | 28 28   | 31      | UCA1CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0.2                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | P3.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 29                      | 29      | 32      | UCA1STE                        | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0.3                          | I/O                 | LVCMOS              | DVCC   |                    |      |     |
|                         |         |         | P2.3 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 30                      | 30      | 33      | UCA0STE                        | I/O                 | LVCMOS              | DVCC   |                    |      |     |
|                         |         |         | TB0OUTH                        | 1                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | P2.2 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 0.4                     | 0.4     | 0.4     | UCA0CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
| 31                      | 31      | 34      | TB0.4                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | RTCCLK                         | 0                   | LVCMOS              | DVCC   | -                  |      |     |
|                         |         |         | P2.1 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
|                         |         |         | UCA0SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
| 00                      | 32      | 25      | UCA0RXD                        | 1                   | LVCMOS              | DVCC   | _                  |      |     |
| 32                      |         | 35      | BSL_RX                         | 1                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0.5                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | DMAE0                          | 1                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         |                                |                     | P2.0 (RD)           | I/O    | LVCMOS             | DVCC | OFF |
|                         |         |         | UCA0SIMO                       | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | UCA0TXD                        | 0                   | LVCMOS              | DVCC   | _                  |      |     |
| 33                      | 33      | 36      | BSL_TX                         | 0                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0.6                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | TB0CLK                         | 1                   | LVCMOS              | DVCC   | _                  |      |     |
| 0.4                     | 0.4     | 0.7     | P7.0 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 34                      | 34      | 37      | TA0CLK                         | 1                   | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | P7.1 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 35                      | 35      | 38      | TA0.0                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
|                         |         |         | ACLK                           | 0                   | LVCMOS              | DVCC   | _                  |      |     |
| 0.0                     | 66      | 22      | P7.2 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 36                      | 36      | 39      | TA0.1                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
| 07                      | 07      | 40      | P7.3 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 37                      | 37      | 40      | TA0.2                          | I/O                 | LVCMOS              | DVCC   | _                  |      |     |
| 0.0                     | 66      |         | P7.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |      |     |
| 38                      | 38      | 41      | SMCLK                          | 0                   | LVCMOS              | DVCC   | _                  |      |     |
| 39                      | 39      | 42      | DVSS2                          | Р                   | Power               | _      | N/A                |      |     |
| 40                      | 40      | 43      | DVCC2                          | Р                   | Power               | _      | N/A                |      |     |



| FR597x(1),<br>FR587x(1) | FR59    | 92x(1)  |                                | SIGNAL              | BUFFER              | POWER  | RESET<br>STATE                        |
|-------------------------|---------|---------|--------------------------------|---------------------|---------------------|--------|---------------------------------------|
| PM, RGC                 | PM, RGC | DGG     | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | TYPE <sup>(4)</sup> | SOURCE | AFTER                                 |
| PIN NO.                 | PIN NO. | PIN NO. | _                              |                     |                     |        | BOR <sup>(5)</sup>                    |
|                         |         |         | P1.3 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         |         |         | TA1.2                          | I/O                 | LVCMOS              | DVCC   | _                                     |
| 41                      | 41      | 44      | A3                             | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | C3                             | ı                   | Analog              | AVCC   | _                                     |
|                         |         |         | P1.2 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         |         |         | TA1.1                          | I/O                 | LVCMOS              | DVCC   | _                                     |
|                         |         |         | TAOCLK                         | ı                   | LVCMOS              | DVCC   | _                                     |
| 42                      | 42      | 45      | COUT                           | 0                   | LVCMOS              | DVCC   | _                                     |
|                         |         |         | A2                             | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | C2                             | ı                   | Analog              | AVCC   | _                                     |
|                         |         |         | P1.1 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         |         |         | TA0.2                          | I/O                 | LVCMOS              | DVCC   | _                                     |
|                         |         |         | TA1CLK                         | I                   | LVCMOS              | DVCC   | _                                     |
|                         |         |         | COUT                           | 0                   | LVCMOS              | DVCC   | _                                     |
| 43                      | 43      | 46      | A1                             | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | C1                             | i                   | Analog              | AVCC   | _                                     |
|                         |         |         | VREF+                          | 0                   | Analog              | AVCC   | _                                     |
|                         |         |         | VeREF+                         | ı                   | Analog              | AVCC   | _                                     |
|                         |         |         | P1.0 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         |         |         | TA0.1                          | I/O                 | LVCMOS              | DVCC   | — — — — — — — — — — — — — — — — — — — |
|                         |         |         | DMAE0                          | I/O                 | LVCMOS              | DVCC   |                                       |
|                         |         |         | RTCCLK                         | 0                   | LVCMOS              | DVCC   | _                                     |
| 44                      | 44      | 47      |                                |                     |                     |        | _                                     |
|                         |         |         | A0                             | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | C0                             | 1                   | Analog              | AVCC   | _                                     |
|                         |         |         | VREF-                          | 0                   | Analog              | AVCC   | _                                     |
|                         |         |         | VeREF-                         | 1/0                 | Analog              | -<br>- | -                                     |
| 45                      | 45      | 40      | P9.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
| 45                      | 45      | 48      | A12                            | <u> </u>            | Analog              | AVCC   | _                                     |
|                         |         |         | C12                            | 1                   | Analog              | AVCC   | -                                     |
| 40                      | 40      | 40      | P9.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
| 46                      | 46      | 49      | A13                            | <u>l</u>            | Analog              | AVCC   | _                                     |
|                         |         |         | C13                            | 1                   | Analog              | AVCC   | -                                     |
|                         |         |         | P9.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
| 47                      | 47      | 50      | A14                            | l l                 | Analog              | AVCC   | _                                     |
|                         |         |         | C14                            | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | P9.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
| 48                      | 48      | 51      | A15                            | I                   | Analog              | AVCC   | _                                     |
|                         |         |         | C15                            | I                   | Analog              | AVCC   | _                                     |
| 49                      | 49      | 52      | AVCC1                          | Р                   | Power               | _      | N/A                                   |
| 50                      | 50      | 53      | AVSS1                          | Р                   | Power               | _      | N/A                                   |
| 51                      | 51      | 54      | PJ.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         | J .     |         | LFXIN                          | I                   | Analog              | AVCC   | _                                     |
| 52                      | 52      | 55      | PJ.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                                   |
|                         |         |         | LFXOUT                         | 0                   | Analog              | AVCC   | _                                     |
| 53                      | 53      | 56      | AVSS2                          | Р                   | Power               | -      | N/A                                   |



| FR597x(1),<br>FR587x(1) | FR59    | 92x(1)  | (4) (2)                        | SIGNAL              | BUFFER              | POWER  | RESET<br>STATE     |
|-------------------------|---------|---------|--------------------------------|---------------------|---------------------|--------|--------------------|
| PM, RGC                 | PM, RGC | DGG     | SIGNAL NAME <sup>(1)</sup> (2) | TYPE <sup>(3)</sup> | TYPE <sup>(4)</sup> | SOURCE | AFTER              |
| PIN NO.                 | PIN NO. | PIN NO. |                                |                     |                     |        | BOR <sup>(5)</sup> |
| E A                     |         |         | PJ.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 54                      |         |         | HFXOUT                         | 0                   | Analog              | AVCC   | _                  |
| EE                      |         |         | PJ.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 55                      |         |         | HFXIN                          | 1                   | Analog              | AVCC   | _                  |
| 56                      |         |         | AVSS3                          | Р                   | Power               | _      | N/A                |
|                         |         |         | P5.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         | 54      |         | UCA1SIMO                       | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | UCA1TXD                        | 0                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | P5.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         | 55      |         | UCA1SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | UCA1RXD                        | I                   | LVCMOS              | DVCC   | _                  |
|                         | E.C.    |         | P5.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
|                         | 56      |         | UCA1CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P5.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 57                      | 57      |         | UCA1STE                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TB0CLK                         | I                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | P4.4 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 58                      | 58      | 1       | UCB1STE                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA1CLK                         | 1                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | P4.5 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 59                      | 59      | 2       | UCB1CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA1.0                          | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P4.6 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 60                      | 60      | 3       | UCB1SIMO                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 60                      | 60      | 3       | UCB1SDA                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA1.1                          | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | P4.7 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 61                      | 61      | 4       | UCB1SOMI                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 61                      | 01      | 4       | UCB1SCL                        | I/O                 | LVCMOS              | DVCC   | _                  |
|                         |         |         | TA1.2                          | I/O                 | LVCMOS              | DVCC   | _                  |
| 62                      | 62      | 5       | DVSS3                          | Р                   | Power               | _      | N/A                |
| 63                      | 63      | 6       | DVCC3                          | Р                   | Power               | _      | N/A                |
|                         |         |         | P4.2 (RD)                      | I/O                 | LVCMOS              | DVCC   | OFF                |
| 64                      | 64      |         | UCA0SIMO                       | I/O                 | LVCMOS              | DVCC   | _                  |
| 04                      | 04      | 4       | UCA0TXD                        | 0                   | LVCMOS              | DVCC   | _                  |
|                         |         |         | UCB1CLK                        | I/O                 | LVCMOS              | DVCC   | _                  |



# 4.3 Signal Descriptions

Table 4-2 describes the signals.

**Table 4-2. Signal Descriptions** 

|                        |             | FR597x(1),<br>FR587x(1) | R587x(1)            |                      |                |                                                             |
|------------------------|-------------|-------------------------|---------------------|----------------------|----------------|-------------------------------------------------------------|
| FUNCTION               | SIGNAL NAME | PM, RGC                 | PM,<br>RGC          | DGG                  | SIGNAL<br>TYPE | DESCRIPTION                                                 |
|                        |             | PIN NO.                 | PIN NO.             | PIN NO.              |                |                                                             |
|                        | A0          | 44                      | 44                  | 47                   | 1              | Analog input A0                                             |
|                        | A1          | 43                      | 43                  | 46                   | I              | Analog input A1                                             |
|                        | A2          | 42                      | 42                  | 45                   | I              | Analog input A2                                             |
|                        | A3          | 41                      | 41                  | 44                   | I              | Analog input A3                                             |
|                        | A12         | 45                      | 45                  | 48                   | I              | Analog input A12                                            |
|                        | A13         | 46                      | 46                  | 49                   | I              | Analog input A13                                            |
| ADC                    | A14         | 47                      | 47                  | 50                   | 1              | Analog input A14                                            |
|                        | A15         | 48                      | 48                  | 51                   | 1              | Analog input A15                                            |
|                        | VREF+       | 43                      | 43                  | 46                   | 0              | Output of positive reference voltage                        |
|                        | VREF-       | 44                      | 44                  | 47                   | 0              | Output of negative reference voltage                        |
|                        | VeREF+      | 43                      | 43                  | 46                   | I              | Input for an external positive reference voltage to the ADC |
|                        | VeREF-      | 44                      | 44                  | 47                   | I              | Input for an external negative reference voltage to the ADC |
| BSL (I <sup>2</sup> C) | BSL_CLK     | 5                       | 5                   | 10                   | I              | BSL Clock (I <sup>2</sup> C BSL)                            |
| BSL (I C)              | BSL_DAT     | 4                       | 4                   | 9                    | I              | BSL Data (I <sup>2</sup> C BSL)                             |
| BSL (UART)             | BSL_RX      | 32                      | 32                  | 35                   | I              | BSL Receive (UART BSL)                                      |
| BSL (UART)             | BSL_TX      | 33                      | 33                  | 36                   | 0              | BSL Transmit (UART BSL)                                     |
|                        | ACLK        | 23<br>35                | 23<br>35            | 26<br>38             | 0              | ACLK output                                                 |
|                        | HFXIN       | 55                      |                     |                      | 1              | Input terminal of crystal oscillator XT2                    |
|                        | HFXOUT      | 54                      |                     |                      | 0              | Output terminal for crystal oscillator XT2                  |
|                        | LFXIN       | 51                      | 51                  | 54                   | 1              | Input terminal for crystal oscillator XT1                   |
| Clock                  | LFXOUT      | 52                      | 52                  | 55                   | 0              | Output terminal of crystal oscillator XT1                   |
|                        | MCLK        | 22                      | 22                  | 25                   | 0              | MCLK output                                                 |
|                        | RTCCLK      | 31<br>44                | 31<br>44            | 34<br>47             | 0              | RTC clock output for calibration                            |
|                        | SMCLK       | 21<br>38                | 21<br>38            | 24<br>41             | 0              | SMCLK output                                                |
|                        | C0          | 44                      | 44                  | 47                   | 1              | Comparator input C0                                         |
|                        | C1          | 43                      | 43                  | 46                   | 1              | Comparator input C1                                         |
|                        | C2          | 42                      | 42                  | 45                   | 1              | Comparator input C2                                         |
|                        | C3          | 41                      | 41                  | 44                   | 1              | Comparator input C3                                         |
|                        | C12         | 45                      | 45                  | 48                   | I              | Comparator input C12                                        |
| Comparator             | C13         | 46                      | 46                  | 49                   | 1              | Comparator input C13                                        |
|                        | C14         | 47                      | 47                  | 50                   | I              | Comparator input C14                                        |
|                        | C15         | 48                      | 48                  | 51                   | 1              | Comparator input C15                                        |
|                        | COUT        | 9<br>24<br>42<br>43     | 9<br>24<br>42<br>43 | 14<br>27<br>45<br>46 | 0              | Comparator output                                           |
| DMA                    | DMAE0       | 32<br>44                | 32<br>44            | 32<br>44             | I              | DMA external trigger input                                  |



|          |          | FR597x(1),<br>FR587x(1) | FR59       | )2x(1)  |                |                                                                              |  |  |
|----------|----------|-------------------------|------------|---------|----------------|------------------------------------------------------------------------------|--|--|
| FUNCTION | DM DGG   |                         | PM,<br>RGC | DGG     | SIGNAL<br>TYPE | DESCRIPTION                                                                  |  |  |
|          |          | PIN NO.                 | PIN NO.    | PIN NO. |                |                                                                              |  |  |
| DNC      | DNC      | 6                       | 6          | 22      | -              | Do Not Connect (DNC). TI strongly recommends leaving this pin not connected. |  |  |
|          | SBWTCK   | 19                      | 19         | 23      | I              | Spy-Bi-Wire input clock                                                      |  |  |
|          | SBWTDIO  | 20                      | 20         | 27      | I/O            | Spy-Bi-Wire data input/output                                                |  |  |
|          | SRCPUOFF | 24                      | 24         | 26      | 0              | Low-power debug: CPU status register CPUOFF                                  |  |  |
|          | SROSCOFF | 23                      | 23         | 25      | 0              | Low-power debug: CPU status register OSCOFF                                  |  |  |
|          | SRSCG0   | 22                      | 22         | 24      | 0              | Low-power debug: CPU status register SCG0                                    |  |  |
| Debug    | SRSCG1   | 21                      | 21         | 27      | 0              | Low-power debug: CPU status register SCG1                                    |  |  |
|          | TCK      | 24                      | 24         | 25      | I              | Test clock                                                                   |  |  |
|          | TCLK     | 22                      | 22         | 25      | I              | Test clock input                                                             |  |  |
|          | TDI      | 22                      | 22         | 24      | I              | Test data input                                                              |  |  |
|          | TDO      | 21                      | 21         | 22      | 0              | Test data output port                                                        |  |  |
|          | TEST     | 19                      | 19         | 26      | I              | Test mode pin - select digital I/O on JTAG pins                              |  |  |
|          | TMS      | 23                      | 23         | 23      | I              | Test mode select                                                             |  |  |



|          |             | FR597x(1),<br>FR587x(1) | FR59       | )2x(1)  |                |                             |
|----------|-------------|-------------------------|------------|---------|----------------|-----------------------------|
| FUNCTION | SIGNAL NAME | PM, RGC                 | PM,<br>RGC | DGG     | SIGNAL<br>TYPE | DESCRIPTION                 |
|          |             | PIN NO.                 | PIN NO.    | PIN NO. |                |                             |
|          | P1.0        | 44                      | 44         | 47      | I/O            | General-purpose digital I/O |
|          | P1.1        | 43                      | 43         | 46      | I/O            | General-purpose digital I/O |
|          | P1.2        | 42                      | 42         | 45      | I/O            | General-purpose digital I/O |
|          | P1.3        | 41                      | 41         | 44      | I/O            | General-purpose digital I/O |
|          | P1.4        | 2                       | 2          | 7       | I/O            | General-purpose digital I/O |
|          | P1.5        | 3                       | 3          | 8       | I/O            | General-purpose digital I/O |
|          | P1.6        | 4                       | 4          | 9       | I/O            | General-purpose digital I/O |
|          | P1.7        | 5                       | 5          | 10      | I/O            | General-purpose digital I/O |
|          | P2.0        | 33                      | 33         | 36      | I/O            | General-purpose digital I/O |
|          | P2.1        | 32                      | 32         | 35      | I/O            | General-purpose digital I/O |
|          | P2.2        | 31                      | 31         | 34      | I/O            | General-purpose digital I/O |
|          | P2.3        | 30                      | 30         | 33      | I/O            | General-purpose digital I/O |
|          | P3.0        | 14                      | 14         | 19      | I/O            | General-purpose digital I/O |
|          | P3.1        | 15                      | 15         | 20      | I/O            | General-purpose digital I/O |
| CDIO     | P3.2        | 16                      | 16         | 21      | I/O            | General-purpose digital I/O |
| GPIO     | P3.3        | 25                      | 25         | 28      | I/O            | General-purpose digital I/O |
|          | P3.4        | 26                      | 26         | 29      | I/O            | General-purpose digital I/O |
|          | P3.5        | 27                      | 27         | 30      | I/O            | General-purpose digital I/O |
|          | P3.6        | 28                      | 28         | 31      | I/O            | General-purpose digital I/O |
|          | P3.7        | 29                      | 29         | 32      | I/O            | General-purpose digital I/O |
|          | P4.2        | 64                      | 64         |         | I/O            | General-purpose digital I/O |
|          | P4.3        | 1                       | 1          |         | I/O            | General-purpose digital I/O |
|          | P4.4        | 58                      | 58         | 1       | I/O            | General-purpose digital I/O |
|          | P4.5        | 59                      | 59         | 2       | I/O            | General-purpose digital I/O |
|          | P4.6        | 60                      | 60         | 3       | I/O            | General-purpose digital I/O |
|          | P4.7        | 61                      | 61         | 4       | I/O            | General-purpose digital I/O |
|          | P5.4        |                         | 54         |         | I/O            | General-purpose digital I/O |
|          | P5.5        |                         | 55         |         | I/O            | General-purpose digital I/O |
|          | P5.6        |                         | 56         |         | I/O            | General-purpose digital I/O |
|          | P5.7        | 57                      | 57         |         | I/O            | General-purpose digital I/O |

MSP430FR5872 MSP430FR58721 MSP430FR5870



|                  |             | FR597x(1),<br>FR587x(1) | FR59       | )2x(1)  |                |                                                         |  |  |  |  |
|------------------|-------------|-------------------------|------------|---------|----------------|---------------------------------------------------------|--|--|--|--|
| FUNCTION         | SIGNAL NAME | PM, RGC                 | PM,<br>RGC | DGG     | SIGNAL<br>TYPE | DESCRIPTION                                             |  |  |  |  |
|                  |             | PIN NO.                 | PIN NO.    | PIN NO. |                |                                                         |  |  |  |  |
|                  | P6.0        | 7                       | 7          | 12      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.1        | 8                       | 8          | 13      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.2        | 9                       | 9          | 14      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.3        | 10                      | 10         | 15      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.4        | 11                      | 11         | 16      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.5        | 12                      | 12         | 17      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P6.6        | 13                      | 13         | 18      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P7.0        | 34                      | 34         | 37      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P7.1        | 35                      | 35         | 38      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P7.2        | 36                      | 36         | 39      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P7.3        | 37                      | 37         | 40      | I/O            | General-purpose digital I/O                             |  |  |  |  |
| GPIO             | P7.4        | 38                      | 38         | 41      | I/O            | General-purpose digital I/O                             |  |  |  |  |
| GFIO             | P9.4        | 45                      | 45         | 48      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P9.5        | 46                      | 46         | 49      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P9.6        | 47                      | 47         | 50      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | P9.7        | 48                      | 48         | 51      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.0        | 21                      | 21         | 24      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.1        | 22                      | 22         | 25      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.2        | 23                      | 23         | 26      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.3        | 24                      | 24         | 27      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.4        | 51                      | 51         | 54      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.5        | 52                      | 52         | 55      | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.6        | 55                      | 55         |         | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | PJ.7        | 54                      | 54         |         | I/O            | General-purpose digital I/O                             |  |  |  |  |
|                  | UCB0SCL     | 5                       | 5          | 10      | I/O            | USCI_B0: I <sup>2</sup> C clock (I <sup>2</sup> C mode) |  |  |  |  |
|                  | UCB0SDA     | 4                       | 4          | 9       | I/O            | USCI_B0: I <sup>2</sup> C data (I <sup>2</sup> C mode)  |  |  |  |  |
| I <sup>2</sup> C | UCB1SCL     | 16<br>61                | 16<br>61   | 21<br>4 | I/O            | USCI_B1: I <sup>2</sup> C clock (I <sup>2</sup> C mode) |  |  |  |  |
|                  | UCB1SDA     | 15<br>60                | 15<br>60   | 20<br>3 | I/O            | USCI_B1: I <sup>2</sup> C data (I <sup>2</sup> C mode)  |  |  |  |  |
|                  | AVCC1       | 49                      | 49         | 52      | Р              | Analog power supply                                     |  |  |  |  |
|                  | AVSS1       | 50                      | 50         | 53      | Р              | Analog ground supply                                    |  |  |  |  |
|                  | AVSS2       | 53                      | 53         | 56      | Р              | Analog ground supply                                    |  |  |  |  |
|                  | AVSS3       | 56                      |            |         | Р              | Analog ground supply                                    |  |  |  |  |
| Power            | DVCC1       | 18                      | 18         |         | Р              | Digital power supply                                    |  |  |  |  |
| 1 OWEI           | DVCC2       | 40                      | 40         | 43      | Р              | Digital power supply                                    |  |  |  |  |
|                  | DVCC3       | 63                      | 63         | 6       | Р              | Digital power supply                                    |  |  |  |  |
|                  | DVSS1       | 17                      | 17         |         | Р              | Digital ground supply                                   |  |  |  |  |
|                  | DVSS2       | 39                      | 39         | 42      | Р              | Digital ground supply                                   |  |  |  |  |
|                  | DVSS3       | 62                      | 62         | 5       | Р              | Digital ground supply                                   |  |  |  |  |



|          |             | FR597x(1),<br>FR587x(1) | FR59           | 92x(1)  |                |                                                                                        |  |  |  |
|----------|-------------|-------------------------|----------------|---------|----------------|----------------------------------------------------------------------------------------|--|--|--|
| FUNCTION | SIGNAL NAME | PM, RGC                 | PM,<br>RGC     | DGG     | SIGNAL<br>TYPE | DESCRIPTION                                                                            |  |  |  |
|          |             | PIN NO.                 | PIN NO.        | PIN NO. |                |                                                                                        |  |  |  |
|          | UCA0CLK     | 3<br>31                 | 3<br>31        | 8<br>34 | I/O            | USCI_A0: Clock signal input (SPI slave mode),<br>Clock signal output (SPI master mode) |  |  |  |
|          | UCAOSIMO    | 33<br>64                | 33<br>64       | 36      | I/O            | USCI_A0: Slave in, master out (SPI mode)                                               |  |  |  |
|          | UCA0SOMI    | 1<br>32                 | 1<br>32        | 35      | I/O            | USCI_A0: Slave out, master in (SPI mode)                                               |  |  |  |
|          | UCA0STE     | 2<br>30                 | 2<br>30        | 7<br>33 | I/O            | USCI_A0: Slave transmit enable (SPI mode)                                              |  |  |  |
|          | UCA1CLK     | 28                      | 28<br>56       | 31      | I/O            | USCI_A1: Clock signal input (SPI slave mode),<br>Clock signal output (SPI master mode) |  |  |  |
|          | UCA1SIMO    | 26                      | 26<br>54       | 29      | I/O            | USCI_A1: Slave in, master out (SPI mode)                                               |  |  |  |
|          | UCA1SOMI    | 27                      | 27<br>55       | 30      | I/O            | USCI_A1: Slave out, master in (SPI mode)                                               |  |  |  |
| SPI      | UCA1STE     | 29<br>57                | 29<br>57       | 32      | I/O            | USCI_A1: Slave transmit enable (SPI mode)                                              |  |  |  |
|          | UCB0CLK     | 2                       | 2              | 7       | I/O            | USCI_B0: Clock signal input (SPI slave mode),<br>Clock signal output (SPI master mode) |  |  |  |
|          | UCB0SIMO    | 4                       | 4              | 9       | I/O            | USCI_B0: Slave in, master out (SPI mode)                                               |  |  |  |
|          | UCB0SOMI    | 5                       | 5              | 10      | I/O            | USCI_B0: Slave out, master in (SPI mode)                                               |  |  |  |
|          | UCB0STE     | 3                       | 3              | 8       | I/O            | USCI_B0: Slave transmit enable (SPI mode)                                              |  |  |  |
|          | UCB1CLK     | 14<br>59<br>64          | 14<br>59<br>64 | 19<br>2 | I/O            | USCI_B1: Clock signal input (SPI slave mode),<br>Clock signal output (SPI master mode) |  |  |  |
|          | UCB1SIMO    | 15<br>60                | 15<br>60       | 3<br>20 | I/O            | USCI_B1: Slave in, master out (SPI mode)                                               |  |  |  |
|          | UCB1SOMI    | 16<br>61                | 16<br>61       | 21<br>4 | I/O            | USCI_B1: Slave out, master in (SPI mode)                                               |  |  |  |
|          | UCB1STE     | 1<br>58                 | 1<br>58        | 1       | I/O            | USCI_B1: Slave transmit enable (SPI mode)                                              |  |  |  |
| Cyntor   | NMI         | 20                      | 20             | 23      | I              | Nonmaskable interrupt input                                                            |  |  |  |
| System   | RST         | 20                      | 20             | 23      | I              | Reset input active low                                                                 |  |  |  |



|             |             | FR597x(1),<br>FR587x(1) | FR59           | 2x(1)          |                |                                                                            |
|-------------|-------------|-------------------------|----------------|----------------|----------------|----------------------------------------------------------------------------|
| FUNCTION    | SIGNAL NAME | PM, RGC                 | PM,<br>RGC     | DGG            | SIGNAL<br>TYPE | DESCRIPTION                                                                |
|             |             | PIN NO.                 | PIN NO.        | PIN NO.        |                |                                                                            |
|             | TA0.0       | 3<br>35                 | 3<br>35        | 8<br>38        | I/O            | Timer_A TA0 CCR0 capture: CCI0A input, compare: Out0 output                |
|             | TA0.1       | 4<br>36<br>44           | 4<br>36<br>44  | 9<br>39<br>47  | I/O            | Timer_A TA0 CCR1 capture: CCl1A input, compare: Out1 output                |
|             | TA0.2       | 5<br>37<br>43           | 5<br>37<br>43  | 10<br>40<br>46 | I/O            | Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output                |
|             | TA0CLK      | 34<br>42                | 34<br>42       | 37<br>45       | I              | Timer_A TA0 clock signal TA0CLK input                                      |
|             | TA1.0       | 2<br>59                 | 2<br>59        | 7<br>2         | I/O            | Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output                |
| Timer_A     | TA1.1       | 25<br>42<br>60          | 25<br>42<br>60 | 28<br>45<br>3  | I/O            | Timer_A TA1 CCR1 capture: CCl1A input, compare: Out1 output                |
|             | TA1.2       | 41<br>61                | 41<br>61       | 44<br>4        | I/O            | Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output                |
|             | TA1CLK      | 43<br>58                | 43<br>58       | 46<br>1        | I              | Timer_A TA1 clock signal TA1CLK input                                      |
|             | TA3.2       | 14                      | 14             | 19             | I/O            | Timer_A TA3 CCR2 capture: CCI2B input, compare: Out2 output                |
|             | TA3.3       | 15                      | 15             | 20             | I/O            | Timer_A TA3 CCR3 capture: CCl3B input, compare: Out3 output                |
|             | TA3.4       | 16                      | 16             | 21             | I/O            | Timer_A TA3 CCR4 capture: CCI4B input, compare: Out4 output                |
|             | TB0.0       | 11<br>26                | 11<br>26       | 16<br>29       | I/O            | Timer_B TB0 CCR0 capture: CCI0B input, compare: Out0 output                |
|             | TB0.1       | 12<br>27                | 12<br>27       | 17<br>30       | I/O            | Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output                |
|             | TB0.2       | 13<br>28                | 13<br>28       | 18<br>31       | I/O            | Timer_B TB0 CCR2 capture: CCl2A input, compare: Out2 output                |
|             | TB0.3       | 29                      | 29             | 32             | I/O            | Timer_B TB0 CCR3 capture: CCl3B input, compare: Out3 output                |
| Timer_B     | TB0.4       | 31                      | 31             | 34             | I/O            | Timer_B TB0 CCR4 capture: CCI4B input, compare: Out4 output                |
|             | TB0.5       | 32                      | 32             | 35             | I/O            | Timer_B TB0 CCR5 capture: CCl5B input, compare: Out5 output                |
|             | TB0.6       | 33                      | 33             | 36             | I/O            | Timer_B TB0 CCR6 capture: CCI6B input, compare: Out6 output                |
|             | TB0CLK      | 25<br>33<br>57          | 25<br>33<br>57 | 28<br>36       | I              | Timer_B TB0 clock signal TB0CLK input                                      |
|             | TB0OUTH     | 21<br>30                | 21<br>30       | 24<br>33       | I              | Switch all PWM outputs high impedance input - Timer_B TB0                  |
|             | UCA0RXD     | 1<br>32                 | 1<br>32        | 35             | I              | USCI_A0: Receive data (UART mode)                                          |
| UART        | UCA0TXD     | 33<br>64                | 33<br>64       | 36             | 0              | USCI_A0: Transmit data (UART mode)                                         |
| UART        | UCA1RXD     | 27                      | 27             | 30             | I              | USCI_A1: Receive data (UART mode)                                          |
|             | UCA1TXD     | 26                      | 26             | 29             | 0              | USCI_A1: Transmit data (UART mode)  RGC package only. VQFN package exposed |
| Thermal Pad |             |                         |                |                |                | thermal pad. TI recommends connection to V <sub>SS</sub> .                 |



## 4.4 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and schematics of the multiplexed ports, see Section 6.11.22.

## 4.5 Buffer Type

Table 4-3 describes the buffer types that are referenced in Section 4.2.

Table 4-3. Buffer Type

| BUFFER TYPE<br>(STANDARD) | NOMINAL<br>VOLTAGE | HYSTERESIS       | PU OR PD     | NOMINAL<br>PU OR PD<br>STRENGTH<br>(μA) | OUTPUT<br>DRIVE<br>STRENGTH<br>(mA) | OTHER<br>CHARACTERISTICS                    |
|---------------------------|--------------------|------------------|--------------|-----------------------------------------|-------------------------------------|---------------------------------------------|
| LVCMOS                    | 3.0 V              | Y <sup>(1)</sup> | Programmable | See Table 5-11                          | See<br>Section 5.12.5.1             |                                             |
| Analog                    | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 | See analog modules in Section 5 for details |
| Power (DVCC)              | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 | SVS enables hysteresis on DVCC              |
| Power (AVCC)              | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 |                                             |

<sup>(1)</sup> Only for Input pins.

## 4.6 Connection of Unused Pins

Table 4-4 lists the correct termination of all unused pins.

Table 4-4. Connection of Unused Pins<sup>(1)</sup>

| PIN                                          | POTENTIAL                           | COMMENT                                                                                                                                                                                                         |
|----------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVCC                                         | DV <sub>CC</sub>                    |                                                                                                                                                                                                                 |
| AVSS                                         | DV <sub>SS</sub>                    |                                                                                                                                                                                                                 |
| Px.0 to Px.7                                 | Open                                | Switched to port function, output direction (PxDIR.n = 1)                                                                                                                                                       |
| RST/NMI                                      | DV <sub>CC</sub> or V <sub>CC</sub> | 47-kΩ pullup or internal pullup selected with 10-nF (2.2 nF <sup>(2)</sup> ) pulldown                                                                                                                           |
| PJ.0/TDO<br>PJ.1/TDI<br>PJ.2/TMS<br>PJ.3/TCK | Open                                | The JTAG pins are shared with general-purpose I/O function (PJ.x). If these pins are not used, they should be set to port function and output direction. When used as JTAG pins, these pins should remain open. |
| TEST                                         | Open                                | This pin always has an internal pulldown enabled.                                                                                                                                                               |

<sup>(1)</sup> Any unused pin with a secondary function that is shared with general-purpose I/O should follow the Px.0 to Px.7 unused pin connection guidelines.

<sup>(2)</sup> The pulldown capacitor should not exceed 2.2 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers.



## **Specifications**

#### Absolute Maximum Ratings<sup>(1)</sup> 5.1

over operating free-air temperature range (unless otherwise noted)

|                                                          | MIN  | MAX                                    | UNIT |
|----------------------------------------------------------|------|----------------------------------------|------|
| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub> | -0.3 | 4.1                                    | V    |
| Voltage difference between DVCC and AVCC pins (2)        |      | ±0.3                                   | V    |
| Voltage applied to any pin (3)                           | -0.3 | V <sub>CC</sub> + 0.3<br>(4.1 Maximum) | V    |
| Diode current at any device pin                          |      | ±2                                     | mA   |
| Storage temperature, T <sub>stg</sub> <sup>(4)</sup>     | -40  | 125                                    | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Voltage differences between DVCC and AVCC exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.
- All voltages referenced to V<sub>SS</sub>.
- Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

#### **ESD Ratings** 5.2

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Floatroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as (1) ±1000 V may actually have higher performance.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

## **Recommended Operating Conditions**

Typical data are based on V<sub>CC</sub> = 3.0 V, T<sub>A</sub> = 25°C (unless otherwise noted)

|                    |                                                  |                                                    | MIN                | NOM | MAX               | UNIT    |
|--------------------|--------------------------------------------------|----------------------------------------------------|--------------------|-----|-------------------|---------|
| $V_{CC}$           | Supply voltage applied at all DVCC and AVC       | CC pins <sup>(1)</sup> (2) (3)                     | 1.8 <sup>(4)</sup> |     | 3.6               | V       |
| V <sub>SS</sub>    | Supply voltage applied at all DVSS and AVS       |                                                    | 0                  |     | V                 |         |
| T <sub>A</sub>     | Operating free-air temperature                   | -40                                                |                    | 85  | °C                |         |
| TJ                 | Operating junction temperature                   | -40                                                |                    | 85  | °C                |         |
| C <sub>DVCC</sub>  | Capacitor value at DVCC <sup>(5)</sup>           |                                                    | 1_20%              |     |                   | μF      |
|                    | Processor frequency (maximum MCLK                | No FRAM wait states (NWAITSx = 0)                  | 0                  |     | 8 <sup>(7)</sup>  | N 41 1- |
| †SYSTEM            | Processor frequency (maximum MCLK frequency) (6) | With FRAM wait states (NWAITSx = 1) <sup>(8)</sup> | 0                  |     | 16 <sup>(9)</sup> | MHz     |
| f <sub>ACLK</sub>  | Maximum ACLK frequency                           |                                                    |                    | 50  | kHz               |         |
| f <sub>SMCLK</sub> | Maximum SMCLK frequency                          |                                                    |                    |     | 16 <sup>(9)</sup> | MHz     |

- (1) TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Absolute Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.
- (2) Fast supply voltage changes can trigger a BOR reset even within the recommended supply voltage range. To avoid unwanted BOR resets, the supply voltage must change by less than 0.05 V per microsecond (±0.05 V/µs). Following the data sheet recommendation for capacitor C<sub>DVCC</sub> should limit the slopes accordingly.
- Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.
- The minimum supply voltage is defined by the supervisor SVS levels. See the PMM SVS threshold parameters in Table 5-2 for the exact values.
- As decoupling capacitor for each supply pin pair (DVCC and DVSS, AVCC and AVSS), a low-ESR ceramic capacitor of 100 nF (minimum) should be placed as close as possible (within a few millimeters) to the respective pin pairs.
- Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.
- DCO settings and HF cyrstals with a typical value less than or equal to the specified MAX value are permitted.
- Wait states only occur on actual FRAM accesses; that is, on FRAM cache misses. RAM and peripheral accesses are always excecuted (8)
- DCO settings and HF cyrstals with a typical value less than or equal to the specified MAX value are permitted. If a clock source with a higher typical value is used, the clock must be divided in the clock system.



# 5.4 Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)(1) (2)

|                                                              |                                 |                 | FREQUENCY (f <sub>MCLK</sub> = f <sub>SMCLK</sub> ) |     |                                            |     |                                            |      |                                             |      |                                             |      |      |
|--------------------------------------------------------------|---------------------------------|-----------------|-----------------------------------------------------|-----|--------------------------------------------|-----|--------------------------------------------|------|---------------------------------------------|------|---------------------------------------------|------|------|
| PARAMETER                                                    | EXECUTION MEMORY                | V <sub>cc</sub> | 1 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0)          |     | 4 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0) |     | 8 MHz<br>0 WAIT<br>STATES<br>(NWAITSx = 0) |      | 12 MHz<br>1 WAIT<br>STATES<br>(NWAITSx = 1) |      | 16 MHz<br>1 WAIT<br>STATES<br>(NWAITSx = 1) |      | UNIT |
|                                                              |                                 |                 | TYP                                                 | MAX | TYP                                        | MAX | TYP                                        | MAX  | TYP                                         | MAX  | TYP                                         | MAX  |      |
| I <sub>AM, FRAM_UNI</sub><br>(Unified memory) <sup>(3)</sup> | FRAM                            | 3.0 V           | 210                                                 |     | 640                                        |     | 1220                                       |      | 1475                                        |      | 1845                                        |      | μΑ   |
| I <sub>AM, FRAM</sub> (0%) <sup>(4)</sup> (5)                | FRAM<br>0% cache hit<br>ratio   | 3.0 V           | 370                                                 |     | 1280                                       |     | 2510                                       |      | 2080                                        |      | 2650                                        |      | μА   |
| I <sub>AM, FRAM</sub> (50%) <sup>(4)</sup> (5)               | FRAM<br>50% cache hit<br>ratio  | 3.0 V           | 240                                                 |     | 745                                        |     | 1440                                       |      | 1575                                        |      | 1990                                        |      | μА   |
| I <sub>AM, FRAM</sub> (66%) <sup>(4) (5)</sup>               | FRAM<br>66% cache hit<br>ratio  | 3.0 V           | 200                                                 |     | 560                                        |     | 1070                                       |      | 1300                                        |      | 1620                                        |      | μА   |
| I <sub>AM, FRAM</sub> (75%) <sup>(4)</sup> (5)               | FRAM<br>75% cache hit<br>ratio  | 3.0 V           | 170                                                 | 255 | 480                                        |     | 890                                        | 1085 | 1155                                        | 1310 | 1420                                        | 1620 | μА   |
| I <sub>AM, FRAM</sub> (100% <sup>(4)</sup> (5)               | FRAM<br>100% cache hit<br>ratio | 3.0 V           | 110                                                 |     | 235                                        |     | 420                                        |      | 640                                         |      | 730                                         |      | μА   |
| I <sub>AM, RAM</sub> (6) (5)                                 | RAM                             | 3.0 V           | 130                                                 |     | 320                                        |     | 585                                        |      | 890                                         |      | 1070                                        |      | μA   |
| I <sub>AM, RAM only</sub> (7) (5)                            | RAM                             | 3.0 V           | 100                                                 | 180 | 290                                        |     | 555                                        |      | 860                                         |      | 1040                                        | 1300 | μΑ   |

- (1) All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- (2) Characterized with program executing typical data processing.

 $f_{ACLK} = 32768$  Hz,  $f_{MCLK} = f_{SMCLK} = f_{DCO}$  at specified frequency, except for 12 MHz. For 12 MHz,  $f_{DCO} = 24$  MHz and  $f_{MCLK} = f_{SMCLK} = f_{DCO}/2$ .

At MCLK frequencies above 8 MHz, the FRAM requires wait states. When wait states are required, the effective MCLK frequency (f<sub>MCLK,eff</sub>) decreases. The effective MCLK frequency also depends on the cache hit ratio. SMCLK is not affected by the number of wait states or the cache hit ratio.

The following equation can be used to compute f<sub>MCLK,eff</sub>:

 $f_{MCLK,eff} = f_{MCLK} / [wait states \times (1 - cache hit ratio) + 1]$ 

For example, with 1 wait state and 75% cache hit ratio  $f_{MCKL,eff} = f_{MCLK} / [1 \times (1 - 0.75) + 1] = f_{MCLK} / 1.25$ .

- 3) Represents typical program execution. Program and data reside entirely in FRAM. All execution is from FRAM.
- (4) Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are FRAM accesses.
- (5) See Figure 5-1 for typical curves. Each characteristic equation shown in the graph is computed using the least squares method for best linear fit using the typical data shown in Section 5.4.
- (6) Program and data reside entirely in RAM. All execution is from RAM.
- (7) Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.



# 5.5 Typical Characteristics - Active Mode Supply Currents



NOTE: I(AM, cache hit ratio): Program resides in FRAM. Data resides in SRAM. Average current dissipation varies with cache hit-to-miss ratio as specified. Cache hit ratio represents number cache accesses divided by the total number of FRAM accesses. For example, a 75% ratio implies three of every four accesses is from cache, and the remaining are FRAM accesses.

NOTE: I<sub>(AM, RAMonly)</sub>: Program and data reside entirely in RAM. All execution is from RAM. FRAM is off.

Figure 5-1. Typical Active Mode Supply Currents, No Wait States

# 5.6 Low-Power Mode (LPM0, LPM1) Supply Currents Into V<sub>CC</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)(1) (2)

|           |                 | FREQUENCY (f <sub>SMCLK</sub> ) |     |       |     |       |     |        |     |        |     |      |  |
|-----------|-----------------|---------------------------------|-----|-------|-----|-------|-----|--------|-----|--------|-----|------|--|
| PARAMETER | V <sub>CC</sub> | 1 MHz                           |     | 4 MHz |     | 8 MHz |     | 12 MHz |     | 16 MHz |     | UNIT |  |
|           |                 | TYP                             | MAX | TYP   | MAX | TYP   | MAX | TYP    | MAX | TYP    | MAX |      |  |
|           | 2.2 V           | 75                              |     | 105   |     | 165   |     | 250    |     | 230    |     |      |  |
| ILPM0     | 3.0 V           | 80                              | 120 | 115   |     | 175   |     | 260    |     | 240    | 275 | μΑ   |  |
|           | 2.2 V           | 40                              |     | 65    |     | 130   |     | 215    |     | 195    |     |      |  |
| ILPM1     | 3.0 V           | 40                              | 65  | 65    |     | 130   |     | 215    |     | 195    | 220 | μA   |  |

<sup>(1)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> at specified frequency - except for 12 MHz: here f<sub>DCO</sub>=24MHz and f<sub>SMCLK</sub> = f<sub>DCO</sub>/2.

<sup>(2)</sup> Current for watchdog timer clocked by SMCLK included.



# 5.7 Low-Power Mode LPM2, LPM3, LPM4 Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                         | PARAMETER                                                          | V               | -40°( | С   | 25°C | ;   | 60°C | ;   | 85°C | ;    | UNIT |
|-------------------------|--------------------------------------------------------------------|-----------------|-------|-----|------|-----|------|-----|------|------|------|
|                         | PARAMETER                                                          | V <sub>cc</sub> | TYP   | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX  | UNII |
| 1                       | I <sub>LPM2,XT12</sub> Low-power mode 2, 12-pF crystal (2) (3) (4) | 2.2 V           | 0.8   |     | 1.2  |     | 3.1  |     | 8.8  |      | μА   |
| I <sub>LPM2,XT12</sub>  | crystal <sup>(2) (3) (4)</sup>                                     | 3.0 V           | 0.8   |     | 1.2  | 2.2 | 3.1  |     | 8.8  | 17   | μΑ   |
|                         | Low-power mode 2, 3.7-pF                                           | 2.2 V           | 0.7   |     | 1.1  |     | 3.0  |     | 8.7  |      | ^    |
| I <sub>LPM2,XT3.7</sub> | crystal <sup>(2)</sup> (5) (4)                                     | 3.0 V           | 0.7   |     | 1.1  |     | 3.0  |     | 8.7  |      | μΑ   |
|                         | Low-power mode 2, VLO,                                             | 2.2 V           | 0.5   |     | 0.9  |     | 2.8  |     | 8.5  |      | ^    |
| ILPM2,VLO               | I <sub>LPM2,VLO</sub> includes SVS <sup>(6)</sup>                  | 3.0 V           | 0.5   |     | 0.9  | 2.0 | 2.8  |     | 8.5  | 16.7 | μА   |
|                         | Low-power mode 3, 12-pF                                            | 2.2 V           | 0.7   |     | 0.9  |     | 1.2  |     | 2.5  |      | ^    |
| I <sub>LPM3,XT12</sub>  | crystal, includes SVS <sup>(2) (3) (7)</sup>                       | 3.0 V           | 0.7   |     | 0.9  | 1.2 | 1.2  |     | 2.5  | 6.4  | μА   |
|                         | Low-power mode 3, 3.7-pF                                           | 2.2 V           | 0.6   |     | 0.7  |     | 1.1  |     | 2.4  |      |      |
| I <sub>LPM3,XT3.7</sub> | crystal, excludes SVS <sup>(2) (5) (8)</sup> (also see Figure 5-2) | 3.0 V           | 0.6   |     | 0.7  |     | 1.1  |     | 2.4  |      | μА   |
|                         | Low-power mode 3,                                                  | 2.2 V           | 0.35  |     | 0.4  |     | 0.9  |     | 1.8  |      | ^    |
| I <sub>LPM3,VLO</sub>   | VLO, excludes SVS <sup>(9)</sup>                                   |                 | 0.35  |     | 0.4  | 0.8 | 0.9  |     | 1.8  | 6.1  | μА   |
| I <sub>LPM3,VLO,</sub>  | Low-power mode 3,                                                  |                 | 0.35  |     | 0.4  |     | 0.8  |     | 1.7  |      |      |
| RAMoff                  | VLO, excludes SVS, RAM powered down completely <sup>(10)</sup>     | 3.0 V           | 0.35  |     | 0.4  | 0.7 | 0.8  |     | 1.7  | 5.2  | μА   |

- (1) All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- (2) Not applicable for devices with HF crystal oscillator only.
- (3) Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF load.
- (4) Low-power mode 2, crystal oscillator test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout and SVS included. CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (5) Characterized with a Seiko SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen to closely match the required 3.7-pF load.
- (6) Low-power mode 2, VLO test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). Current for brownout and SVS included. CPUOFF = 1, SCG0 = 0 SCG1 = 1, OSCOFF = 0 (LPM2),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{VLO}, \underline{f}_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- (7) Low-power mode 3, 12-pF crystal, includes SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout and SVS included (SVSHE = 1). CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- (8) Low-power mode 3, 3.7-pF crystal, excludes SVS test conditions:
  - Current for watchdog timer clocked by ACLK and RTC clocked by XT1 included. Current for brownout included. SVS disabled (SVSHE =
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- (9) Low-power mode 3, VLO, excludes SVS test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). Current for brownout included. SVS disabled (SVSHE = 0).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 0 \text{ Hz}, \, f_{ACLK} = f_{VLO}, \, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.
- (10) Low-power mode 3, VLO, excludes SVS, RAM powered down completely test conditions:
  - Current for watchdog timer clocked by ACLK included. RTC disabled (RTCHOLD = 1). Current for brownout included. SVS disabled (SVSHE = 0). RAM disabled (RCCTL0 = 5A55h).
  - CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 0 (LPM3),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = f_{VLO}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
  - Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.



# Low-Power Mode LPM2, LPM3, LPM4 Supply Currents (Into V<sub>cc</sub>) Excluding External Current (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                          | DADAMETER                                                                                                     | ,               | -40°0 | С   | 25°C | ;    | 60°C | ;   | 85°C |     | LINUT |
|--------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|------|------|------|-----|------|-----|-------|
|                          | PARAMETER                                                                                                     | V <sub>CC</sub> | TYP   | MAX | TYP  | MAX  | TYP  | MAX | TYP  | MAX | UNIT  |
|                          | Low-power mode 4, includes                                                                                    | 2.2 V           | 0.45  |     | 0.55 |      | 0.9  |     | 1.8  |     | ^     |
| I <sub>LPM4,SVS</sub>    | SVS <sup>(11)</sup>                                                                                           | 3.0 V           | 0.45  |     | 0.55 | 0.8  | 0.9  |     | 1.8  | 6.2 | μА    |
| I <sub>LPM4</sub>        | Low-power mode 4, excludes                                                                                    | 2.2 V           | 0.25  |     | 0.4  |      | 0.7  |     | 1.6  |     | ^     |
|                          | SVS <sup>(12)</sup>                                                                                           | 3.0 V           | 0.25  |     | 0.4  | 0.65 | 0.7  |     | 1.6  | 4.6 | μА    |
| I <sub>LPM4,RAMoff</sub> | Low-power mode 4, excludes<br>SVS, RAM powered down<br>completely <sup>(13)</sup>                             | 2.2 V           | 0.25  |     | 0.4  |      | 0.7  |     | 1.4  |     |       |
|                          |                                                                                                               | 3.0 V           | 0.25  |     | 0.4  | 0.65 | 0.7  |     | 1.4  | 4.6 | μА    |
| I <sub>IDLE,GroupA</sub> | Additional idle current if one or more modules from Group A (see Section 6.3.2) are activated in LPM3 or LPM4 | 3.0 V           |       |     | 0.02 |      |      |     | 0.4  | 1.0 | μА    |
| I <sub>IDLE,GroupB</sub> | Additional idle current if one or more modules from Group B (see Section 6.3.2) are activated in LPM3 or LPM4 | 3.0 V           |       |     | 0.02 |      |      |     | 0.4  | 1.0 | μА    |
| I <sub>IDLE,GroupC</sub> | Additional idle current if one or more modules from Group C (see Section 6.3.2) are activated in LPM3 or LPM4 | 3.0 V           |       |     | 0.02 |      |      |     | 0.3  | 0.8 | μА    |

(11) Low-power mode 4, includes SVS test conditions:

Current for brownout and SVS included (SVSHE = 1).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.

(12) Low-power mode 4, excludes SVS test conditions:

Current for brownout included. SVS disabled (SVSHE = 0).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.

(13) Low-power mode 4, excludes SVS, RAM powered down completely test conditions:

Current for brownout included. SVS disabled (SVSHE = 0). RAM disabled (RCCTL0 = 5A55h).

CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPM4),

 $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ 

Activating additional peripherals increases the current consumption due to active supply current contribution as well as due to additional idle current. See the idle currents specified for the respective peripheral groups.



#### Low-Power Mode LPMx.5 Supply Currents (Into V<sub>cc</sub>) Excluding External Current 5.8

| PARAMETER                |                                                                         | V               | -40° | -40°C |      | 25°C |      | ;   | 85°C |     | UNIT |
|--------------------------|-------------------------------------------------------------------------|-----------------|------|-------|------|------|------|-----|------|-----|------|
|                          | PARAMETER                                                               | V <sub>CC</sub> | TYP  | MAX   | TYP  | MAX  | TYP  | MAX | TYP  | MAX | UNII |
| I <sub>LPM3.5,XT12</sub> | Low-power mode 3.5, 12-pF                                               | 2.2 V           | 0.45 |       | 0.5  |      | 0.6  |     | 0.75 |     |      |
|                          | crystal including SVS (2) (3) (4)                                       | 3.0 V           | 0.45 |       | 0.5  | 0.75 | 0.6  |     | 0.75 | 1.4 | μΑ   |
|                          | Low-power mode 3.5, 3.7-pF crystal excluding SVS <sup>(2)</sup> (5) (6) | 2.2 V           | 0.3  |       | 0.35 |      | 0.4  |     | 0.65 |     |      |
| ILPM3.5,XT3.7            |                                                                         | 3.0 V           | 0.3  |       | 0.35 |      | 0.4  |     | 0.65 |     | μΑ   |
|                          | Low-power mode 4.5, including                                           | 2.2 V           | 0.2  |       | 0.3  |      | 0.35 |     | 0.4  |     |      |
| LPM4.5,SVS               | SVS <sup>(7)</sup>                                                      | 3.0 V           | 0.2  |       | 0.3  | 0.5  | 0.35 |     | 0.4  | 0.7 | μΑ   |
| I <sub>LPM4.5</sub>      | Low-power mode 4.5, excluding SVS <sup>(8)</sup>                        | 2.2 V           | 0.03 |       | 0.04 |      | 0.06 |     | 0.14 |     | ^    |
|                          |                                                                         | 3.0 V           | 0.03 |       | 0.04 |      | 0.06 |     | 0.14 | 0.5 | μΑ   |

- All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.
- Not applicable for devices with HF crystal oscillator only.
- Characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF load.
- Low-power mode 3.5, 1-pF crystal including SVS test conditions:
  - Current for RTC clocked by XT1 included. Current for brownout and SVS included (SVSHE = 1). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $f_{XT1} = 32768 \text{ Hz}, f_{ACLK} = f_{XT1}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$ Characterized with a Seiko SSP-T7-FL (SMD) crystal with a load capacitance of 3.7 pF. The internal and external load capacitance are chosen to closely match the required 3.7-pF load.
- Low-power mode 3.5, 3.7-pF crystal excluding SVS test conditions:
  - Current for RTC clocked by XT1 included. Current for brownout included. SVS disabled (SVSHE = 0). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
- $f_{XT1}=32768~Hz,~f_{ACLK}=f_{XT1},~f_{MCLK}=f_{SMCLK}=0~MHz$  Low-power mode 4.5 including SVS test conditions:
- - Current for brownout and SVS included (SVSHE = 1). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$
- Low-power mode 4.5 excluding SVS test conditions:
  - Current for brownout included. SVS disabled (SVSHE = 0). Core regulator disabled.
  - PMMREGOFF = 1, CPUOFF = 1, SCG0 = 1 SCG1 = 1, OSCOFF = 1 (LPMx.5),
  - $f_{XT1} = 0 \text{ Hz}, f_{ACLK} = 0 \text{ Hz}, f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}$



# 5.9 Typical Characteristics, Low-Power Mode Supply Currents







# 5.10 Typical Characteristics, Current Consumption per Module

| MODULE  | TEST CONDITIONS                     | REFERENCE CLOCK    | MIN TYP | MAX | UNIT   |
|---------|-------------------------------------|--------------------|---------|-----|--------|
| Timer_A |                                     | Module input clock | 3       |     | μA/MHz |
| Timer_B |                                     | Module input clock | 5       |     | μA/MHz |
| eUSCI_A | UART mode                           | Module input clock | 5.5     |     | μΑ/MHz |
| eUSCI_A | SPI mode                            | Module input clock | 3.5     |     | μΑ/MHz |
| eUSCI_B | SPI mode                            | Module input clock | 3.5     |     | μΑ/MHz |
| eUSCI_B | I <sup>2</sup> C mode, 100 kbaud    | Module input clock | 3.5     |     | μΑ/MHz |
| RTC_C   |                                     | 32 kHz             | 100     |     | nA     |
| MPY     | Only from start to end of operation | MCLK               | 25      |     | μΑ/MHz |
| AES     | Only from start to end of operation | MCLK               | 21      |     | μΑ/MHz |
| CRC16   | Only from start to end of operation | MCLK               | 2.5     |     | μΑ/MHz |
| CRC32   | Only from start to end of operation | MCLK               | 2.5     |     | μΑ/MHz |

## 5.11 Thermal Resistance Characteristics (1)

|                              | PARAMETER                                             | PACKAGE        | VALUE <sup>(1)</sup> | UNIT |
|------------------------------|-------------------------------------------------------|----------------|----------------------|------|
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (2) |                | 57.7                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)         |                | 15.1                 | °C/W |
| $\theta_{JB}$                | Junction-to-board thermal resistance (4)              | T000D F6 (D00) | 26.5                 | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | TSSOP-56 (DGG) | 26.2                 | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                | 0.5                  | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (5)      |                | N/A                  | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (2) |                | 59.3                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)         |                | 19.5                 | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (4)              | OFD 64 (DN)    | 30.8                 | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | QFP-64 (PN)    | 30.5                 | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                | 1.0                  | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (5)      |                | N/A                  | °C/W |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air (2) |                | 29.6                 | °C/W |
| $\theta_{\text{JC(TOP)}}$    | Junction-to-case (top) thermal resistance (3)         |                | 15.8                 | °C/W |
| $\theta_{\sf JB}$            | Junction-to-board thermal resistance (4)              | OEN 64 (D66)   | 8.5                  | °C/W |
| $\Psi_{JB}$                  | Junction-to-board thermal characterization parameter  | QFN-64 (RGC)   | 8.5                  | °C/W |
| $\Psi_{JT}$                  | Junction-to-top thermal characterization parameter    |                | 0.2                  | °C/W |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (5)      |                | 1.2                  | °C/W |

<sup>(1)</sup> N/A = not applicable

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(3)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(4)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

<sup>(5)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



## 5.12 Timing and Switching Characteristics

## 5.12.1 Power Supply Sequencing

TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Absolute Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

Table 5-1 lists the reset power ramp requirements.

## Table 5-1. Brownout and Device Reset Power Ramp Requirements

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                              | TEST CONDITIONS                  | MIN  | MAX  | UNIT |
|-----------------------|----------------------------------------|----------------------------------|------|------|------|
| V <sub>VCC_BOR-</sub> | Brownout power-down level (1)          | $  dDV_{CC}/d_t   < 3 V/s^{(2)}$ | 0.73 | 1.66 | V    |
| V <sub>VCC_BOR+</sub> | Brownout power-up level <sup>(1)</sup> | $  dDV_{CC}/d_t   < 3 V/s^{(2)}$ | 0.79 | 1.68 | V    |

<sup>(1)</sup> Fast supply voltage changes can trigger a BOR reset even within the recommended supply voltage range. To avoid unwanted BOR resets, the supply voltage must change by less than 0.05 V per microsecond (±0.05 V/μs). Following the data sheet recommendation for capacitor C<sub>DVCC</sub> should limit the slopes accordingly.

Table 5-2 lists the characteristics of the SVS.

### Table 5-2, SVS

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                          | PARAMETER                                             | TEST CONDITIONS                            | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-------------------------------------------------------|--------------------------------------------|------|------|------|------|
| I <sub>SVSH,LPM</sub>    | SVS <sub>H</sub> current consumption, low power modes |                                            |      | 170  | 300  | nΑ   |
| V <sub>SVSH</sub> -      | SVS <sub>H</sub> power-down level <sup>(1)</sup>      |                                            | 1.75 | 1.80 | 1.85 | V    |
| V <sub>SVSH+</sub>       | SVS <sub>H</sub> power-up level <sup>(1)</sup>        |                                            | 1.77 | 1.88 | 1.99 | V    |
| V <sub>SVSH_hys</sub>    | SVS <sub>H</sub> hysteresis                           |                                            | 40   |      | 120  | mV   |
| t <sub>PD,SVSH, AM</sub> | SVS <sub>H</sub> propagation delay, active mode       | $dV_{Vcc}/dt = -10 \text{ mV/}\mu\text{s}$ |      |      | 10   | μs   |

<sup>(1)</sup> For additional information, see the Dynamic Voltage Scaling Power Solution for MSP430 Devices With Single-Channel LDO Reference Design.

## 5.12.2 Reset Timing

Table 5-11 lists the required reset input timing.

## Table 5-3. Reset Input

|                    |                                                     |                 | /   |     |      |
|--------------------|-----------------------------------------------------|-----------------|-----|-----|------|
|                    | PARAMETER                                           | V <sub>cc</sub> | MIN | MAX | UNIT |
| t <sub>(RST)</sub> | External reset pulse duration on RST <sup>(1)</sup> | 2.2 V, 3.0 V    | 2   |     | μs   |

<sup>(1)</sup> Not applicable if the  $\overline{RST}/NMI$  pin is configured as NMI.

<sup>(2)</sup> The brownout levels are measured with a slowly changing supply.



## 5.12.3 Clock Specifications

Table 5-4 lists the characteristics of the LFXT.

## Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup>

|                        | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                                                         | V <sub>CC</sub> | MIN  | TYP    | MAX | UNIT |
|------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----|------|
|                        |                                                          | $\begin{split} f_{OSC} &= 32768 \text{ Hz}, \\ \text{LFXTBYPASS} &= 0, \text{LFXTDRIVE} = \{0\}, \\ T_{A} &= 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 3.7 \text{ pF, ESR} \approx 44 \text{ k}\Omega \end{split}$ |                 |      | 180    |     |      |
|                        | Current consumption                                      | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{1\}, \\ &T_A = 25^{\circ}\text{C}, \ C_{\text{L,eff}} = 6 \text{ pF, ESR} \approx 40 \text{ k}\Omega \end{aligned} $     |                 |      | 185    |     |      |
| I <sub>VCC.LFXT</sub>  |                                                          | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{2\}, \\ &T_A = 25^{\circ}\text{C}, \ C_{\text{L,eff}} = 9 \text{ pF, ESR} \approx 40 \text{ k}\Omega \end{aligned} $     | 3.0 V           |      | 225    |     | nA   |
|                        |                                                          | $\begin{array}{l} f_{OSC} = 32768 \text{ Hz}, \\ \text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ T_{A} = 25^{\circ}\text{C}, \ C_{L,eff} = 12.5 \text{ pF}, \ \text{ESR} \approx \\ 40 \text{ k}\Omega \end{array}$ |                 |      | 330    |     |      |
| f <sub>LFXT</sub>      | LFXT oscillator crystal frequency                        | LFXTBYPASS = 0                                                                                                                                                                                                          |                 |      | 32768  |     | Hz   |
| DC <sub>LFXT</sub>     | LFXT oscillator duty cycle                               | Measured at ACLK,<br>f <sub>LFXT</sub> = 32768 Hz                                                                                                                                                                       |                 | 30%  |        | 70% |      |
| f <sub>LFXT,SW</sub>   | LFXT oscillator logic-level square-wave input frequency  | LFXTBYPASS = 1 <sup>(2)</sup> (3)                                                                                                                                                                                       |                 | 10.5 | 32.768 | 50  | kHz  |
| DC <sub>LFXT, SW</sub> | LFXT oscillator logic-level square-wave input duty cycle | LFXTBYPASS = 1                                                                                                                                                                                                          |                 | 30%  |        | 70% |      |
| 0.4                    | Oscillation allowance for                                | $ \begin{aligned} \text{LFXTBYPASS} &= 0,  \text{LFXTDRIVE} = \{1\}, \\ f_{\text{LFXT}} &= 32768  \text{Hz},  C_{\text{L,eff}} = 6  \text{pF} \end{aligned} $                                                           |                 |      | 210    |     | ŀΟ   |
| OA <sub>LFXT</sub>     | LF crystals <sup>(4)</sup>                               |                                                                                                                                                                                                                         |                 |      | 300    |     | kΩ   |
| C <sub>LFXIN</sub>     | Integrated load capacitance at LFXIN terminal (5) (6)    |                                                                                                                                                                                                                         |                 |      | 2      |     | pF   |
| C <sub>LFXOUT</sub>    | Integrated load capacitance at LFXOUT terminal (5) (6)   |                                                                                                                                                                                                                         |                 |      | 2      |     | pF   |
|                        |                                                          |                                                                                                                                                                                                                         |                 |      |        |     |      |

- (1) To improve EMI on the LFXT oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins LFXIN and LFXOUT.
  - Avoid running PCB traces underneath or adjacent to the LFXIN and LFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator LFXIN and LFXOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When LFXTBYPASS is set, LFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>LFXT, SW</sub>.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the LFXTDRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:
  - For LFXTDRIVE =  $\{0\}$ ,  $C_{L,eff} = 3.7 pF$

  - For LFXTDRIVE = {1},  $C_{L,eff} = 6 \text{ pF}$ For LFXTDRIVE = {2},  $6 \text{ pF} \le C_{L,eff} \le 9 \text{ pF}$ For LFXTDRIVE = {3},  $9 \text{ pF} \le C_{L,eff} \le 12.5 \text{ pF}$
- (5) This represents all the parasitic capacitance present at the LFXIN and LFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance,  $C_{L,eff}$  can be computed as  $C_{IN} \times C_{OUT} / (C_{IN} + C_{OUT})$ , where  $C_{IN}$  and  $C_{OUT}$  is the total capacitance at the LFXIN and LFXOUT terminals, respectively.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers. Recommended values supported are 3.7 pF, 6 pF, 9 pF, and 12.5 pF. Maximum shunt capacitance of 1.6 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.



# Table 5-4. Low-Frequency Crystal Oscillator, LFXT<sup>(1)</sup> (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                        | V <sub>CC</sub> | MIN | TYP | MAX  | UNIT |
|-------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| t <sub>START,LFXT</sub> | Start-up time <sup>(7)</sup>                  | $f_{OSC}$ = 32768 Hz,<br>LFXTBYPASS = 0, LFXTDRIVE = {0},<br>$T_A$ = 25°C, $C_{L,eff}$ = 3.7 pF                                                                                        | 3.0 V           |     |     |      |      |
|                         | Start-up time                                 | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz} \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &T_A = 25^{\circ}\text{C}, \text{ $C_{L,eff}$} = 12.5 \text{ pF} \end{aligned} $ | 3.0 V           |     |     | ms   |      |
| f <sub>Fault,LFXT</sub> | Oscillator fault frequency <sup>(8)</sup> (9) |                                                                                                                                                                                        |                 | 0   |     | 3500 | Hz   |

- Includes start-up counter of 1024 clock cycles.
- Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specification may set the (8)flag. A static condition or stuck at fault condition will set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.

Table 5-5 lists the characteristics of the HFXT.

# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup>

|                    | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                              | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
|                    | HFXT oscillator crystal current HF mode at typical ESR | $ \begin{aligned} &f_{OSC} = 4 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 0, \\ &\text{HFFREQ} = 1^{(2)}, \\ &T_A = 25^{\circ}\text{C,} \\ &C_{L,\text{eff}} = 18 \text{ pF, typical ESR, } C_{\text{shunt}} \end{aligned} $ |                 |       | 75  |     |      |
| Грусс.нғхт         |                                                        | $ \begin{aligned} &f_{OSC} = 8 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 1 \\ &T_{A} = 25^{\circ}\text{C,} \\ &C_{L,\text{eff}} = 18 \text{ pF, typical ESR, } C_{\text{shunt}} \end{aligned} $      | 3.0 V           |       | 120 |     |      |
|                    |                                                        | $\begin{split} &f_{OSC} = 16 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 2, \\ &\text{HFFREQ} = 2, \\ &T_{A} = 25^{\circ}\text{C}, \\ &C_{L,eff} = 18 \text{ pF, typical ESR, } C_{shunt} \end{split}$                        | 3.0 V           |       | 190 |     | μΑ   |
|                    |                                                        | $\begin{split} &f_{OSC} = 24 \text{ MHz} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 3, \\ &\text{HFFREQ} = 3, \\ &T_A = 25^{\circ}\text{C}, \\ &C_{L,\text{eff}} = 18 \text{ pF, typical ESR, } C_{\text{shunt}} \end{split}$             |                 |       | 250 |     |      |
|                    | HFXT oscillator crystal frequency,                     | HFXTBYPASS = 0, HFFREQ = 1 (2)                                                                                                                                                                                                               |                 | 4     |     | 8   |      |
| f <sub>HFXT</sub>  | crystal mode                                           | HFXTBYPASS = 0, HFFREQ = 2 (3)                                                                                                                                                                                                               |                 | 8.01  |     | 16  | MHz  |
|                    | •                                                      | HFXTBYPASS = 0, HFFREQ = 3 (3)                                                                                                                                                                                                               |                 | 16.01 |     | 24  |      |
| DC <sub>HFXT</sub> | HFXT oscillator duty cycle                             | Measured at SMCLK,<br>f <sub>HFXT</sub> = 16 MHz                                                                                                                                                                                             |                 | 40%   | 50% | 60% |      |

- (1) To improve EMI on the HFXT oscillator the following guidelines should be observed.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins HFXIN and HFXOUT.
  - Avoid running PCB traces underneath or adjacent to the HFXIN and HFXOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator HFXIN and HFXOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - HFFREQ = {0} is not supported for HFXT crystal mode of operation.
- Maximum frequency of operation of the entire device cannot be exceeded. (3)



# Table 5-5. High-Frequency Crystal Oscillator, HFXT<sup>(1)</sup> (continued)

|                         | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                                         | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT  |
|-------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-----|-------|
|                         |                                                          | HFXTBYPASS = 1, HFFREQ = 0 <sup>(4)</sup>                                                                                                                                                               |                 | 0.9   |     | 4   |       |
| 4                       | HFXT oscillator logic-level                              | HFXTBYPASS = 1, HFFREQ = 1 (4)                                                                                                                                                                          |                 | 4.01  |     | 8   | MI I- |
| f <sub>HFXT,SW</sub>    | square-wave input frequency, bypass mode                 | HFXTBYPASS = 1, HFFREQ = 2 <sup>(4)</sup>                                                                                                                                                               |                 | 8.01  |     | 16  | MHz   |
|                         |                                                          | HFXTBYPASS = 1, HFFREQ = 3 <sup>(4)</sup>                                                                                                                                                               |                 | 16.01 |     | 24  |       |
| DC <sub>HFXT</sub> ,    | HFXT oscillator logic-level square-wave input duty cycle | HFXTBYPASS = 1                                                                                                                                                                                          |                 | 40%   |     | 60% |       |
|                         |                                                          | $\begin{aligned} & \text{HFXTBYPASS} = 0, \\ & \text{HFXTDRIVE} = 0, \text{HFFREQ} = 1^{(2)}, \\ & f_{\text{HFXT,HF}} = 4 \text{ MHz}, C_{\text{L,eff}} = 16 \text{ pF} \end{aligned}$                  |                 |       | 450 |     |       |
|                         | Oscillation allowance for HFXT crystals <sup>(5)</sup>   | HFXTBYPASS = 0,<br>HFXTDRIVE = 1, HFFREQ = 1,<br>f <sub>HFXT,HF</sub> = 8 MHz, C <sub>L,eff</sub> = 16 pF                                                                                               |                 |       | 320 |     | Ω     |
| OA <sub>HFXT</sub>      |                                                          | $\begin{aligned} & HFXTBYPASS = 0, \\ & HFXTDRIVE = 2,  HFFREQ = 2, \\ & f_{HFXT,HF} = 16 MHz,  C_{L,eff} = 16 pF \end{aligned}$                                                                        |                 |       | 200 |     | 12    |
|                         |                                                          | $\begin{aligned} & HFXTBYPASS = 0, \\ & HFXTDRIVE = 3,  HFFREQ = 3, \\ & f_{HFXT,HF} = 24 \; MHz,  C_{L,eff} = 16 \; pF \end{aligned}$                                                                  |                 |       | 200 |     |       |
|                         | Start up time (6)                                        | $f_{OSC} = 4$ MHz,<br>HFXTBYPASS = 0, HFXTDRIVE = 0,<br>HFFREQ = 1,<br>$T_A = 25^{\circ}\text{C}, C_{L,\text{eff}} = 16 \text{ pF}$                                                                     | 3.0 V           |       | 1.6 |     |       |
| START,HFXT              | Start-up time <sup>(6)</sup>                             | $\begin{split} f_{OSC} &= 24 \text{ MHz}, \\ \text{HFXTBYPASS} &= 0, \text{HFXTDRIVE} = 3, \\ \text{HFFREQ} &= 3, \\ T_{A} &= 25^{\circ}\text{C}, \text{ C}_{\text{L,eff}} = 16 \text{ pF} \end{split}$ | 3.0 V           |       | 0.6 |     | ms    |
| C <sub>HFXIN</sub>      | Integrated load capacitance at HFXIN terminal (7) (8)    |                                                                                                                                                                                                         |                 |       | 2   |     | pF    |
| C <sub>HFXOUT</sub>     | Integrated load capacitance at HFXOUT terminal (7) (8)   |                                                                                                                                                                                                         |                 |       | 2   |     | pF    |
| f <sub>Fault,HFXT</sub> | Oscillator fault frequency (9) (10)                      |                                                                                                                                                                                                         |                 | 0     |     | 800 | kHz   |

<sup>(4)</sup> When HFXTBYPASS is set, HFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>HEXT, SW</sub>.

<sup>(5)</sup> Oscillation allowance is based on a safety factor of 5 for recommended crystals.

<sup>(6)</sup> Includes start-up counter of 1024 clock cycles.

<sup>(7)</sup> This represents all the parasitic capacitance present at the HFXIN and HFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance, C<sub>L,eff</sub> can be computed as C<sub>IN</sub> x C<sub>OUT</sub> / (C<sub>IN</sub> + C<sub>OUT</sub>), where C<sub>IN</sub> and C<sub>OUT</sub> is the total capacitance at the HFXIN and HFXOUT terminals, respectively.

<sup>(8)</sup> Requires external capacitors at both terminals. Values are specified by crystal manufacturers. Recommended values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF. The PCB adds additional capacitance, so it must also be considered in the overall capacitance. Verify that the recommended effective load capacitance of the selected crystal is met.

<sup>(9)</sup> Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX might set the flag. A static condition or stuck at fault condition will set the flag.

<sup>(10)</sup> Measured with logic-level input frequency but also applies to operation with crystals.



Table 5-6 lists the characteristics of the DCO.

### Table 5-6. DCO

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                              | PARAMETER                            | TEST CONDITIONS                                                                                                                                                           | V <sub>CC</sub> | MIN TYP | MAX                  | UNIT |
|------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|----------------------|------|
| f <sub>DCO1</sub>            | DCO frequency range 1 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 0<br>DCORSEL = 1, DCOFSEL = 0                                                                                   |                 | 1       | ±3.5%                | MHz  |
| f <sub>DCO2.7</sub>          | DCO frequency range 2.7 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 1                                                                                                                  |                 | 2.667   | ±3.5%                | MHz  |
| f <sub>DCO3.5</sub>          | DCO frequency range 3.5 MHz, trimmed | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 2                                                                                                                  |                 | 3.5     | ±3.5%                | MHz  |
| f <sub>DCO4</sub>            | DCO frequency range 4 MHz, trimmed   | Measured at SMCLK, divide by 1, DCORSEL = 0, DCOFSEL = 3                                                                                                                  |                 | 4       | ±3.5%                | MHz  |
| f <sub>DCO5.3</sub>          | DCO frequency range 5.3 MHz, trimmed | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 4<br>DCORSEL = 1, DCOFSEL = 1                                                                                   |                 | 5.333   | ±3.5%                | MHz  |
| f <sub>DCO7</sub>            | DCO frequency range 7 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 5<br>DCORSEL = 1, DCOFSEL = 2                                                                                   |                 | 7       | ±3.5%                | MHz  |
| f <sub>DCO8</sub>            | DCO frequency range 8 MHz, trimmed   | Measured at SMCLK, divide by 1,<br>DCORSEL = 0, DCOFSEL = 6<br>DCORSEL = 1, DCOFSEL = 3                                                                                   |                 | 8       | ±3.5%                | MHz  |
| f <sub>DCO16</sub>           | DCO frequency range 16 MHz, trimmed  | Measured at SMCLK, divide by 1, DCORSEL = 1, DCOFSEL = 4                                                                                                                  |                 | 16      | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO21</sub>           | DCO frequency range 21 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 5                                                                                                                  |                 | 21      | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO24</sub>           | DCO frequency range 24 MHz, trimmed  | Measured at SMCLK, divide by 2, DCORSEL = 1, DCOFSEL = 6                                                                                                                  |                 | 24      | ±3.5% <sup>(1)</sup> | MHz  |
| f <sub>DCO,DC</sub>          | Duty cycle                           | Measured at SMCLK, divide by 1,<br>No external divide, all DCORSEL and<br>DCOFSEL settings except DCORSEL<br>= 1, DCOFSEL = 5 and DCORSEL =<br>1, DCOFSEL = 6             |                 | 48% 50% | 52%                  |      |
| t <sub>DCO</sub> ,<br>JITTER | DCO jitter                           | Based on f <sub>signal</sub> = 10 kHz and DCO used for 12-bit SAR ADC sampling source. This achieves >74-dB SNR due to jitter; that is, it is limited by ADC performance. |                 | 2       | 3                    | ns   |
| df <sub>DCO</sub> /dT        | DCO temperature drift <sup>(2)</sup> |                                                                                                                                                                           | 3.0 V           | 0.01    |                      | %/°C |

After a wakeup from LPM1, LPM2, LPM3 or LPM4, the DCO frequency f<sub>DCO</sub> might exceed the specified frequency range for a few clocks cycles by up to 5% before settling into the specified steady state frequency range.

Table 5-7 lists the characteristics of the VLO.

# Table 5-7. Internal Very-Low-Power Low-Frequency Oscillator (VLO)

|                    | PARAMETER                          | TEST CONDITIONS                 | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| $I_{VLO}$          | Current consumption                |                                 |                 |     | 100 |     | nA   |
| $f_{VLO}$          | VLO frequency                      | Measured at ACLK                |                 | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$   | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> |                 |     | 0.2 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> |                 |     | 0.7 |     | %/V  |
| $f_{VLO,DC}$       | Duty cycle                         | Measured at ACLK                |                 | 40% | 50% | 60% |      |

Calculated using the box method: (MAX( $-40^{\circ}$ C to  $85^{\circ}$ C) - MIN( $-40^{\circ}$ C to  $85^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $85^{\circ}$ C) / ( $85^{\circ}$ C - ( $-40^{\circ}$ C)) Calculated using the box method: (MAX(1.8 V to 3.6 V) - MIN(1.8 V to 3.6 V) / MIN(1.8 V to 3.6 V) / (3.6 V - 1.8 V)

Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))



Table 5-8 lists the characteristics of the MODOSC.

#### Table 5-8. Module Oscillator (MODOSC)

|                                       | PARAMETER                                            | TEST CONDITIONS                | MIN | TYP  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|--------------------------------|-----|------|-----|------|
| I <sub>MODOSC</sub>                   | Current consumption                                  | Enabled                        |     | 25   |     | μΑ   |
| f <sub>MODOSC</sub>                   | MODOSC frequency                                     |                                | 4.0 | 4.8  | 5.4 | MHz  |
| f <sub>MODOSC</sub> /dT               | MODOSC frequency temperature drift <sup>(1)</sup>    |                                |     | 0.08 |     | %/°C |
| f <sub>MODOSC</sub> /dV <sub>CC</sub> | MODOSC frequency supply voltage drift <sup>(2)</sup> |                                |     | 1.4  |     | %/V  |
| DC <sub>MODOSC</sub>                  | Duty cycle                                           | Measured at SMCLK, divide by 1 | 40% | 50%  | 60% |      |

<sup>(1)</sup> Calculated using the box method: (MAX(-40°C to 85°C) - MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C - (-40°C))

<sup>(2)</sup> Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)



### 5.12.4 Wake-up Characteristics

Table 5-9 lists the device wake-up times.

# Table 5-9. Wake-up Times From Low-Power Modes and Reset

|                             | PARAMETER                                                                                                                                           | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX                                | UNIT |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-----|-----|------------------------------------|------|
| t <sub>WAKE-UP</sub> FRAM   | Additional wake-up time to activate the FRAM in AM if previously disabled by the FRAM controller or from an LPM if immediate activation is selected |                    |                 |     | 6   | 10                                 | μS   |
| twake-up LPM0               | Wake-up time from LPM0 to active mode                                                                                                               | MCLKREQEN = 1      | 2.2 V, 3.0 V    |     |     | 400 ns +<br>1.5 / f <sub>DCO</sub> |      |
|                             |                                                                                                                                                     | MCLKREQEN = 0      | 2.2 V, 3.0 V    |     |     | 400 ns +<br>2.5 / f <sub>DCO</sub> |      |
| t <sub>WAKE-UP</sub> LPM1   | Wake-up time from LPM1 to active mode <sup>(1)</sup>                                                                                                |                    | 2.2 V, 3.0 V    |     | 6   |                                    | μS   |
| t <sub>WAKE-UP LPM2</sub>   | Wake-up time from LPM2 to active mode <sup>(1)</sup>                                                                                                |                    | 2.2 V, 3.0 V    |     | 6   |                                    | μS   |
| t <sub>WAKE-UP LPM3</sub>   | Wake-up time from LPM3 to active mode <sup>(1)</sup>                                                                                                |                    | 2.2 V, 3.0 V    |     | 7   | 10                                 | μS   |
| t <sub>WAKE-UP LPM4</sub>   | Wake-up time from LPM4 to active mode <sup>(1)</sup>                                                                                                |                    | 2.2 V, 3.0 V    |     | 7   | 10                                 | μS   |
| t <sub>WAKE-UP LPM3.5</sub> | Wake-up time from LPM3.5 to active mode (3)                                                                                                         |                    | 2.2 V, 3.0 V    |     | 250 | 350                                | μS   |
|                             | Mala and Cara (2000)                                                                                                                                | SVSHE = 1          | 2.2 V, 3.0 V    |     | 250 | 350                                | μS   |
| t <sub>WAKE-UP</sub> LPM4.5 | Wake-up time from LPM4.5 to active mode (3)                                                                                                         | SVSHE = 0          | 2.2 V, 3.0 V    |     | 0.4 | 0.8                                | ms   |
| t <sub>WAKE-UP-RST</sub>    | Wake-up time from a $\overline{\text{RST}}$ pin triggered reset to active mode $^{(3)}$                                                             |                    | 2.2 V, 3.0 V    |     | 250 | 350                                | μS   |
| t <sub>WAKE-UP-BOR</sub>    | Wake-up time from power-up to active mode (3)                                                                                                       |                    | 2.2 V, 3.0 V    |     | 0.5 | 1.0                                | ms   |

<sup>(1)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) to the first externally observable MCLK clock edge with MCLKREQEN = 1. This time includes the activation of the FRAM during wakeup.

Table 5-10 lists the typical charge required for wakeup.

Table 5-10. Typical Wake-up Charge<sup>(1)</sup>

|                             | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEST CONDITIONS | MIN TYP MAX | UNIT |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|------|
| Q <sub>WAKE-UP</sub> FRAM   | Charge used for activating the FRAM in AM or during wakeup from LPM0 if previously disabled by the FRAM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 | 15.1        | nAs  |
| Q <sub>WAKE-UP</sub> LPM0   | Charge used to wake up from LPM0 to active mode (with FRAM active)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 4.4         | nAs  |
| Q <sub>WAKE-UP</sub> LPM1   | Charge used to wake up from LPM1 to active mode (with FRAM active)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 15.1        | nAs  |
| Q <sub>WAKE-UP</sub> LPM2   | Charge used to wake up from LPM2 to active mode (with FRAM active)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 15.3        | nAs  |
| Q <sub>WAKE-UP</sub> LPM3   | Charge used to wake up from LPM3 to active mode (with FRAM active)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 16.5        | nAs  |
| Q <sub>WAKE-UP</sub> LPM4   | Charge used to wake up from LPM4 to active mode (with FRAM active)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 16.5        | nAs  |
| Q <sub>WAKE-UP</sub> LPM3.5 | Charge used to wake up from LPM3.5 to active mode (2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 | 76          | nAs  |
| 0                           | Observed to the section of the secti | SVSHE = 1       | 77          |      |
| QWAKE-UP LPM4.5             | Charge used to wake up from LPM4.5 to active mode (2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SVSHE = 0       | 77.5        | nAs  |
| Q <sub>WAKE-UP-RESET</sub>  | Charge used for reset from $\overline{RST}$ or BOR event to active mode <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 | 75          | nAs  |

<sup>(1)</sup> Charge used during the wake-up time from a given low-power mode to active mode. This does not include the energy required in active mode (for example, for an interrupt service routine).

<sup>(2)</sup> With MCLKREQEN = 0, the MCLK is gated one additional one clock cycle (wake from LPM0, LPM1, LPM2, LPM3, and LPM4). The device wake-up time is not affected by the status of the MCLKREQEN bit.

<sup>(3)</sup> The wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt or wake-up event) until the first instruction of the user program is executed.

<sup>(2)</sup> Charge required until start of user code. This does not include the energy required to reconfigure the device.



# 5.12.4.1 Typical Characteristics, Average LPM Currents vs Wake-up Frequency



NOTE: The average wake-up current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-6. Average LPM Currents vs Wake-up Frequency at 25°C



NOTE: The average wake-up current does not include the energy required in active mode; for example, for an interrupt service routine or to reconfigure the device.

Figure 5-7. Average LPM Currents vs Wake-up Frequency at 85°C



# 5.12.5 Digital I/Os

Table 5-11 lists the characteristics of the digital inputs.

# Table 5-11. Digital Inputs

|                        | PARAMETER                                                                                        | TEST CONDITIONS                                                                         | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT        |
|------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|------|-----|------|-------------|
| V                      | Decitive resign input threehold valtere                                                          |                                                                                         | 2.2 V           | 1.2  |     | 1.65 | V           |
| V <sub>IT+</sub>       | Positive-going input threshold voltage                                                           |                                                                                         | 3.0 V           | 1.65 |     | 2.25 | V           |
| V                      | Negative-going input threshold voltage                                                           |                                                                                         | 2.2 V           | 0.55 |     | 1.00 | V           |
| V <sub>IT</sub>        | Negative-going input threshold voltage                                                           |                                                                                         | 3.0 V           | 0.75 |     | 1.35 | V           |
| V.                     | Input valtage by storesia (V                                                                     |                                                                                         | 2.2 V           | 0.44 |     | 0.98 | <b>&gt;</b> |
| V <sub>hys</sub>       | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> )                                  |                                                                                         | 3.0 V           | 0.60 |     | 1.30 | V           |
| R <sub>Pull</sub>      | Pullup or pulldown resistor                                                                      | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$                        |                 | 20   | 35  | 50   | kΩ          |
| $C_{I,dig}$            | Input capacitance, digital only port pins                                                        | $V_{IN} = V_{SS}$ or $V_{CC}$                                                           |                 |      | 3   |      | pF          |
| C <sub>I,ana</sub>     | Input capacitance, port pins with shared analog functions $^{(1)}$                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                           |                 |      | 5   |      | pF          |
| I <sub>lkg(Px.y)</sub> | High-impedance input leakage current                                                             | See (2)(3)                                                                              | 2.2 V,<br>3.0 V | -20  |     | +20  | nA          |
| t <sub>(int)</sub>     | External interrupt timing (external trigger pulse duration to set interrupt flag) <sup>(4)</sup> | Ports with interrupt capability (see block diagram and terminal function descriptions). | 2.2 V,<br>3.0 V | 20   |     |      | ns          |
| t <sub>(RST)</sub>     | External reset pulse duration on RST <sup>(5)</sup>                                              |                                                                                         | 2.2 V,<br>3.0 V | 2    |     |      | μs          |

If the port pins PJ.4/LFXIN and PJ.5/LFXOUT are used as digital I/Os, they are connected by a 4-pF capacitor and a 35-MΩ resistor in series. At frequencies of approximately 1 kHz and lower, the 4-pF capacitor can add to the pin capacitance of PJ.4/LFXIN and PJ.5/LFXOUT.

The input leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pins, unless otherwise noted. The input leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is

An external signal sets the interrupt flag every time the minimum interrupt pulse duration  $t_{(int)}$  is met. It may be set by trigger signals shorter than  $t_{(int)}$ . Not applicable if the  $\overline{RST}/NMI$  pin is configured as NMI.



Table 5-12 lists the characteristics of the digital outputs.

### **Table 5-12. Digital Outputs**

|                       | PARAMETER                                      | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN                    | TYP | MAX                    | UNIT  |
|-----------------------|------------------------------------------------|----------------------------------------------------|-----------------|------------------------|-----|------------------------|-------|
|                       |                                                | $I_{(OHmax)} = -1 \text{ mA}^{(1)}$                | 2.2 V           | V <sub>CC</sub> – 0.25 |     | V <sub>CC</sub>        |       |
| V                     | High lovel output voltege                      | $I_{(OHmax)} = -3 \text{ mA}^{(2)}$                | 2.2 V           | V <sub>CC</sub> – 0.60 |     | $V_{CC}$               |       |
| V <sub>OH</sub>       | High-level output voltage                      | $I_{(OHmax)} = -2 \text{ mA}^{(1)}$                | 3.0 V           | V <sub>CC</sub> – 0.25 |     | $V_{CC}$               | V     |
|                       |                                                | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$                | 3.0 V           | V <sub>CC</sub> – 0.60 |     | V <sub>CC</sub>        |       |
|                       |                                                | $I_{(OLmax)} = 1 \text{ mA}^{(1)}$                 | 2.2 V           | $V_{SS}$               |     | V <sub>SS</sub> + 0.25 |       |
| V                     | Low level output voltage                       | $I_{(OLmax)} = 3 \text{ mA}^{(2)}$                 |                 | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.60 | V     |
| V <sub>OL</sub>       | Low-level output voltage                       | $I_{(OLmax)} = 2 \text{ mA}^{(1)}$                 | 201/            | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.25 | V     |
|                       |                                                | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$                 | 3.0 V           | V <sub>SS</sub>        |     | V <sub>SS</sub> + 0.60 |       |
|                       | Dort output fragues of (with load)(3)          | $C_1 = 20 \text{ pF}, R_1 (4) (5)$                 | 2.2 V           | 16                     |     |                        | MHz   |
| f <sub>Px.y</sub>     | Port output frequency (with load) (3)          | $C_L = 20 \text{ pr}, R_L \text{ (7)}$             | 3.0 V           | 16                     |     |                        | IVI□Z |
|                       | (2)                                            | ACLK, MCLK, or SMCLK at                            | 2.2 V           | 16                     |     |                        |       |
| f <sub>Port_CLK</sub> | Clock output frequency (3)                     | configured output port $C_L = 20 \text{ pF}^{(5)}$ | 3.0 V           | 16                     |     |                        | MHz   |
|                       | Port output rise time, digital only port pins  | $C_1 = 20 \text{ pF}$                              | 2.2 V           |                        | 4   | 15                     | ns    |
| t <sub>rise,dig</sub> | For output lise time, digital only port pins   | C <sub>L</sub> = 20 pr                             | 3.0 V           |                        | 3   | 15                     | 115   |
|                       | Down a struct fall time digital and spent aire | C 20 = E                                           | 2.2 V           |                        | 4   | 15                     |       |
| t <sub>fall,dig</sub> | Port output fall time, digital only port pins  | $C_L = 20 pF$                                      | 3.0 V           |                        | 3   | 15                     | ns    |
|                       | Port output rise time, port pins with shared   | C 20 = F                                           | 2.2 V           |                        | 6   | 15                     |       |
| t <sub>rise,ana</sub> | analog functions                               | $C_L = 20 \text{ pF}$                              | 3.0 V           |                        | 4   | 15                     | ns    |
|                       | Port output fall time, port pins with shared   | out fall time, port pins with shared               | 2.2 V           |                        | 6   | 15                     |       |
| t <sub>fall,ana</sub> | analog functions                               | $C_L = 20 \text{ pF}$                              | 3.0 V           |                        | 4   | 15                     | ns    |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The port can output frequencies at least up to the specified limit. It might support higher frequencies.

<sup>(4)</sup> A resistive divider with 2 x R1 and R1 = 1.6 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. C<sub>L</sub> = 20 pF is connected from the output to V<sub>SS</sub>.

<sup>(5)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



## 5.12.5.1 Typical Characteristics, Digital Outputs at 3.0 V and 2.2 V





Table 5-13 lists the characteristics of the pin oscillator.

#### Table 5-13. Pin-Oscillator Frequency, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                | TEST CONDITIONS                   | V <sub>CC</sub> | MIN TYP | MAX | UNIT |
|--------------------|--------------------------|-----------------------------------|-----------------|---------|-----|------|
| fo <sub>Px.y</sub> | Din assillator fraguency | $Px.y, C_L = 10 pF^{(1)}$         | 3.0 V           | 1200    |     | kHz  |
|                    | Pin-oscillator frequency | Px.y, $C_L = 20 \text{ pF}^{(1)}$ | 3.0 V           | 650     |     | kHz  |

<sup>(1)</sup> C<sub>L</sub> is the external load capacitance connected from the output to V<sub>SS</sub> and includes all parasitic effects such as PCB traces.

## 5.12.5.2 Typical Characteristics, Pin-Oscillator Frequency





Figure 5-12. Typical Oscillation Frequency vs Load Capacitance

Figure 5-13. Typical Oscillation Frequency vs Load Capacitance



## 5.12.6 Timer\_A and Timer\_B

Table 5-14 lists the characteristics of the Timer\_A.

#### Table 5-14. Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{TA}$            | Timer_A input clock frequency | Internal: SMCLK or ACLK,<br>External: TACLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |

Table 5-15 lists the characteristics of the Timer\_B.

#### Table 5-15. Timer B

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TB</sub>     | Timer_B input clock frequency | Internal: SMCLK or ACLK,<br>External: TBCLK,<br>Duty cycle = 50% ±10% | 2.2 V,<br>3.0 V |     |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs, minimum pulse duration required for capture       | 2.2 V,<br>3.0 V | 20  |     |     | ns   |

# 5.12.7 eUSCI

Table 5-16 lists the supported clock frequencies for the eUSCI in UART mode.

### Table 5-16. eUSCI (UART Mode) Clock Frequency

|                     | PARAMETER                                          | CONDITIONS                                                       | V <sub>CC</sub> | MIN | MAX | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------|-----------------|-----|-----|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     | 16  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                  |                 |     | 4   | MHz  |

Table 5-17 lists the characteristics of the eUSCI in UART mode.

## Table 5-17. eUSCI (UART Mode)

|                | PARAMETER                                                | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | UNIT |
|----------------|----------------------------------------------------------|-----------------|-----------------|-----|---------|------|
| t <sub>t</sub> |                                                          | UCGLITx = 0     | 2.2 V,<br>3.0 V | 5   | 30      | ns   |
|                | t LIADT receive de clitab time (1)                       | UCGLITx = 1     |                 | 20  | 90      |      |
|                | t <sub>t</sub> UART receive deglitch time <sup>(1)</sup> | UCGLITx = 2     |                 | 35  | 160     |      |
|                |                                                          | UCGLITx = 3     |                 | 50  | 220     |      |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) that are shorter than the UART receive deglitch time are suppressed. Thus the selected deglitch time can limit the maximum usable baud rate. To make sure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.



Table 5-18 lists the supported clock frequencies for the eUSCI in SPI master mode.

#### Table 5-18. eUSCI (SPI Master Mode) Clock Frequency

|                 | PARAMETER                   | CONDITIONS                                  | V <sub>cc</sub> | MIN MAX | UNIT |
|-----------------|-----------------------------|---------------------------------------------|-----------------|---------|------|
| f <sub>el</sub> | eUSCI input clock frequency | Internal: SMCLK, ACLK Duty cycle = 50% ±10% |                 | 16      | MHz  |

Table 5-19 lists the characteristics of the eUSCI in SPI master mode.

# Table 5-19. eUSCI (SPI Master Mode)

|                       | PARAMETER                                             | TEST CONDITIONS                | V <sub>cc</sub> | MIN | TYP | MAX | UNIT             |
|-----------------------|-------------------------------------------------------|--------------------------------|-----------------|-----|-----|-----|------------------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock                    | UCSTEM = 1, UCMODEx = 01 or 10 |                 | 1   |     |     | LICYCLK          |
| t <sub>STE,LAG</sub>  | STE lag time, last clock to STE inactive              | UCSTEM = 1, UCMODEx = 01 or 10 |                 | 1   |     |     | UCxCLK<br>cycles |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SIMO data out          | UCSTEM = 0, UCMODEx = 01 or 10 | 2.2 V,<br>3.0 V |     |     | 60  | ns               |
| t <sub>STE,DIS</sub>  | STE disable time, STE inactive to SOMI high impedance | UCSTEM = 0, UCMODEx = 01 or 10 | 2.2 V,<br>3.0 V |     |     | 80  | ns               |
| 4                     | SOMI input data actus time                            |                                | 2.2 V           | 40  |     |     | no               |
| t <sub>SU,MI</sub>    | SOMI input data setup time                            |                                | 3.0 V           | 40  |     |     | ns               |
|                       | COMI input data hald time                             |                                | 2.2 V           | 0   |     |     | 20               |
| t <sub>HD,MI</sub>    | SOMI input data hold time                             |                                | 3.0 V           | 0   |     |     | ns               |
|                       | SIMO output data valid time <sup>(2)</sup>            | UCLK edge to SIMO valid,       | 2.2 V           |     |     | 10  | 20               |
| t <sub>VALID,MO</sub> | Silvio output data valid time                         | $C_L = 20 \text{ pF}$          | 3.0 V           |     |     | 10  | ns               |
|                       | SIMO systematic health time (3)                       | 0 20 -5                        | 2.2 V           |     | 0   |     |                  |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup>             | C <sub>L</sub> = 20 pF         | 3.0 V           |     | 0   |     | ns               |

 $f_{UCXCLK} = 1 \ / \ 2 t_{LO/HI} \ with \ tL_{O/HI} = max(t_{VALID,MO(eUSCI)} + t_{SU,SI(Slave)}, t_{SU,MI(eUSCI)} + t_{VALID,SO(Slave)}).$  For the slave parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams (1)

in Figure 5-14 and Figure 5-15.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-14 and Figure 5-15.



Figure 5-14. SPI Master Mode, CKPH = 0



Figure 5-15. SPI Master Mode, CKPH = 1



Table 5-20 lists the characteristics of the eUSCI in SPI slave mode.

#### Table 5-20. eUSCI (SPI Slave Mode)

|                       | PARAMETER                                    | TEST CONDITIONS          | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|----------------------------------------------|--------------------------|-----------------|-----|-----|-----|------|
|                       | CTC load time. CTC active to alcale          |                          | 2.2 V           | 50  |     |     | 20   |
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock           |                          | 3.0 V           | 40  |     |     | ns   |
|                       | STE log time lost clock to STE inactive      |                          | 2.2 V           | 2   |     |     | 20   |
| t <sub>STE,LAG</sub>  | STE lag time, last clock to STE inactive     |                          | 3.0 V           | 3   |     |     | ns   |
|                       | STE access time, STE active to SOMI data out |                          | 2.2 V           |     |     | 50  | 20   |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SOMI data out |                          | 3.0 V           |     |     | 40  | ns   |
|                       | STE disable time, STE inactive to SOMI high  |                          | 2.2 V           |     |     | 50  | 20   |
| t <sub>STE,DIS</sub>  | impedance                                    |                          | 3.0 V           |     |     | 45  | ns   |
|                       | CIMO input data actus tima                   |                          | 2.2 V           | 4   |     |     | 20   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                   |                          | 3.0 V           | 4   |     |     | ns   |
|                       | CIMO input data hald time                    |                          | 2.2 V           | 7   |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                    |                          | 3.0 V           | 7   |     |     | ns   |
|                       | COMP and the data walled the a (2)           | UCLK edge to SOMI valid, | 2.2 V           |     |     | 35  |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time (2)              | C <sub>L</sub> = 20 pF   | 3.0 V           |     |     | 35  | ns   |
|                       | COMI output data hald time (3)               | C 20 x F                 | 2.2 V           | 0   |     |     | 20   |
| t <sub>HD,SO</sub>    | SOMI output data hold time <sup>(3)</sup>    | $C_L = 20 \text{ pF}$    | 3.0 V           | 0   |     |     | ns   |

 $f_{UCXCLK} = 1/2t_{LO/HI} \text{ with } tL_{O/HI} \geq \max(t_{VALID,MO(Master)} + t_{SU,SI(eUSCI)}, t_{SU,MI(Master)} + t_{VALID,SO(eUSCI)}).$  For the master parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$  see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams (1)

in Figure 5-16 and Figure 5-17.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-16 and Figure 5-17.





Figure 5-16. SPI Slave Mode, CKPH = 0



Figure 5-17. SPI Slave Mode, CKPH = 1



Table 5-21 lists the characteristics of the eUSCI in I<sup>2</sup>C mode.

# Table 5-21. eUSCI (I<sup>2</sup>C Mode)

|                      | PARAMETER                              | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|----------------------|----------------------------------------|------------------------------------------------------------------|-----------------|------|-----|------|------|
| f <sub>eUSCI</sub>   | eUSCI input clock frequency            | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |      |     | 16   | MHz  |
| f <sub>SCL</sub>     | SCL clock frequency                    |                                                                  | 2.2 V, 3.0 V    | 0    |     | 400  | kHz  |
|                      | Hold time (repeated) START             | f <sub>SCL</sub> = 100 kHz                                       | 2.2 V, 3.0 V    | 4.0  |     |      |      |
| t <sub>HD,STA</sub>  | noid time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |
|                      | Setup time for a repeated START        | f <sub>SCL</sub> = 100 kHz                                       | 2.2 V, 3.0 V    | 4.7  |     |      |      |
| t <sub>SU,STA</sub>  | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |
| t <sub>HD,DAT</sub>  | Data hold time                         |                                                                  | 2.2 V, 3.0 V    | 0    |     |      | ns   |
| t <sub>SU,DAT</sub>  | Data setup time                        |                                                                  | 2.2 V, 3.0 V    | 100  |     |      | ns   |
|                      | Cotun time for CTOD                    | f <sub>SCL</sub> = 100 kHz                                       | 221/201/        | 4.0  | 4.0 |      |      |
| t <sub>SU,STO</sub>  | Setup time for STOP                    | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3.0 V    | 0.6  |     |      | μs   |
|                      | Bus free time between a STOP and       | f <sub>SCL</sub> = 100 kHz                                       |                 | 4.7  |     |      |      |
| t <sub>BUF</sub>     | START condition                        | f <sub>SCL</sub> > 100 kHz                                       |                 | 1.3  |     |      | us   |
|                      |                                        | UCGLITx = 0                                                      |                 | 50   |     | 250  |      |
|                      | Pulse duration of spikes suppressed by | UCGLITx = 1                                                      | 221/201/        | 25   |     | 125  |      |
| t <sub>SP</sub>      | input filter                           | UCGLITx = 2                                                      | 2.2 V, 3.0 V    | 12.5 |     | 62.5 | ns   |
|                      |                                        | UCGLITx = 3                                                      |                 | 6.3  |     | 31.5 |      |
|                      |                                        | UCCLTOx = 1                                                      |                 |      | 27  |      |      |
| t <sub>TIMEOUT</sub> | Clock low time-out                     | UCCLTOx = 2                                                      | 2.2 V, 3.0 V    |      | 30  |      | ms   |
|                      |                                        | UCCLTOx = 3                                                      |                 |      | 33  |      |      |



Figure 5-18. I<sup>2</sup>C Mode Timing



#### 5.12.8 ADC12

Table 5-22 lists the power supply and input range conditions for the ADC.

## Table 5-22. 12-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                     | TEST CONDITIONS                                                           | V <sub>cc</sub> | MIN | NOM | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| V(Ax)                 | Analog input voltage (1)                                      | All ADC12 analog input pins Ax                                            |                 | 0   |     | AVCC | V    |
| I(ADC12_B)            |                                                               | f <sub>ADC12CLK</sub> = MODCLK, ADC12ON = 1,                              | 3.0 V           |     | 145 | 199  |      |
| single-<br>ended mode | Operating supply current into AVCC plus DVCC terminal (2) (3) | ADC12PWRMD = 0, ADC12DIF = 0<br>REFON = 0, ADC12SHTx = 0,<br>ADC12DIV = 0 | 2.2 V           |     | 140 | 190  | μΑ   |
| I(ADC12_B)            |                                                               | $f_{ADC12CLK} = MODCLK, ADC12ON = 1,$                                     | 3.0 V           |     | 175 | 245  |      |
| differential<br>mode  | Operating supply current into AVCC and DVCC terminals (2) (3) | ADC12PWRMD = 0, ADC12DIF = 1<br>REFON = 0, ADC12SHTx = 0,<br>ADC12DIV = 0 | 2.2 V           |     | 170 | 230  | μΑ   |
| C <sub>I</sub>        | Input capacitance                                             | Only one terminal Ax can be selected at one time                          | 2.2 V           |     | 10  | 15   | pF   |
| D                     | Input MLIV ON registance                                      | 0.1/<.1//0.2/<.0.1/0.0                                                    | >2 V            |     | 0.5 | 4    | kΩ   |
| R <sub>I</sub>        | Input MUX ON resistance                                       | 0 V ≤ V(Ax) ≤ AVCC                                                        | <2 V            |     | 1   | 10   | K12  |

<sup>(1)</sup> The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

Table 5-23 lists the timing parameter for the ADC.

# Table 5-23. 12-Bit ADC, Timing Parameters

|                       | PARAMETER                                          | TEST CONDITIONS                                                                                                                            | MIN                                        | TYP    | MAX | UNIT |
|-----------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|-----|------|
| f <sub>ADC12CLK</sub> | Specified performance                              | For specified performance of ADC12 linearity parameters with ADC12PWRMD = 0, If ADC12PWRMD = 1, the maximum is 1/4 of the value shown here | 0, he maximum is 1/4 of the value 0.45 5.4 |        | 5.4 | MHz  |
| f <sub>ADC12CLK</sub> | Reduced performance                                | Linearity parameters have reduced performance                                                                                              |                                            | 32.768 |     | kHz  |
| f <sub>ADC12OSC</sub> | Internal oscillator <sup>(1)</sup>                 | ADC12DIV = 0, f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub> from MODCLK                                                                    | 4                                          | 4.8    | 5.4 | MHz  |
| tCONVERT              | Conversion time                                    | REFON = 0, Internal oscillator,<br>f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub> from MODCLK, 2.6                                          |                                            | 3.5    | μs  |      |
|                       |                                                    | External $f_{ADC12CLK}$ from ACLK, MCLK, or SMCLK, ADC12SSEL $\neq 0$                                                                      |                                            | (2)    |     |      |
| t <sub>ADC12ON</sub>  | Turnon settling time of the ADC                    | See (3)                                                                                                                                    |                                            |        | 100 | ns   |
| t <sub>ADC12OFF</sub> | Time ADC must be off before can be turned on again | t <sub>ADC12OFF</sub> must be met to make sure t <sub>ADC12ON</sub> time holds                                                             | 100                                        |        |     | ns   |

<sup>(2)</sup> The internal reference supply current is not included in current consumption parameter (ADC12\_B).

Typically about 60% of the total current into the AVCC and DVCC terminal is from AVCC.

<sup>(1)</sup> The ADC12OSC is sourced directly from MODOSC inside the UCS.

<sup>(2)</sup>  $14 \times 1 / f_{ADC12CLK}$ . If ADC12WINC = 1, then  $15 \times 1 / f_{ADC12CLK}$ 

<sup>(3)</sup> The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signals are already settled.



## Table 5-23. 12-Bit ADC, Timing Parameters (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER     | TEST CO                                                                      | ONDITIONS                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|---------------------|---------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>Sample</sub> | Sampling time | $R_S = 400 \Omega, R_I = 4 k\Omega,$<br>$C_I = 15 pF, C_{pext} = 8 pF^{(4)}$ | All pulse sample mode<br>(ADC12SHP = 1) and<br>extended sample mode<br>(ADC12SHP = 0) with<br>buffered reference (ADC12<br>VRSEL = 0x1, 0x3, 0x5, 0x7,<br>0x9, 0xB, 0xD, 0xF) | 1   |     |     | μs   |
|                     |               |                                                                              | Extended sample mode<br>(ADC12SHP = 0) with<br>unbuffered reference<br>(ADC12 VRSEL= 0x0, 0x2,<br>0x4, 0x6, 0xC, 0xE)                                                         | (5) |     |     | μs   |

<sup>(4)</sup> Approximately 10 Tau (τ) are needed to get an error of less than ±0.5 LSB: t<sub>sample</sub> = ln(2<sup>n+2</sup>) x (R<sub>S</sub> + R<sub>I</sub>) x (C<sub>I</sub> + C<sub>pext</sub>), R<sub>S</sub> < 10 kΩ, where n = ADC resolution = 12, R<sub>S</sub>= external source resistance, C<sub>pext</sub> = external parasitic capacitance.

Table 5-24 lists the linearity parameters of the ADC when using an external reference.

# Table 5-24. 12-Bit ADC, Linearity Parameters With External Reference<sup>(1)</sup>

|                    | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                    | MIN   | TYP  | MAX   | UNIT |
|--------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Resolution         | Number of no missing code output-code bits             |                                                                                                                                                                                                                                    | 12    |      |       | bits |
| E <sub>I</sub>     | Integral linearity error (INL) for differential input  | $1.2 \text{ V} \leq \text{V}_{R+} - \text{V}_{R-} \leq \text{AV}_{CC}$                                                                                                                                                             |       |      | ±1.8  | LSB  |
| E <sub>I</sub>     | Integral linearity error (INL) for single ended inputs | $1.2 \text{ V} \leq \text{V}_{R+} - \text{V}_{R-} \leq \text{AV}_{CC}$                                                                                                                                                             |       |      | ±2.2  | LSB  |
| E <sub>D</sub>     | Differential linearity error (DNL)                     |                                                                                                                                                                                                                                    | -0.99 |      | +1.0  | LSB  |
| E <sub>O</sub>     | Offset error <sup>(2)</sup> (3)                        | ADC12 VRSEL = 0x2 or 0x4 without TLV calibration, TLV calibration data can be used to improve the parameter <sup>(4)</sup>                                                                                                         |       | ±0.5 | ±1.5  | mV   |
| E <sub>G.ext</sub> | Gain error                                             | With external voltage reference without internal buffer (ADC12 VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±0.8 | ±2.5  | LSB  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12 VRSEL = 0x3), $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$                                                                                                           |       | ±1   | ±20   |      |
| E <sub>T,ext</sub> | Total unadjusted error                                 | With external voltage reference without internal buffer (ADC12 VRSEL = 0x2 or 0x4) without TLV calibration, TLV calibration data can be used to improve the parameter $^{(4)}$ , $V_{R+} = 2.5 \text{ V}$ , $V_{R-} = \text{AVSS}$ |       | ±1.4 | ±3.5  | LSB  |
|                    |                                                        | With external voltage reference with internal buffer (ADC12 VRSEL = 0x3), $V_{R+}$ = 2.5 V, $V_{R-}$ = AVSS                                                                                                                        |       | ±1.4 | ±21.0 |      |

<sup>(1)</sup> See Table 5-26 and Table 5-32 for more information on internal reference performance and see <u>Designing With the MSP430FR58xx</u>, <u>FR59xx</u>, <u>FR68xx</u>, <u>and FR69xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.

<sup>(5)</sup>  $6 \times (1 / f_{ADC12CLK})$ 

<sup>(2)</sup> Offset is measured as the input voltage (at which ADC output transitions from 0 to 1) minus 0.5 LSB.

<sup>(3)</sup> Offset increases as I<sub>R</sub> drop increases when V<sub>R</sub> is AVSS.

<sup>(4)</sup> For details, see the device descriptor table section in the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide.



Table 5-25 lists the differential dynamic performance characteristics of the ADC with an external reference.

# Table 5-25. 12-Bit ADC, Dynamic Performance for Differential Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                                 | MIN  | TYP  | MAX | UNIT |
|------|------------------------------|-------------------------------------------------|------|------|-----|------|
| SNR  | Signal-to-noise ratio        | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$  | 68   | 71   |     | dB   |
| ENOB | Effective number of bits (2) | V <sub>R+</sub> = 2.5 V, V <sub>R-</sub> = AVSS | 10.7 | 11.2 |     | bits |

- (1) See Table 5-26 and Table 5-32 for more information on internal reference performance and see <u>Designing With the MSP430FR58xx</u>, <u>FR59xx</u>, <u>FR68xx</u>, <u>and FR69xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.
- (2) ENOB = (SINAD 1.76) / 6.02

Table 5-26 lists the differential dynamic performance characteristics of the ADC with an internal reference.

# Table 5-26. 12-Bit ADC, Dynamic Performance for Differential Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                    | TEST CONDITIONS                | MIN  | TYP  | MAX | TINU |
|------|------------------------------|--------------------------------|------|------|-----|------|
| ENOB | Effective number of bits (2) | $V_{R+} = 2.5V, V_{R-} = AVSS$ | 10.3 | 10.7 |     | Bits |

- (1) See Table 5-32 for more information on internal reference performance and see <u>Designing With the MSP430FR58xx</u>, <u>FR59xx</u>, <u>FR68xx</u>, <u>and FR69xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.
- (2) ENOB = (SINAD 1.76) / 6.02

Table 5-27 lists the single-ended dynamic performance characteristics of the ADC with an external reference.

# Table 5-27. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | 0 11 7 0                     | 1 0 1                                          |      | ,       |      |
|------|------------------------------|------------------------------------------------|------|---------|------|
|      | PARAMETER                    | TEST CONDITIONS                                | MIN  | TYP MAX | UNIT |
| SNR  | Signal-to-noise ratio        | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 64   | 68      | dB   |
| ENOB | Effective number of bits (2) | $V_{R+} = 2.5 \text{ V}, V_{R-} = \text{AVSS}$ | 10.2 | 10.7    | bits |

- (1) See Table 5-28 and Table 5-32 for more information on internal reference performance and see <u>Designing With the MSP430FR58xx</u>, <u>FR59xx</u>, <u>FR68xx</u>, <u>and FR69xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.
- (2) ENOB = (SINAD 1.76) / 6.02

Table 5-28 lists the single-ended dynamic performance characteristics of the ADC with an internal reference.

# Table 5-28. 12-Bit ADC, Dynamic Performance for Single-Ended Inputs With Internal Reference<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | PARAMETER                               |                       | TEST CONDITI               | ONS | MIN | TYP  | MAX | UNIT |
|------|-----------------------------------------|-----------------------|----------------------------|-----|-----|------|-----|------|
| ENOB | Effective number of bits <sup>(2)</sup> | V <sub>R+</sub> = 2.5 | 5 V, V <sub>R</sub> = AVSS |     | 9.4 | 10.4 |     | bits |

- (1) See Table 5-32 for more information on internal reference performance and see *Designing With the MSP430FR58xx*, *FR59xx*, *FR68xx*, and *FR69xx ADC* for details on optimizing ADC performance for your application with the choice of internal versus external reference.
- (2) ENOB = (SINAD 1.76) / 6.02

Table 5-29 lists the dynamic performance characteristics of the ADC with using a 32.768-kHz clock.

## Table 5-29. 12-Bit ADC, Dynamic Performance With 32.768-kHz Clock

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      | 9 11 7                                  | <u> </u>                        |         | <u> </u> | ,         |     |     |     |      |
|------|-----------------------------------------|---------------------------------|---------|----------|-----------|-----|-----|-----|------|
|      | PARAMETER                               |                                 | TEST CO | NDITIONS |           | MIN | TYP | MAX | UNIT |
| ENOB | Effective number of bits <sup>(1)</sup> | Reduced performat 32.768 kHz, \ |         |          | ACLK LFXT |     | 10  |     | bits |

(1) ENOB = (SINAD - 1.76) / 6.02



Table 5-30 lists the temperature sensor and built-in  $V_{1/2}$  characteristics.

## Table 5-30. 12-Bit ADC, Temperature Sensor and Built-In $V_{1/2}$

|                             | PARAMETER                                                                                   | TEST CONDITIONS                                                    | V <sub>CC</sub> | MIN   | TYP | MAX   | UNIT  |
|-----------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|-------|-----|-------|-------|
| V <sub>SENSOR</sub>         | See <sup>(1) (2)</sup>                                                                      | ADC12ON = 1, ADC12TCMAP = 1,<br>$T_A = 0$ °C (see Figure 5-19)     |                 |       | 700 |       | mV    |
| TC <sub>SENSOR</sub>        | See (2)                                                                                     | ADC12ON = 1, ADC12TCMAP = 1                                        |                 |       | 2.5 |       | mV/°C |
| t <sub>SENSOR(sample)</sub> | Sample time required if<br>ADCTCMAP = 1 and channel<br>(MAX – 1) is selected <sup>(3)</sup> | ADC12ON = 1, ADC12TCMAP = 1,<br>Error of conversion result ≤ 1 LSB |                 | 30    |     |       | μs    |
| V <sub>1/2</sub>            | AVCC voltage divider for<br>ADC12BATMAP = 1 on MAX input<br>channel                         | ADC12ON = 1, ADC12BATMAP = 1                                       |                 | 47.5% | 50% | 52.5% |       |
| I <sub>V 1/2</sub>          | current for battery monitor during sample time                                              | ADC12ON = 1, ADC12BATMAP = 1                                       |                 |       | 38  | 72    | μΑ    |
| t <sub>V 1/2</sub> (sample) | Sample time required if<br>ADC12BATMAP = 1 and channel<br>MAX is selected <sup>(4)</sup>    | ADC12ON = 1, ADC12BATMAP = 1                                       |                 | 1.7   |     |       | μs    |

<sup>(1)</sup> The temperature sensor offset can be as much as ±30°C. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.

- (3) The typical equivalent impedance of the sensor is 250 kΩ. The sample time required includes the sensor on-time t<sub>SENSOR(on)</sub>.
- (4) The on-time t<sub>V 1/2(on)</sub> is included in the sampling time t<sub>V 1/2 (sample)</sub>; no additional on time is needed.



Figure 5-19. Typical Temperature Sensor Voltage

<sup>(2)</sup> The device descriptor structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each of the available reference voltage levels. The sensor voltage can be computed as V<sub>SENSOR</sub> \* (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.



Table 5-31 lists the external reference characteristics of the ADC.

# Table 5-31. 12-Bit ADC, External Reference<sup>(1)</sup>

|                                                                   | PARAMETER                                                                                                                                                   | TEST CONDITIONS                                                                                                                                                                                                                                                     | MIN  | MAX       | UNIT |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|
| V <sub>R+</sub>                                                   | Positive external reference voltage input VeREF+ or VeREF- based on ADC12 VRSEL bit                                                                         | $V_{R+} > V_{R-}$                                                                                                                                                                                                                                                   | 1.2  | $AV_{CC}$ | V    |
| V <sub>R-</sub>                                                   | Negative external reference voltage input<br>VeREF+ or VeREF- based on ADC12 VRSEL bit                                                                      | $V_{R+} > V_{R-}$                                                                                                                                                                                                                                                   | 0    | 1.2       | V    |
| $(V_{R+} - V_{R-})$                                               | Differential external reference voltage input                                                                                                               | $V_{R+} > V_{R-}$                                                                                                                                                                                                                                                   | 1.2  | $AV_{CC}$ | V    |
| f,                                                                |                                                                                                                                                             | $ \begin{array}{l} 1.2 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{AVCC}}, \text{V}_{\text{eREF-}} = 0 \text{ V} \\ \text{f}_{\text{ADC12CLK}} = 5 \text{ MHz, ADC12SHTx} = 1 \text{h,} \\ \text{ADC12DIF} = 0, \text{ADC12PWRMD} = 0 \end{array} $ |      | ±10       |      |
| Static input current singled ended input mode                     | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 0,~ADC12PWRMD = 01 \end{array}$ |                                                                                                                                                                                                                                                                     | ±2.5 | μА        |      |
| I <sub>VeREF+</sub>                                               | Static input current differential input mode                                                                                                                | $\begin{array}{l} 1.2 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{AVCC}}, \text{V}_{\text{eREF-}} = 0 \text{ V} \\ \text{f}_{\text{ADC12CLK}} = 5 \text{ MHz, ADC12SHTx} = 1 \text{h,} \\ \text{ADC12DIF} = 1, \text{ADC12PWRMD} = 0 \end{array}$   |      | ±20       |      |
| l <sub>VeREF</sub> - Static input current differential input mode |                                                                                                                                                             | $\begin{array}{l} 1.2~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V\\ f_{ADC12CLK} = 5~MHz,~ADC12SHTx = 8h,\\ ADC12DIF = 1,~ADC12PWRMD = 1 \end{array}$                                                                                                          |      | ±5        | uA   |
| I <sub>VeREF+</sub>                                               | Peak input current with single ended input                                                                                                                  | $0 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{ADC12DIF} = 0$                                                                                                                                                                           |      | 1.5       | mA   |
| I <sub>VeREF+</sub>                                               | Peak input current with differential input                                                                                                                  | $0 \text{ V} \le V_{\text{eREF+}} \le V_{\text{AVCC}}, \text{ ADC12DIF} = 1$                                                                                                                                                                                        |      | 3         | mA   |
| C <sub>VeREF+/-</sub>                                             | Capacitance at VeREF+ or VeREF- terminal                                                                                                                    | See (2)                                                                                                                                                                                                                                                             | 10   |           | μF   |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

<sup>(2)</sup> Two decoupling capacitors, 10 μF and 470 nF, should be connected to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_B. See also the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide.



### 5.12.9 REF Module

Table 5-32 lists the characteristics of the built-in voltage reference.

## Table 5-32. REF, Built-In Reference

|                           | PARAMETER                                         | TEST CONDITIONS                                                                                                                                               | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT  |
|---------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|------|-------|-------|
|                           |                                                   | REFVSEL = {2} for 2.5 V, REFON = 1                                                                                                                            | 2.7 V           |       | 2.5  | ±1.5% |       |
| $V_{REF+}$                | Positive built-in reference                       | REFVSEL = {1} for 2.0 V, REFON = 1                                                                                                                            | 2.2 V           |       | 2.0  | ±1.5% | ٧     |
|                           | voltage output                                    | REFVSEL = {0} for 1.2 V, REFON = 1                                                                                                                            | 1.8 V           |       | 1.2  | ±1.8% | 1     |
| Noise                     | RMS noise at VREF <sup>(1)</sup>                  | From 0.1 Hz to 10 Hz, REFVSEL = {0}                                                                                                                           |                 |       | 110  | 600   | μV    |
| V <sub>OS_BUF_INT</sub>   | VREF ADC BUF_INT buffer offset <sup>(2)</sup>     | $T_A = 25^{\circ}\text{C}$ , ADC ON, REFVSEL = $\{0\}$ , REFON = 1, REFOUT = 0                                                                                |                 | -12   |      | +12   | mV    |
| V <sub>OS_BUF_EXT</sub>   | VREF ADC BUF_EXT buffer offset <sup>(2)</sup>     | T <sub>A</sub> = 25°C, REFVSEL = {0}, REFOUT = 1, REFON = 1 or ADC ON                                                                                         |                 | -12   |      | +12   | mV    |
|                           | AVCC minimum voltage,                             | REFVSEL = {0} for 1.2 V                                                                                                                                       |                 | 1.8   |      |       |       |
| $AV_{CC(min)}$            | Positive built-in reference                       | REFVSEL = {1} for 2.0 V                                                                                                                                       |                 | 2.2   |      |       | V     |
|                           | active                                            | REFVSEL = {2} for 2.5 V                                                                                                                                       |                 | 2.7   |      |       |       |
| I <sub>REF+</sub>         | Operating supply current into AVCC terminal (3)   | REFON = 1                                                                                                                                                     | 3 V             |       | 8    | 15    | μΑ    |
|                           |                                                   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0,                                                                                                      |                 |       | 225  | 355   |       |
|                           |                                                   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 0                                                                                                       | 3 V             |       | 1030 | 1660  | μΑ    |
| I <sub>REF+_ADC_BUF</sub> | Operating supply current into AVCC terminal (3)   | ADC ON, REFOUT = 0, REFVSEL = {0, 1, 2}, ADC12PWRMD = 1                                                                                                       |                 |       | 120  | 185   |       |
|                           |                                                   | ADC ON, REFOUT = 1, REFVSEL = {0, 1, 2}, ADC12PWRMD = 1                                                                                                       |                 |       | 545  | 895   |       |
|                           |                                                   | ADC OFF, REFON = 1, REFOUT = 1,<br>REFVSEL = {0, 1, 2}                                                                                                        |                 |       | 1085 | 1780  | †     |
| I <sub>O(VREF+)</sub>     | VREF maximum load current, VREF+ terminal         | REFVSEL = {0, 1, 2}, AVCC = AVCC(min) for each reference level, REFON = REFOUT = 1                                                                            |                 | -1000 |      | +10   | μA    |
| ΔVout/Δlo<br>(VREF+)      | Load-current regulation,<br>VREF+ terminal        | REFVSEL = $\{0, 1, 2\}$ ,<br>$I_{O(VREF+)} = +10 \mu A \text{ or } -1000 \mu A$ ,<br>$AV_{CC} = AV_{CC(min)}$ for each reference level,<br>REFON = REFOUT = 1 |                 |       |      | 2500  | μV/mA |
| C <sub>VREF+/-</sub>      | Capacitance at VREF+ and VREF- terminals          | REFON = REFOUT = 1                                                                                                                                            |                 | 0     |      | 100   | pF    |
| TC <sub>REF+</sub>        | Temperature coefficient of built-in reference     | REFVSEL = $\{0, 1, 2\}$ , REFON = REFOUT = 1,<br>T <sub>A</sub> = $-40$ °C to $85$ °C <sup>(4)</sup>                                                          |                 |       | 18   | 50    | ppm/K |
| PSRR_DC                   | Power supply rejection ratio (DC)                 | $AV_{CC} = AV_{CC(min)}$ to $AV_{CC(max)}$ , $T_A = 25$ °C,<br>REFVSEL = {0, 1, 2}, REFON = REFOUT = 1                                                        |                 |       | 120  | 400   | μV/V  |
| PSRR_AC                   | Power supply rejection ratio (AC)                 | dAV <sub>CC</sub> = 0.1 V at 1 kHz                                                                                                                            |                 |       | 3.0  |       | mV/V  |
| t <sub>SETTLE</sub>       | Settling time of reference voltage <sup>(5)</sup> | $AV_{CC} = AV_{CC \text{ (min)}} \text{ to } AV_{CC \text{(max)}},$<br>$REFVSEL = \{0, 1, 2\}, REFON = 0 \rightarrow 1$                                       |                 |       | 75   | 80    | μs    |

<sup>(1)</sup> Internal reference noise affects ADC performance when ADC uses internal reference. See <u>Designing With the MSP430FR59xx and MSP430FR58xx ADC</u> for details on optimizing ADC performance for your application with the choice of internal versus external reference.

<sup>(2)</sup> Buffer offset affects ADC gain error and thus total unadjusted error.

<sup>(3)</sup> The internal reference current is supplied through the AVCC terminal.

<sup>(4)</sup> Calculated using the box method: (MAX(-40°C to 85°C) – MIN(-40°C to 85°C)) / MIN(-40°C to 85°C)/(85°C – (-40°C)).

<sup>(5)</sup> The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB.



# 5.12.10 Comparator

Table 5-33 lists the characteristics of the comparator.

## Table 5-33. Comparator\_E

|                                   | PARAMETER                                                         | TEST CONDITIONS                                                                                          | V <sub>cc</sub> | MIN                        | TYP                      | MAX                        | UNIT |  |
|-----------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|------|--|
|                                   |                                                                   | CEPWRMD = 00, CEON = 1,<br>CERSx = 00 (fast)                                                             |                 |                            | 11                       | 20                         |      |  |
| 1                                 | Comparator operating supply current into AVCC, excludes           | CEPWRMD = 01, CEON = 1,<br>CERSx = 00 (medium)                                                           | 2.2 V,          |                            | 9                        | 17                         | μA   |  |
| I <sub>AVCC_COMP</sub>            | reference resistor ladder                                         | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 30°C                                      | 3.0 V           |                            |                          | 0.5                        | μΑ   |  |
|                                   |                                                                   | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 85°C                                      |                 |                            |                          | 1.3                        |      |  |
|                                   | Quiescent current of resistor                                     | CEREFLx = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 0                                           | 2.2 V,          |                            | 12                       | 15                         |      |  |
| I <sub>AVCC_REF</sub>             | ladder into AVCC, including<br>REF module current                 | CEREFLx = 01, CERSx = 10, REFON = 0,<br>CEON = 0, CEREFACC = 1                                           | 3.0 V           |                            | 5                        | 7                          | μA   |  |
|                                   |                                                                   | CERSx = 11, CEREFLx = 01, CEREFACC = 0                                                                   | 1.8 V           | 1.17                       | 1.2                      | 1.23                       |      |  |
|                                   |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 0                                                                   | 2.2 V           | 1.92                       | 2.0                      | 2.08                       |      |  |
| .,                                | 5.                                                                | CERSx = 11, CEREFLx = 11, CEREFACC = 0                                                                   | 2.7 V           | 2.40                       | 2.5                      | 2.60                       | .,   |  |
| V <sub>REF</sub>                  | Reference voltage level                                           | CERSx = 11, CEREFLx = 01, CEREFACC = 1                                                                   | 1.8 V           | 1.10                       | 1.2                      | 1.245                      | V    |  |
|                                   |                                                                   | CERSx = 11, CEREFLx = 10, CEREFACC = 1                                                                   | 2.2 V           | 1.90                       | 2.0                      | 2.08                       |      |  |
|                                   |                                                                   | CERSx = 11, CEREFLx = 11, CEREFACC = 1                                                                   | 2.7 V           | 2.35                       | 2.5                      | 2.60                       |      |  |
| V <sub>IC</sub>                   | Common-mode input range                                           |                                                                                                          |                 | 0                          |                          | V <sub>CC</sub> – 1        | V    |  |
|                                   |                                                                   | CEPWRMD = 00                                                                                             |                 | -32                        |                          | 32                         |      |  |
| V <sub>OFFSET</sub>               | Input offset voltage                                              | CEPWRMD = 01                                                                                             |                 | -32                        |                          | 32                         | mV   |  |
|                                   |                                                                   | CEPWRMD = 10                                                                                             |                 | -30                        |                          | 30                         |      |  |
|                                   | CEPWRMD = 00 or CEPWRMD = 01                                      |                                                                                                          |                 | 9                          |                          | _                          |      |  |
| C <sub>IN</sub> Input capacitance |                                                                   | CEPWRMD = 10                                                                                             |                 |                            | 9                        |                            | pF   |  |
| _                                 |                                                                   | On (switch closed)                                                                                       |                 |                            | 1                        | 3                          | kΩ   |  |
| R <sub>SIN</sub>                  | Series input resistance                                           | Off (switch open)                                                                                        |                 | 50                         |                          |                            | МΩ   |  |
|                                   |                                                                   | CEPWRMD = 00, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            | 260                      | 330                        |      |  |
| t <sub>PD</sub>                   | Propagation delay, response time                                  | CEPWRMD = 01, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            | 350                      | 460                        | ns   |  |
|                                   | ume                                                               | CEPWRMD = 10, CEF = 0, Overdrive ≥ 20 mV                                                                 |                 |                            |                          | 15                         | μs   |  |
|                                   |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 00                                           |                 |                            | 700                      | 1000                       | ns   |  |
|                                   | Propagation delay with filter                                     | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 01                                           |                 |                            | 1.0                      | 1.8                        |      |  |
| t <sub>PD,filter</sub>            | active                                                            | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 10                                           |                 |                            | 2.0                      | 3.5                        | μs   |  |
|                                   |                                                                   | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 11                                           |                 |                            | 4.0                      | 7.0                        |      |  |
|                                   |                                                                   | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $00$               |                 |                            | 0.9                      | 1.5                        |      |  |
| t <sub>EN_CMP</sub> Comparator    | Comparator enable time                                            | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $01$               |                 |                            | 0.9                      | 1.5                        | μs   |  |
|                                   |                                                                   | CEON = $0 \rightarrow 1$ , VIN+, VIN- from pins,<br>Overdrive $\geq 20$ mV, CEPWRMD = $10$               |                 |                            | 15                       | 100                        |      |  |
| t <sub>EN_CMP_VREF</sub>          | Comparator and reference ladder and reference voltage enable time | CEON = 0 $\rightarrow$ 1, CEREFLX = 10, CERSx = 10 or 11, CEREF0 = CEREF1 = 0x0F, Overdrive $\geq$ 20 mV |                 |                            | 350                      | 1500                       | μs   |  |
| V <sub>CE_REF</sub>               | Reference voltage for a given tap                                 | VIN = reference into resistor ladder, n = 0 to 31                                                        |                 | VIN ×<br>(n + 0.5)<br>/ 32 | VIN x<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.5)<br>/ 32 | V    |  |



#### 5.12.11 FRAM Controller

Table 5-34 lists the characteristics of the FRAM.

#### Table 5-34. FRAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                  | PARAMETER                  | TEST<br>CONDITIONS  | MIN              | TYP MAX                                | UNIT   |
|----------------------------------|----------------------------|---------------------|------------------|----------------------------------------|--------|
|                                  | Read and write endurance   |                     | 10 <sup>15</sup> |                                        | cycles |
|                                  |                            | $T_J = 25^{\circ}C$ | 100              |                                        |        |
| t <sub>Retention</sub> Data rete | Data retention duration    | $T_J = 70^{\circ}C$ | 40               |                                        | years  |
|                                  |                            | $T_J = 85^{\circ}C$ | 10               |                                        |        |
| I <sub>WRITE</sub>               | Current to write into FRAM |                     |                  | I <sub>READ</sub> <sup>(1)</sup>       | nA     |
| I <sub>ERASE</sub>               | Erase current              |                     |                  | N/A <sup>(2)</sup>                     | nA     |
| t <sub>WRITE</sub>               | Write time                 |                     |                  | t <sub>READ</sub> <sup>(3)</sup>       | ns     |
|                                  | Read time, $NWAITSx = 0$   |                     |                  | 1 / f <sub>SYSTEM</sub> <sup>(4)</sup> | 20     |
| t <sub>READ</sub>                | Read time, NWAITSx = 1     |                     |                  | 2 / f <sub>SYSTEM</sub> <sup>(4)</sup> | ns     |

<sup>(1)</sup> Writing to FRAM does not require a setup sequence or additional power when compared to reading from FRAM. The FRAM read current I<sub>READ</sub> is included in the active mode current consumption numbers I<sub>AM,FRAM</sub>.

# 5.12.12 Emulation and Debug

Table 5-35 lists the characteristics of the JTAG and Spy-Bi-Wire interface.

# Table 5-35. JTAG and Spy-Bi-Wire Interface

|                                 | PARAMETER                                                                                                           | TEST<br>CONDITIONS | MIN  | TYP | MAX | UNIT |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|------|-----|-----|------|
| I <sub>JTAG</sub>               | Supply current adder when JTAG active (but not clocked)                                                             | 2.2 V, 3.0 V       |      | 40  | 100 | μΑ   |
| f <sub>SBW</sub>                | Spy-Bi-Wire input frequency                                                                                         | 2.2 V, 3.0 V       | 0    |     | 10  | MHz  |
| t <sub>SBW,Low</sub>            | Spy-Bi-Wire low clock pulse duration                                                                                | 2.2 V, 3.0 V       | 0.04 |     | 15  | μS   |
| t <sub>SBW, En</sub>            | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) <sup>(1)</sup>                                |                    |      |     | 110 | μS   |
| t <sub>SBW,Rst</sub>            | Spy-Bi-Wire return to normal operation time                                                                         |                    | 15   |     | 100 | μS   |
|                                 | TOV input fragues A vine ITAC(2)                                                                                    | 2.2 V              | 0    |     | 16  | MHz  |
| f <sub>TCK</sub>                | TCK input frequency, 4-wire JTAG (2)                                                                                | 3.0 V              | 0    |     | 16  | MHz  |
| R <sub>internal</sub>           | Internal pulldown resistance on TEST                                                                                | 2.2 V, 3.0 V       | 20   | 35  | 50  | kΩ   |
| f <sub>TCLK</sub>               | TCLK/MCLK frequency during JTAG access, no FRAM access (limited by f <sub>SYSTEM</sub> )                            |                    |      |     | 16  | MHz  |
| t <sub>TCLK,Low/High</sub>      | TCLK low or high clock pulse duration, no FRAM access                                                               |                    |      |     | 25  | ns   |
| f <sub>TCLK,FRAM</sub>          | TCLK/MCLK frequency during JTAG access, including FRAM access (limited by $f_{ m SYSTEM}$ with no FRAM wait states) |                    |      |     | 4   | MHz  |
| t <sub>TCLK,FRAM,Low/High</sub> | TCLK low or high clock pulse duration, including FRAM accesses                                                      |                    |      |     | 100 | ns   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire and BSL interfaces must wait for the t<sub>SBW,En</sub> time after the first transition of the TEST/SBWTCK pin (low to high), before the second transition of the pin (high to low) during the entry sequence.

<sup>(2)</sup> N/A = not applicable. FRAM does not require a special erase sequence.

<sup>(3)</sup> Writing into FRAM is as fast as reading.

<sup>(4)</sup> The maximum read (and write) speed is specified by f<sub>SYSTEM</sub> using the appropriate wait state settings (NWAITSx).

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



# 6 Detailed Description

#### 6.1 Overview

The Texas Instruments MSP430FR597x(1) and MSP430FR587x(1) family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals. The architecture, combined with seven low-power modes is optimized to achieve extended battery life for example in portable measurement applications. The devices features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The devices are microcontroller configurations with up to five 16-bit timers, a comparator, eUSCIs that support UART, SPI, and I<sup>2</sup>C, a hardware multiplier, an AES accelerator, DMA, an RTC module with alarm capabilities, up to 52 I/O pins, and a high-performance 12-bit ADC.

#### 6.2 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data. CPUxV2 can also operate on address-word data (20-bit).



www.ti.com

# 6.3 Operating Modes

The device has one active mode and seven software selectable low-power modes of operation (see Table 6-1). An interrupt event can wake up the device from low-power modes LPM0 to LPM4, service the request, and restore back to the low-power mode on return from the interrupt program. Low-power modes LPM3.5 and LPM4.5 disable the core supply to minimize power consumption.

**Table 6-1. Operating Modes** 

| MODE                              | А             | M                   | LPM0                | LPM1                | LPM2                     | LPM3                     | LPM4                    | LPM3.5       | LPN                  | И4.5                       |
|-----------------------------------|---------------|---------------------|---------------------|---------------------|--------------------------|--------------------------|-------------------------|--------------|----------------------|----------------------------|
|                                   | Active        | Active,<br>FRAM Off | CPU Off (2)         | CPU Off             | Standby                  | Standby                  | Off                     | RTC Only     | Shutdown<br>With SVS | Shutdown<br>Without<br>SVS |
| Maximum system clock              | 16            | MHz                 | 16 MHz              | 16 MHz              | 50 kHz                   | 50 kHz                   | 0 (3)                   | 50 kHz       | 0                    | (3)                        |
| Typical current consumption, 25°C | 103<br>µA/MHz | 65 μA/MHz           | 75 μA at<br>1 MHz   | 40 μA at<br>1 MHz   | 0.9 μΑ                   | 0.4 μΑ                   | 0.3 μΑ                  | 0.35 μΑ      | 0.2 μΑ               | 0.02 μΑ                    |
| Typical wake-up time              | N             | I/A                 | instant.            | 6 µs                | 6 µs                     | 7 µs                     | 7 µs                    | 250 µs       | 250 µs               | 1000 µs                    |
| Wake-up events                    | N             | I/A                 | all                 | all                 | LF<br>RTC<br>I/O<br>Comp | LF<br>RTC<br>I/O<br>Comp | I/O<br>Comp             | RTC<br>I/O   | I/                   | 0                          |
| CPU                               | C             | n                   | off                 | off                 | off                      | off                      | off                     | reset        | res                  | set                        |
| FRAM                              | on            | off <sup>(1)</sup>  | standby (or off     | off                 | off                      | off                      | off                     | off          | 0                    | off                        |
| High-frequency peripherals        | avai          | lable               | available           | available           | off                      | off                      | off                     | reset        | res                  | set                        |
| Low-frequency peripherals         | avai          | lable               | available           | available           | available                | available (4)            | off                     | RTC          | res                  | set                        |
| Unclocked peripherals (5)         | avai          | lable               | available           | available           | available                | available (4)            | available (4)           | reset        | res                  | set                        |
| MCLK                              | c             | n                   | off                 | off                 | off                      | off                      | off                     | off          | 0                    | off                        |
| SMCLK                             | opt           | t. <sup>(6)</sup>   | opt. <sup>(6)</sup> | opt. <sup>(6)</sup> | off                      | off                      | off                     | off          | 0                    | off                        |
| ACLK                              | C             | on                  | on                  | on                  | on                       | on                       | off                     | off          | 0                    | off                        |
| Full retention                    | y             | es                  | yes                 | yes                 | yes                      | yes <sup>(7)</sup>       | yes <sup>(7)</sup>      | no           | n                    | 10                         |
| SVS                               | alw           | /ays                | always              | always              | optional (8)             | optional <sup>(8)</sup>  | optional <sup>(8)</sup> | optional (8) | on <sup>(9)</sup>    | off <sup>(10)</sup>        |
| Brownout                          | alw           | <i>ı</i> ays        | always              | always              | always                   | always                   | always                  | always       | alw                  | ays                        |

<sup>(1)</sup> FRAM disabled in FRAM controller

<sup>(2)</sup> Disabling the FRAM through the FRAM controller decreases the LPM current consumption, but the wake-up time can increase. If the wakeup is for FRAM access (for example, to fetch an interrupt vector), wake-up time is increased. If the wakeup is for an operation that does not access FRAM (for example, DMA transfer to RAM), wake-up time is not increased.

All clocks disabled

<sup>(4)</sup> See Section 6.3.2, which describes the use of peripherals in LPM3 and LPM4.

<sup>(5) &</sup>quot;Unclocked peripherals" are peripherals that do not require a clock source to operate; for example, the comparator and REF, or the eUSCI when operated as an SPI slave.

<sup>(6)</sup> Controlled by SMCLKOFF

<sup>(7)</sup> Using the RAM Controller, the RAM can be completely powered down to save leakage; however, all data is lost.

<sup>(8)</sup> Activated SVS (SVSHE = 1) results in higher current consumption. SVS not included in typical current consumption.

<sup>(9)</sup> SVSHE = 1

<sup>(10)</sup> SVSHE = 0



## 6.3.1 Peripherals in Low-Power Modes

Peripherals can be in different states that affect which power mode the device can enter. The states depend on the operational modes of the peripherals (see Table 6-2). The states are:

- A peripheral is in a "high-frequency state" if it requires or uses a clock with a "high" frequency of more than 50 kHz.
- A peripheral is in a "low-frequency state" if it requires or uses a clock with a "low" frequency of 50 kHz or less.
- A peripheral is in an "unclocked state" if it does not require or use an internal clock.

If the CPU requests a power mode that does not support the current state of all active peripherals, the device does not enter the requested power mode. The device instead enters a power mode that still supports the current state of the peripherals, except if an external clock is used. If an external clock is used, the application must use the correct frequency range for the requested power mode.

Table 6-2. Peripheral States

| PERIPHERAL                               | IN HIGH-FREQUENCY STATE <sup>(1)</sup>                | IN LOW-FREQUENCY STATE <sup>(2)</sup>                   | IN UNCLOCKED STATE <sup>(3)</sup>                                |
|------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------|
| WDT                                      | Clocked by SMCLK                                      | Clocked by ACLK                                         | Not applicable                                                   |
| DMA <sup>(4)</sup>                       | Not applicable                                        | Not applicable                                          | Waiting for a trigger                                            |
| RTC_C                                    | Not applicable                                        | Clocked by LFXT                                         | Not applicable                                                   |
| Timer_A TAx                              | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or<br>clocked by external clock ≤50 kHz | Clocked by external clock ≤50 kHz                                |
| Timer_B TBx                              | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or<br>clocked by external clock ≤50 kHz | Clocked by external clock ≤50 kHz                                |
| eUSCI_Ax in UART mode                    | Clocked by SMCLK                                      | Clocked by ACLK                                         | Waiting for first edge of START bit.                             |
| eUSCI_Ax in SPI master mode              | Clocked by SMCLK                                      | Clocked by ACLK                                         | Not applicable                                                   |
| eUSCI_Ax in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                       | Clocked by external clock ≤50 kHz                                |
| eUSCI_Bx in I <sup>2</sup> C master mode | Clocked by SMCLK or clocked by external clock >50 kHz | Clocked by ACLK or<br>clocked by external clock ≤50 kHz | Not applicable                                                   |
| eUSCI_Bx in I <sup>2</sup> C slave mode  | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                       | Waiting for START condition or clocked by external clock ≤50 kHz |
| eUSCI_Bx in SPI<br>master mode           | Clocked by SMCLK                                      | Clocked by ACLK                                         | Not applicable                                                   |
| eUSCI_Bx in SPI slave mode               | Clocked by external clock >50 kHz                     | Clocked by external clock ≤50 kHz                       | Clocked by external clock ≤50 kHz                                |
| ADC12_B                                  | Clocked by SMCLK or by MODOSC                         | Clocked by ACLK                                         | Waiting for a trigger                                            |
| REF_A                                    | Not applicable                                        | Not applicable                                          | Always                                                           |
| COMP_E                                   | Not applicable                                        | Not applicable                                          | Always                                                           |
| CRC <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                          | Not applicable                                                   |
| MPY <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                          | Not applicable                                                   |
| AES <sup>(5)</sup>                       | Not applicable                                        | Not applicable                                          | Not applicable                                                   |

<sup>(1)</sup> Peripherals are in a state that requires or uses a clock with a "high" frequency of more than 50 kHz.

<sup>(2)</sup> Peripherals are in a state that requires or uses a clock with a "low" frequency of 50 kHz or less.

<sup>(3)</sup> Peripherals are in a state that does not require or does not use an internal clock.

<sup>(4)</sup> The DMA always transfers data in active mode but can wait for a trigger in any low-power mode. A DMA trigger during a low-power mode causes a temporary transition into active mode for the time of the transfer.

<sup>(5)</sup> This peripheral operates during active mode only and delays the transition into a low-power mode until its operation is completed.



# 6.3.2 Idle Currents of Peripherals in LPM3 and LPM4

Most peripherals can be activated to be operational in LPM3 if clocked by ACLK. Some modules are even operational in LPM4 because they do not require a clock to operate (for example, the comparator). Activating a peripheral in LPM3 or LPM4 increases the current consumption due to its active supply current contribution but also due to an additional idle current. To limit the idle current adder, certain peripherals are group together. To achieve optimal current consumption, try to use modules within one group and to limit the number of groups with active modules. Table 6-3 lists the grouping. Modules not listed in this table are either already included in the standard LPM3 current consumption specifications or cannot be used in LPM3 or LPM4.

The idle current adder is very small at room temperature (25°C) but increases at high temperatures (85°C); see the I<sub>IDLE</sub> current parameters in Section 5.7 for details.

 Group A
 Group B
 Group C

 Timer TA0
 Timer TA2
 Timer TA3

 Timer TA1
 Timer B0
 eUSCI\_A1

 Comparator
 eUSCI\_A0

 ADC12\_B
 eUSCI\_B0

 REF\_A
 eUSCI\_B1

Table 6-3. Peripheral Groups

# 6.4 Interrupt Vector Table and Signatures

The interrupt vectors, the power-up start address, and signatures are in the address range 0FFFFh to 0FF80h. Table 6-4 summarizes the content of this address range.

The power-up start address or reset vector is at 0FFFFh to 0FFFEh. It contains the 16-bit address pointing to the start address of the application program.

The interrupt vectors start at 0FFFDh extending to lower addresses. Each vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

The vectors programmed into the address range from 0FFFFh to 0FFE0h are used as BSL password (if enabled by the corresponding signature)

The signatures are at 0FF80h extending to higher addresses. Signatures are evaluated during device start-up. Starting from address 0FF88h extending to higher addresses a JTAG password can programmed. The password can extend into the interrupt vector locations using the interrupt vector addresses as additional bits for the password.

See the chapter System Resets, Interrupts, and Operating Modes, System Control Module (SYS) in the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide for details.



## Table 6-4. Interrupt Sources, Flags, Vectors, and Signatures

| INTERRUPT SOURCE                                                                                                                                                                                                                                         | INTERRUPT FLAG                                                                                                                                                                                                                            | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| System Reset Power-up, Brownout, Supply Supervisor External Reset RST Watchdog time-out (watchdog mode) WDT, FRCTL MPU, CS, PMM password violation FRAM uncorrectable bit error detection FRAM access time error MPU segment violation Software POR, BOR | SVSHIFG PMMRSTIFG WDTIFG WDTIFG WDTPW, FRCTLPW, MPUPW, CSPW, PMMPW UBDIFG ACCTEIFG MPUSEGIIFG, MPUSEG2IFG, MPUSEG3IFG PMMPORIFG, PMMBORIFG (SYSRSTIV) (1) (2)                                                                             | Reset               | OFFFEh          | Highest  |
| System NMI Vacant memory access JTAG mailbox FRAM bit error detection MPU segment violation                                                                                                                                                              | VMAIFG JMBNIFG, JMBOUTIFG CBDIFG, UBDIFG MPUSEGIIFG, MPUSEG2IFG, MPUSEG3IFG (SYSSNIV) (1) (3)                                                                                                                                             | (Non)maskable       | 0FFFCh          |          |
| <b>User NMI</b><br>External NMI<br>Oscillator Fault                                                                                                                                                                                                      | NMIIFG, OFIFG<br>(SYSUNIV) <sup>(1)</sup> <sup>(3)</sup>                                                                                                                                                                                  | (Non)maskable       | 0FFFAh          |          |
| Comparator_E                                                                                                                                                                                                                                             | Comparator_E interrupt flags<br>(CEIV) <sup>(1)</sup>                                                                                                                                                                                     | Maskable            | 0FFF8h          |          |
| Timer_B TB0                                                                                                                                                                                                                                              | TB0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFF6h          |          |
| Timer_B TB0                                                                                                                                                                                                                                              | TB0CCR1.CCIFG to TB0CCR6.CCIFG,<br>TB0CTL.TBIFG<br>(TB0IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFF4h          |          |
| Watchdog Timer<br>(Interval Timer Mode)                                                                                                                                                                                                                  | WDTIFG                                                                                                                                                                                                                                    | Maskable            | 0FFF2h          |          |
| Reserved                                                                                                                                                                                                                                                 | Reserved                                                                                                                                                                                                                                  | Maskable            | 0FFF0h          |          |
| eUSCI_A0 Receive or Transmit                                                                                                                                                                                                                             | UCA0IFG: UCRXIFG, UCTXIFG (SPI mode) UCA0IFG:UCSTTIFG, UCTXCPTIFG, UCRXIFG, UCTXIFG (UART mode) (UCA0IV) <sup>(1)</sup>                                                                                                                   | Maskable            | 0FFEEh          |          |
| eUSCI_B0 Receive or Transmit                                                                                                                                                                                                                             | UCB0IFG: UCRXIFG, UCTXIFG (SPI mode) UCB0IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) (UCB0IV) <sup>(1)</sup> | Maskable            | 0FFECh          |          |
| ADC12_B                                                                                                                                                                                                                                                  | ADC12IFG0 to ADC12IFG31<br>ADC12LOIFG, ADC12INIFG, ADC12HIIFG,<br>ADC12RDYIFG, ADC12OVIFG, ADC12TOVIFG<br>(ADC12IV) <sup>(1) (4)</sup>                                                                                                    | Maskable            | 0FFEAh          |          |
| Timer_A TA0                                                                                                                                                                                                                                              | TA0CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFE8h          |          |
| Timer_A TA0                                                                                                                                                                                                                                              | TA0CCR1.CCIFG to TA0CCR2.CCIFG,<br>TA0CTL.TAIFG<br>(TA0IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFE6h          |          |
| eUSCI_A1 receive or transmit                                                                                                                                                                                                                             | UCA1IFG:UCRXIFG, UCTXIFG (SPI mode) UCA1IFG:UCSTTIFG, UCTXCPTIFG, UCRXIFG, UCTXIFG (UART mode) (UCA1IV) <sup>(1)</sup>                                                                                                                    | Maskable            | 0FFE4h          |          |

<sup>(1)</sup> Multiple source flags

<sup>(1)</sup> Multiple source liggs(2) A reset is generated if the CPU tries to fetch instructions from within peripheral space

<sup>(3) (</sup>Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

<sup>(4)</sup> Only on devices with ADC, otherwise reserved.



## Table 6-4. Interrupt Sources, Flags, Vectors, and Signatures (continued)

| INTERRUPT SOURCE                                           | INTERRUPT FLAG                                                                                                                                                                                                                            | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------|
| eUSCI_B1 receive or transmit<br>(Reserved on MSP430FR592x) | UCB1IFG: UCRXIFG, UCTXIFG (SPI mode) UCB1IFG: UCALIFG, UCNACKIFG, UCSTTIFG, UCSTPIFG, UCRXIFG0, UCTXIFG0, UCRXIFG1, UCTXIFG1, UCRXIFG2, UCTXIFG2, UCRXIFG3, UCTXIFG3, UCCNTIFG, UCBIT9IFG (I <sup>2</sup> C mode) (UCB1IV) <sup>(1)</sup> | Maskable            | 0FFE2h          |          |
| DMA                                                        | DMA0CTL.DMAIFG, DMA1CTL.DMAIFG,<br>DMA2CTL.DMAIFG<br>(DMAIV) <sup>(1)</sup>                                                                                                                                                               | Maskable            | 0FFE0h          |          |
| Timer_A TA1                                                | TA1CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFDEh          |          |
| Timer_A TA1                                                | TA1CCR1.CCIFG to TA1CCR2.CCIFG,<br>TA1CTL.TAIFG<br>(TA1IV) <sup>(1)</sup>                                                                                                                                                                 | Maskable            | 0FFDCh          |          |
| I/O Port P1                                                | P1IFG.0 to P1IFG.7<br>(P1IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFDAh          |          |
| Timer_A TA2                                                | TA2CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFD8h          |          |
| Timer_A TA2                                                | TA2CCR1.CCIFG<br>TA2CTL.TAIFG<br>(TA2IV) <sup>(1)</sup>                                                                                                                                                                                   | Maskable            | 0FFD6h          |          |
| I/O Port P2                                                | P2IFG.0 to P2IFG.3<br>(P2IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFD4h          |          |
| Timer_A TA3                                                | TA3CCR0.CCIFG                                                                                                                                                                                                                             | Maskable            | 0FFD2h          |          |
| Timer_A TA3                                                | TA3CCR1.CCIFG<br>TA3CTL.TAIFG<br>(TA3IV) <sup>(1)</sup>                                                                                                                                                                                   | Maskable            | 0FFD0h          |          |
| I/O Port P3                                                | P3IFG.0 to P3IFG.7<br>(P3IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFCEh          |          |
| I/O Port P4                                                | P4IFG.2 to P4IFG.7<br>(P4IV) <sup>(1)</sup>                                                                                                                                                                                               | Maskable            | 0FFCCh          |          |
| Reserved                                                   |                                                                                                                                                                                                                                           |                     | 0FFCAh          |          |
| RTC_C                                                      | RTCRDYIFG, RTCTEVIFG, RTCAIFG,<br>RT0PSIFG, RT1PSIFG, RTCOFIFG<br>(RTCIV) <sup>(1)</sup>                                                                                                                                                  | Maskable            | 0FFC8h          |          |
| AES                                                        | AESRDYIFG                                                                                                                                                                                                                                 | Maskable            | 0FFC6h          | Lowest   |
|                                                            |                                                                                                                                                                                                                                           |                     | 0FFC4h          |          |
| Reserved                                                   | Reserved (5)                                                                                                                                                                                                                              |                     | :<br>0FF8Ch     |          |
|                                                            | IP Encapsulation Signature2 (5)                                                                                                                                                                                                           |                     | 0FF8Ah          |          |
|                                                            | IP Encapsulation Signature1 (5) (7)                                                                                                                                                                                                       |                     | 0FF88h          |          |
| O: (6)                                                     | BSL Signature2                                                                                                                                                                                                                            |                     | 0FF86h          |          |
| Signatures (6)                                             | BSL Signature1                                                                                                                                                                                                                            |                     | 0FF84h          |          |
|                                                            | JTAG Signature2                                                                                                                                                                                                                           |                     | 0FF82h          |          |
|                                                            | JTAG Signature1                                                                                                                                                                                                                           |                     | 0FF80h          |          |

<sup>(5)</sup> May contain a JTAG password required to enable JTAG access to the device.

<sup>(6)</sup> Signatures are evaluated during device start-up. See the System Resets, Interrupts, and Operating Modes, System Control Module (SYS) chapter in the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide for details.

<sup>(7)</sup> Must not contain 0AAAAh if used as JTAG password.



# 6.5 Bootloader (BSL)

The BSL enables programming of the FRAM or RAM using a UART serial interface (FRxxxx devices) or an I<sup>2</sup>C interface (FRxxxx1 devices). Access to the device memory through the BSL is protected by an user-defined password. Use of the BSL requires four pins as shown in Table 6-5. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see MSP430 FRAM Device Bootloader (BSL) User's Guide

Table 6-5. BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION                                       |
|-----------------|----------------------------------------------------|
| RST/NMI/SBWTDIO | Entry sequence signal                              |
| TEST/SBWTCK     | Entry sequence signal                              |
| BSL_TX          | Devices with UART BSL (FRxxxx): Data transmit      |
| BSL_RX          | Devices with UART BSL (FRxxxx): Data receive       |
| BSL_DAT         | Devices with I <sup>2</sup> C BSL (FRxxxx1): Data  |
| BSL_CLK         | Devices with I <sup>2</sup> C BSL (FRxxxx1): Clock |
| VCC             | Power supply                                       |
| VSS             | Ground supply                                      |

# 6.6 JTAG Operation

#### 6.6.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface, which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-6 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For a complete description of the features of the JTAG interface and its implementation, see MSP430 Programming With the JTAG Interface.

Table 6-6. JTAG Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                    |
|-----------------|-----------|-----------------------------|
| PJ.3/TCK        | IN        | JTAG clock input            |
| PJ.2/TMS        | IN        | JTAG state control          |
| PJ.1/TDI/TCLK   | IN        | JTAG data input, TCLK input |
| PJ.0/TDO        | OUT       | JTAG data output            |
| TEST/SBWTCK     | IN        | Enable JTAG pins            |
| RST/NMI/SBWTDIO | IN        | External reset              |
| VCC             |           | Power supply                |
| VSS             |           | Ground supply               |

#### 6.6.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the 2-wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-7 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide.



### Table 6-7. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | DIRECTION | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

#### 6.7 FRAM

The FRAM can be programmed through the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. Features of the FRAM include:

- Ultra-low-power ultra-fast-write nonvolatile memory
- · Byte and word access capability
- Programmable and automated wait-state generation
- Error correction coding (ECC)

#### NOTE

#### **Wait States**

For MCLK frequencies > 8 MHz, wait states must be configured following the flow described in the "Wait State Control" section of the "FRAM Controller (FRCTRL)" chapter in the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide.

For important software design information regarding FRAM including but not limited to partitioning the memory layout according to application-specific code, constant, and data space requirements, the use of FRAM to optimize application energy consumption, and the use of the Memory Protection Unit (MPU) to maximize application robustness by protecting the program code against unintended write accesses, see MSP430<sup>TM</sup> FRAM Technology – How To and Best Practices

#### 6.8 RAM

The RAM is made up of one sector. The sector can be completely powered down in LPM3 and LPM4 to save leakage; however, all data is lost during shutdown.

## 6.9 Tiny RAM

Twenty-six bytes of Tiny RAM are provided in addition to the complete RAM (see Table 6-36). This memory is always available even in LPM3 and LPM4, while the complete RAM can be powered down in LPM3 and LPM4. Tiny RAM can be used to hold data or a very small stack when the complete RAM is powered down in LPM3 and LPM4. Tiny RAM is not available in LPMx.5.

## 6.10 Memory Protection Unit (MPU) Including IP Encapsulation

The FRAM can be protected by the MPU from inadvertent CPU execution and read or write access. Features of the MPU include:

- IP encapsulation with programmable boundaries (prevents reads from "outside" like JTAG or non-IP software) in steps of 1KB.
- Main memory partitioning that can be configured in up to three segments in steps of 1KB.
- The access rights for each main and information memory segment can be individually selected.
- Access violation flags with interrupt capability for easy servicing of access violations.



### 6.11 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be managed using all instructions. For complete module descriptions, see the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide.

# 6.11.1 Digital I/O

There are up to nine 8-bit I/O ports implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt and LPM3.5 and LPM4.5 wake-up input capability is available for all pins of ports P1 to P4.
- Read and write access to port control registers is supported by all instructions.
- Ports can be accessed byte-wise or word-wise in pairs.
- Capacitive touch functionality is supported on all pins of ports P1 to P7, P9, and PJ.

#### **NOTE**

#### Configuration of Digital I/Os After BOR Reset

To prevent any cross-currents during start-up of the device, all port pins are high-impedance with Schmitt triggers and their module functions disabled. To enable the I/O functionality after a BOR reset, the ports must be configured first and then the LOCKLPM5 bit must be cleared. For details see the "Digital I/O" chapter, section "Configuration After Reset" in the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide.

# 6.11.2 Oscillator and Clock System (CS)

The clock system includes support for a 32-kHz watch-crystal oscillator XT1 (LF), an internal very-low-power low-frequency oscillator (VLO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator XT2 (HF). The clock system module is designed to meet the requirements of both low system cost and low power consumption. A fail-safe mechanism exists for all crystal sources. The clock system module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32-kHz watch crystal (LFXT1), the internal low-frequency oscillator (VLO), or a digital external low frequency (<50 kHz) clock source.</li>
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced from a high-frequency crystal (HFXT2), the internal DCO, a 32-kHz watch crystal (LFXT1), the internal VLO, or a digital external clock source.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to MCLK.

## 6.11.3 Power-Management Module (PMM)

The PMM includes an integrated voltage regulator that supplies the core voltage to the device. The PMM also includes the supply voltage supervisor (SVS) and brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. The SVS circuitry detects if the supply voltage drops below a safe level. SVS circuitry is available on the primary and core supplies.

# 6.11.4 Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

MSP430FR5872 MSP430FR58721 MSP430FR5870



## 6.11.5 Real-Time Clock (RTC C)

The RTC\_C module contains an integrated real-time clock (RTC) with the following features implemented:

- Calendar mode with leap year correction
- · General-purpose counter mode

The internal calendar compensates for months with fewer than 31 days and includes leap year correction. The RTC\_C also supports flexible alarm functions and offset-calibration hardware. RTC operation is available in LPM3.5 modes to minimize power consumption.

# 6.11.6 Watchdog Timer (WDT\_A)

The primary function of the WDT\_A module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. Table 6-8 lists the clocks that the WDT\_A module can use.

Table 6-8. WDT A Clocks

| WDTSSEL | NORMAL OPERATION (WATCHDOG AND INTERVAL TIMER MODE |  |  |  |
|---------|----------------------------------------------------|--|--|--|
| 00      | SMCLK                                              |  |  |  |
| 01      | ACLK                                               |  |  |  |
| 10      | VLOCLK                                             |  |  |  |
| 11      | LFMODOSC                                           |  |  |  |

# 6.11.7 System Module (SYS)

The SYS module handles many of the system functions within the device. These system functions include power-on reset and power-up clear handling, NMI source selection and management, reset interrupt vector generators, bootloader entry mechanisms, and configuration management (device descriptors). Also included is a data exchange mechanism using JTAG called a JTAG mailbox that can be used in the application. Table 6-9 lists the SYS module interrupt vector registers.



# Table 6-9. System Module Interrupt Vector Registers

| INTERRUPT VECTOR<br>REGISTER | ADDRESS | INTERRUPT EVENT                                           | VALUE             | PRIORITY |
|------------------------------|---------|-----------------------------------------------------------|-------------------|----------|
|                              |         | No interrupt pending                                      | 00h               |          |
|                              |         | Brownout (BOR)                                            | 02h               | Highest  |
|                              |         | RSTIFG RST/NMI (BOR)                                      | 04h               |          |
|                              |         | PMMSWBOR software BOR (BOR)                               | 06h               |          |
|                              |         | LPMx.5 wakeup (BOR)                                       | 08h               |          |
|                              |         | Security violation (BOR)                                  | 0Ah               |          |
|                              |         | Reserved                                                  | 0Ch               |          |
|                              |         | SVSHIFG SVSH event (BOR)                                  | 0Eh               |          |
|                              |         | Reserved                                                  | 10h               |          |
|                              |         | Reserved                                                  | 12h               |          |
|                              |         | PMMSWPOR software POR (POR)                               | 14h               |          |
|                              |         | WDTIFG watchdog time-out (PUC)                            | 16h               |          |
|                              |         | WDTPW password violation (PUC)                            | 18h               |          |
| SYSRSTIV, System Reset       | 019Eh   | FRCTLPW password violation (PUC)                          | 1Ah               |          |
|                              |         | Uncorrectable FRAM bit error detection (PUC)              | 1Ch               |          |
|                              |         | Peripheral area fetch (PUC)                               | 1Eh               |          |
|                              |         | PMMPW PMM password violation (PUC)                        | 20h               |          |
|                              |         | MPUPW MPU password violation (PUC)                        | 22h               |          |
|                              |         | CSPW CS password violation (PUC)                          | 24h               |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation (PUC) | 26h               |          |
|                              |         | MPUSEGIIFG information memory segment violation (PUC)     | 28h               |          |
|                              |         | MPUSEG1IFG segment 1 memory violation (PUC)               | 2Ah               |          |
|                              |         | MPUSEG2IFG segment 2 memory violation (PUC)               | 2Ch               |          |
|                              |         | MPUSEG3IFG segment 3 memory violation (PUC)               | 2Eh               |          |
|                              |         | ACCTEIFG access time error (PUC)                          | 30h               |          |
|                              |         | Reserved                                                  | 32h to 3Eh        | Lowest   |
|                              |         | No interrupt pending                                      | 00h               |          |
|                              |         | Reserved                                                  | 02h               | Highest  |
|                              |         | Uncorrectable FRAM bit error detection                    | 04h               |          |
|                              |         | Reserved                                                  | 06h               |          |
|                              |         | MPUSEGPIFG encapsulated IP memory segment violation       | 08h               |          |
|                              |         | MPUSEGIIFG information memory segment violation           | 0Ah               |          |
|                              | 019Ch   | MPUSEG1IFG segment 1 memory violation                     | 0Ch               |          |
| SYSSNIV, System NMI          |         | MPUSEG2IFG segment 2 memory violation                     | 0Eh               |          |
|                              |         | MPUSEG3IFG segment 3 memory violation                     | 10h               |          |
|                              |         | VMAIFG vacant memory access                               | 12h               |          |
|                              |         | JMBINIFG JTAG mailbox input                               | 14h               |          |
|                              |         | JMBOUTIFG JTAG mailbox output                             | 16h               |          |
|                              |         | Correctable FRAM bit error detection                      | 18h               |          |
|                              |         |                                                           |                   | Lowest   |
|                              |         | Reserved                                                  | 1Ah to 1Eh<br>00h | Lowest   |
|                              |         | No interrupt pending                                      |                   | Lichaat  |
|                              | 019Ah   | NMIIFG NMI pin                                            | 02h               | Highest  |
| SYSUNIV, User NMI            |         | OFIFG oscillator fault                                    | 04h               |          |
|                              |         | Reserved                                                  | 06h               |          |
|                              |         | Reserved                                                  | 08h               |          |
|                              |         | Reserved                                                  | 0Ah to 1Eh        | Lowest   |



#### 6.11.8 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12\_B conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral. Table 6-10 lists the available DMA triggers.

Table 6-10. DMA Trigger Assignments (1)

| TRIGGER | CHANNEL 0                                        | CHANNEL 1                                        | CHANNEL 2                                        |
|---------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
|         | DMAREQ                                           | DMAREQ                                           | DMAREQ                                           |
| 0       |                                                  |                                                  |                                                  |
| 1       | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    | TA0CCR0 CCIFG                                    |
| 2       | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    | TA0CCR2 CCIFG                                    |
| 3       | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    | TA1CCR0 CCIFG                                    |
| 4       | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    | TA1CCR2 CCIFG                                    |
| 5       | TA2 CCR0 CCIFG                                   | TA2 CCR0 CCIFG                                   | TA2 CCR0 CCIFG                                   |
| 6       | TA3 CCR0 CCIFG                                   | TA3 CCR0 CCIFG                                   | TA3 CCR0 CCIFG                                   |
| 7       | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    | TB0CCR0 CCIFG                                    |
| 8       | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    | TB0CCR2 CCIFG                                    |
| 9       | Reserved                                         | Reserved                                         | Reserved                                         |
| 10      | Reserved                                         | Reserved                                         | Reserved                                         |
| 11      | AES Trigger 0 <sup>(2)</sup>                     | AES Trigger 0 <sup>(2)</sup>                     | AES Trigger 0 <sup>(2)</sup>                     |
| 12      | AES Trigger 1 <sup>(2)</sup>                     | AES Trigger 1 <sup>(2)</sup>                     | AES Trigger 1 (2)                                |
| 13      | AES Trigger 2 <sup>(2)</sup>                     | AES Trigger 2 <sup>(2)</sup>                     | AES Trigger 2 <sup>(2)</sup>                     |
| 14      | UCA0RXIFG                                        | UCA0RXIFG                                        | UCA0RXIFG                                        |
| 15      | UCA0TXIFG                                        | UCA0TXIFG                                        | UCA0TXIFG                                        |
| 16      | UCA1RXIFG                                        | UCA1RXIFG                                        | UCA1RXIFG                                        |
| 17      | UCA1TXIFG                                        | UCA1TXIFG                                        | UCA1TXIFG                                        |
| 18      | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) | UCB0RXIFG (SPI)<br>UCB0RXIFG0 (I <sup>2</sup> C) |
| 19      | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) | UCB0TXIFG (SPI)<br>UCB0TXIFG0 (I <sup>2</sup> C) |
| 20      | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    | UCB0RXIFG1 (I <sup>2</sup> C)                    |
| 21      | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    | UCB0TXIFG1 (I <sup>2</sup> C)                    |
| 22      | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    | UCB0RXIFG2 (I <sup>2</sup> C)                    |
| 23      | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    | UCB0TXIFG2 (I <sup>2</sup> C)                    |
| 24      | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) | UCB1RXIFG (SPI)<br>UCB1RXIFG0 (I <sup>2</sup> C) |
| 25      | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) | UCB1TXIFG (SPI)<br>UCB1TXIFG0 (I <sup>2</sup> C) |
| 26      | ADC12 end of conversion (3)                      | ADC12 end of conversion <sup>(3)</sup>           | ADC12 end of conversion (3)                      |
| 27      | Reserved                                         | Reserved                                         | Reserved                                         |
| 28      | Reserved                                         | Reserved                                         | Reserved                                         |
| 29      | MPY ready                                        | MPY ready                                        | MPY ready                                        |
| 30      | DMA2IFG                                          | DMA0IFG                                          | DMA1IFG                                          |
| 31      | DMAE0                                            | DMAE0                                            | DMAE0                                            |

<sup>(1)</sup> If a reserved trigger source is selected, no trigger is generated.

<sup>(2)</sup> Only on devices with AES. Reserved on devices without AES.

<sup>(3)</sup> Only on devices with ADC. Reserved on devices without ADC.



## 6.11.9 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI modules are used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baud-rate detection, and IrDA.

The eUSCI\_An module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The eUSCI\_Bn module provides support for SPI (3 or 4 pin) and I<sup>2</sup>C.

Two eUSCI\_A modules and two eUSCI\_B modules are implemented.

## 6.11.10 Timer A TAO, Timer A TA1

TA0 and TA1 are 16-bit timers/counters (Timer\_A type) with three capture/compare registers each. TA0 and TA1 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-11 and Table 6-12). TA0 and TA1 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-11. Timer\_A TA0 Signal Connections

| INPUT PORT PIN       | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN      |  |  |  |      |
|----------------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|----------------------|--|--|--|------|
| P1.2 or P7.0         | TA0CLK                 | TACLK                  |                 |                            |                         |                      |  |  |  |      |
|                      | ACLK (internal)        | ACLK                   | Timer           | <b>.</b>                   | N/A                     |                      |  |  |  |      |
|                      | SMCLK (internal)       | SMCLK                  | rimer           | N/A                        |                         |                      |  |  |  |      |
| P1.2 or P7.0         | TA0CLK                 | INCLK                  |                 |                            |                         |                      |  |  |  |      |
| P1.5                 | TA0.0                  | CCI0A                  |                 |                            |                         | P1.5                 |  |  |  |      |
| P7.1                 | TA0.0                  | CCI0B                  | CCDO            | TA 0                       | TA0.0                   | P7.1                 |  |  |  |      |
|                      | DV <sub>SS</sub>       | GND                    | CCR0            | TA0                        |                         |                      |  |  |  |      |
|                      | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         |                      |  |  |  |      |
| P1.0 or P1.6 or      | TA0.1                  | CCI1A                  |                 |                            |                         |                      |  |  |  | P1.0 |
| P7.2                 | 1A0.1                  | CCHA                   |                 |                            | TA0.1                   | P1.6                 |  |  |  |      |
|                      | COUT (internal)        | CCI1B                  | CCR1            | TA1                        |                         | P7.2                 |  |  |  |      |
|                      | DV <sub>SS</sub>       | GND                    |                 |                            |                         | ADC12 (internal) (1) |  |  |  |      |
|                      | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         | ADC12SHSx = $\{1\}$  |  |  |  |      |
| P1.1 or P1.7 or P7.3 | TA0.2                  | CCI2A                  |                 | TA2                        | TA2 TA0.2               | P1.1                 |  |  |  |      |
|                      | ACLK (internal)        | CCI2B                  | CCR2            |                            |                         | P1.7                 |  |  |  |      |
|                      | DV <sub>SS</sub>       | GND                    |                 |                            |                         | P7.3                 |  |  |  |      |
|                      | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                      |  |  |  |      |

<sup>(1)</sup> Only on devices with ADC



## Table 6-12. Timer\_A TA1 Signal Connections

| INPUT PORT PIN  | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN      |  |  |      |
|-----------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|----------------------|--|--|------|
| P1.1 or P4.4    | TA1CLK                 | TACLK                  |                 |                            | N/A                     |                      |  |  |      |
|                 | ACLK (internal)        | ACLK                   | Timer           | NI/A                       |                         |                      |  |  |      |
|                 | SMCLK (internal)       | SMCLK                  | rimer           | N/A                        |                         |                      |  |  |      |
| P1.1 or P4.4    | TA1CLK                 | INCLK                  |                 |                            |                         |                      |  |  |      |
| P1.4 or P4.5    | TA1.0                  | CCI0A                  |                 |                            |                         |                      |  |  | P1.4 |
|                 | DV <sub>SS</sub>       | CCI0B                  | CCDO            | TA 0                       | TA1.0                   | P4.5                 |  |  |      |
|                 | DV <sub>SS</sub>       | GND                    | CCR0            | TA0                        |                         |                      |  |  |      |
|                 | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         |                      |  |  |      |
| P1.2 or P3.3 or | TA4.4                  | CCIAA                  |                 |                            |                         | P1.2                 |  |  |      |
| P4.6            | TA1.1                  | CCI1A                  |                 |                            |                         | P4.6                 |  |  |      |
|                 | COUT (internal)        | CCI1B                  | CCR1            | TA1                        | TA1.1                   | P3.3                 |  |  |      |
|                 | DV <sub>SS</sub>       | GND                    |                 |                            |                         | ADC12 (internal) (1) |  |  |      |
|                 | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         | $ADC12SHSx = \{4\}$  |  |  |      |
| P1.3 or P4.7    | TA1.2                  | CCI2A                  |                 | TA2                        | TA4.0                   | P1.3                 |  |  |      |
|                 | ACLK (internal)        | CCI2B                  | CCDO            |                            |                         | P4.7                 |  |  |      |
|                 | DV <sub>SS</sub>       | GND                    | CCR2            |                            | TA1.2                   |                      |  |  |      |
|                 | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                      |  |  |      |

<sup>(1)</sup> Only on devices with ADC

## 6.11.11 Timer\_A TA2

TA2 is a 16-bit timer/counter (Timer\_A type) with two capture/compare registers each and with internal connections only. TA2 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-13). TA2 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-13. Timer\_A TA2 Signal Connections

| DEVICE INPUT SIGNAL                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT SIGNAL                    |
|----------------------------------------|-------------------|--------------|-------------------------|-----------------------------------------|
| COUT (internal)                        | TACLK             |              |                         |                                         |
| ACLK (internal)                        | ACLK              |              | N/A                     |                                         |
| SMCLK (internal)                       | SMCLK             | Timer        |                         |                                         |
| From Capacitive Touch I/O 0 (internal) | INCLK             |              |                         |                                         |
| TA3 CCR0 output (internal)             | CCI0A             | CCR0         | TA0                     | TA3 CCI0A input                         |
| ACLK (internal)                        | CCI0B             |              |                         |                                         |
| DV <sub>SS</sub>                       | GND               |              |                         |                                         |
| DV <sub>CC</sub>                       | V <sub>cc</sub>   |              |                         |                                         |
| From Capacitive Touch I/O 0 (internal) | CCI1A             | CCR1         | TA1                     | ADC12 (internal) (1)<br>ADC12SHSx = {5} |
| COUT (internal)                        | CCI1B             |              |                         |                                         |
| DV <sub>SS</sub>                       | GND               |              |                         |                                         |
| DV <sub>CC</sub>                       | V <sub>CC</sub>   |              |                         |                                         |

<sup>(1)</sup> Only on devices with ADC



# 6.11.12 Timer\_A TA3

TA3 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers each and with internal connections only. TA3 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-14). TA3 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-14. Timer\_A TA3 Signal Connections

| DEVICE INPUT SIGNAL                                    | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT SIGNAL                                            |
|--------------------------------------------------------|-------------------|--------------|-------------------------|-----------------------------------------------------------------|
| COUT (internal)                                        | TACLK             |              |                         |                                                                 |
| ACLK (internal)                                        | ACLK              |              | N/A                     |                                                                 |
| SMCLK (internal)                                       | SMCLK             | Timer        |                         |                                                                 |
| From Capacitive Touch I/O 1 (internal)                 | INCLK             |              |                         |                                                                 |
| TA2 CCR0 output (internal)                             | CCI0A             |              |                         | TA2 CCI0A input                                                 |
| ACLK (internal)                                        | CCI0B             | CCR0         | TA0                     |                                                                 |
| DV <sub>SS</sub>                                       | GND               |              |                         |                                                                 |
| DV <sub>CC</sub>                                       | V <sub>CC</sub>   |              |                         |                                                                 |
| From Capacitive Touch I/O 1 (internal)                 | CCI1A             | CCR1         |                         | ADC12 (internal) <sup>(1)</sup><br>ADC12SHSx = {6}              |
| COUT (internal)                                        | CCI1B             |              | TA1                     |                                                                 |
| DV <sub>SS</sub>                                       | GND               |              |                         |                                                                 |
| DV <sub>CC</sub>                                       | V <sub>cc</sub>   |              |                         |                                                                 |
| DV <sub>SS</sub>                                       | CCI2A             |              | TA2                     |                                                                 |
| P3.0<br>DV <sub>SS</sub> (FR592x(1) 64-pin<br>package) | CCI2B             | CCR2         |                         | P3.0 (Note: Not available for FR592x(1) 64-pin package devices) |
| DV <sub>SS</sub>                                       | GND               |              |                         |                                                                 |
| DV <sub>CC</sub>                                       | V <sub>CC</sub>   |              |                         |                                                                 |
| DV <sub>SS</sub>                                       | CCI3A             |              |                         |                                                                 |
| P3.1<br>DV <sub>SS</sub> (FR592x(1) 64-pin<br>package) | CCI3B             | CCR3         | TA3                     | P3.1 (Note: Not available for FR592x(1) 64-pin package devices) |
| DV <sub>SS</sub>                                       | GND               |              |                         |                                                                 |
| DV <sub>CC</sub>                                       | V <sub>CC</sub>   |              |                         |                                                                 |
| DV <sub>SS</sub>                                       | CCI4A             |              |                         |                                                                 |
| P3.2<br>DV <sub>SS</sub> (FR592x(1) 64-pin<br>package) | CCI4B             | CCR4         | TA4                     | P3.2 (Note: Not available for FR592x(1) 64-pin package devices) |
| DV <sub>SS</sub>                                       | GND               |              |                         |                                                                 |
| DV <sub>CC</sub>                                       | V <sub>CC</sub>   |              |                         |                                                                 |

<sup>(1)</sup> Only on devices with ADC.



# 6.11.13 Timer\_B TB0

TB0 is a 16-bit timer/counter (Timer\_B type) with seven capture/compare registers each. TB0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-15). TB0 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-15. Timer\_B TB0 Signal Connections

| INPUT PORT PIN          | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT PIN                         |
|-------------------------|------------------------|------------------------|-----------------|----------------------------|-------------------------|-----------------------------------------|
| P2.0 or P3.3 or<br>P5.7 | TB0CLK                 | TBCLK                  |                 |                            |                         |                                         |
|                         | ACLK (internal)        | ACLK                   | Timor           | N/A                        | N/A                     |                                         |
|                         | SMCLK (internal)       | SMCLK                  | Timer           | IN/A                       | IN/A                    |                                         |
| P2.0 or P3.3 or<br>P5.7 | TB0CLK                 | INCLK                  |                 |                            |                         |                                         |
| P3.4                    | TB0.0                  | CCI0A                  |                 |                            |                         | P3.4                                    |
| P6.4                    | TB0.0                  | CCI0B                  |                 |                            |                         | P6.4                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR0            | TB0                        | TB0.0                   | ADC12 (internal) (1)<br>ADC12SHSx = {2} |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                         |
| P3.5 or P6.5            | TB0.1                  | CCI1A                  |                 |                            |                         | P3.5                                    |
|                         | COUT (internal)        | CCI1B                  |                 |                            |                         | P6.5                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR1            | TB1                        | TB0.1                   | ADC12 (internal) (1)<br>ADC12SHSx = {3} |
|                         | DV <sub>CC</sub>       | $V_{CC}$               |                 |                            |                         |                                         |
| P3.6 or P6.6            | TB0.2                  | CCI2A                  |                 |                            |                         | P3.6                                    |
|                         | ACLK (internal)        | CCI2B                  | CCR2            | TB2                        | TB0.2                   | P6.6                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR2            | 162                        | 100.2                   |                                         |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                         |
|                         | DV <sub>SS</sub>       | CCI3A                  |                 |                            |                         |                                         |
| P3.7                    | TB0.3                  | CCI3B                  | CCR3            | TB3                        | TB0.3                   | P3.7                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR3            | 100                        | 160.5                   |                                         |
|                         | DV <sub>CC</sub>       | $V_{CC}$               |                 |                            |                         |                                         |
|                         | DV <sub>SS</sub>       | CCI4A                  |                 |                            |                         |                                         |
| P2.2                    | TB0.4                  | CCI4B                  | CCR4            | TB4                        | TB0.4                   | P2.2                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR4            | 1 04                       | 100.4                   |                                         |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                         |
|                         | DV <sub>SS</sub>       | CCI5A                  |                 |                            |                         |                                         |
| P2.1                    | TB0.5                  | CCI5B                  | CODE            | TDC                        | TD0.5                   | P2.1                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR5            | TB5                        | TB0.5                   |                                         |
|                         | DV <sub>CC</sub>       | V <sub>CC</sub>        |                 |                            |                         |                                         |
|                         | DV <sub>SS</sub>       | CCI6A                  |                 |                            |                         |                                         |
| P2.0                    | TB0.6                  | CCI6B                  | CCDe            | TDe                        | TDOG                    | P2.0                                    |
|                         | DV <sub>SS</sub>       | GND                    | CCR6            | TB6                        | TB0.6                   |                                         |
|                         | DV <sub>CC</sub>       | V <sub>cc</sub>        |                 |                            |                         |                                         |

<sup>(1)</sup> Only on devices with ADC



#### 6.11.14 ADC12 B

The ADC12\_B module supports fast 12-bit analog-to-digital conversions with differential and single-ended inputs. The module implements a 12-bit SAR core, sample select control, reference generator and a conversion result buffer. A window comparator with a lower and upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

Table 6-16 summarizes the available external trigger sources.

Table 6-17 lists the available multiplexing between internal and external analog inputs.

Table 6-16. ADC12\_B Trigger Signal Connections

| ADC1   | 2SHSx   | CONNECTED TRIGGER       |
|--------|---------|-------------------------|
| BINARY | DECIMAL | SOURCE                  |
| 000    | 0       | Software (ADC12SC)      |
| 001    | 1       | Timer_A TA0 CCR1 output |
| 010    | 2       | Timer_B TB0 CCR0 output |
| 011    | 3       | Timer_B TB0 CCR1 output |
| 100    | 4       | Timer_A TA1 CCR1 output |
| 101    | 5       | Timer_A TA2 CCR1 output |
| 110    | 6       | Timer_A TA3 CCR1 output |
| 111    | 7       | Reserved (DVSS)         |

Table 6-17. ADC12\_B External and Internal Signal Mapping

| CONTROL BIT | EXTERNAL<br>(CONTROL BIT = 0) | INTERNAL<br>(CONTROL BIT = 1) |
|-------------|-------------------------------|-------------------------------|
| ADC12BATMAP | A31                           | Battery monitor               |
| ADC12TCMAP  | A30                           | Temperature sensor            |
| ADC12CH0MAP | A29                           | N/A <sup>(1)</sup>            |
| ADC12CH1MAP | A28                           | N/A <sup>(1)</sup>            |
| ADC12CH2MAP | A27                           | N/A <sup>(1)</sup>            |
| ADC12CH3MAP | A26                           | N/A <sup>(1)</sup>            |

<sup>(1)</sup> N/A: No internal signal available on this device.

#### 6.11.15 Comparator E

The primary function of the Comparator\_E module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.11.16 CRC16

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 signature is based on the CRC-CCITT standard.

#### 6.11.17 CRC32

The CRC32 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC32 signature is based on the ISO 3309 standard.

# 6.11.18 AES256 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-, 192-, or 256-bit keys according to the advanced encryption standard (AES) (FIPS PUB 197) in hardware.



#### 6.11.19 True Random Seed

The Device Descriptor Info (TLV) (see Section 6.12) contains a 128-bit true random seed that can be used to implement a deterministic random-number generator.

#### 6.11.20 Shared Reference (REF\_A)

The REF\_A module is responsible for generation of all critical reference voltages that can be used by the various analog peripherals in the device.

#### 6.11.21 Embedded Emulation

#### 6.11.21.1 Embedded Emulation Module (EEM)

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- Three hardware triggers or breakpoints on memory access
- One hardware trigger or breakpoint on CPU register write access
- · Up to four hardware triggers that can be combined to form complex triggers or breakpoints
- One cycle counter
- · Clock control on module level

#### 6.11.21.2 EnergyTrace++ Technology

The devices implement circuitry to support EnergyTrace++ technology. The EnergyTrace++ technology lets you observe information about the internal states of the microcontroller. These states include the CPU Program Counter (PC), the ON or OFF status of the peripherals and the system clocks (regardless of the clock source), and the low-power mode currently in use. These states can always be read by a debug tool, even when the microcontroller sleeps in LPMx.5 modes.

The activity of the following modules can be observed:

- MPY is calculating.
- · WDT is counting.
- RTC is counting.
- ADC: a sequence, sample, or conversion is active.
- REF: REFBG or REFGEN active and BG in static mode.
- · COMP is on.
- AES is encrypting or decrypting.
- eUSCI\_A0 is transferring (receiving or transmitting) data.
- eUSCI A1 is transferring (receiving or transmitting) data.
- eUSCI\_B0 is transferring (receiving or transmitting) data.
- eUSCI\_B1 is transferring (receiving or transmitting) data.
- TB0 is counting.
- TA0 is counting.
- TA1 is counting.
- TA2 is counting.
- TA3 is counting.



#### 6.11.22 Input/Output Diagrams

#### 6.11.22.1 Digital I/O Functionality Port P1 to P7 and P9

The port pins provide the following features:

- Interrupt and wakeup from LPMx.5 capability for ports P1 to P4
- Capacitive touch functionality (see Section 6.11.22.2)
- Up to three digital module input and/or output functions

Figure 6-1 shows the features and the corresponding control logic (besides the Capacitive Touch logic). Figure 6-1 is applicable for all port pins P1.0 to P9.7, unless a dedicated diagram is available in the following sections. The module functions provided per pin and whether the direction is controlled by the module or by the port direction register for the selected secondary function are described in the following pin function tables.



- A. The direction is either controlled by connected module or by the corresponding PxDIR.y bit. See pin function tables.
- B. The inputs from several pins towards a module are ORed together.

Figure 6-1. General Port Pin Diagram



# 6.11.22.2 Capacitive Touch Functionality on Port P1 to P7, P9, and PJ

Figure 6-2 shows the the capacitive touch functionality that is available on all port pins. The capacitive touch functionality is controlled using the capacitive touch I/O control registers CAPTIO0CTL and CAPTIO1CTL as described in the MSP430FR58xx, MSP430FR59xx, MSP430FR68xx, and MSP430FR69xx Family User's Guide. The capacitive touch functionality is not shown in the other pin diagrams.



Figure 6-2. Capacitive Touch I/O Functionality



#### 6.11.22.3 Port P1 (P1.0 to P1.3) Input/Output With Schmitt Trigger

Figure 6-3 shows the port diagram. Table 6-18 summarizes the selection of the pin functions.



Figure 6-3. Port P1 (P1.0 to P1.3) Diagram



#### Table 6-18. Port P1 (P1.0 to P1.3) Pin Functions

| DINI NAME (D4 vs)              |   | FUNCTION                             | CONTROL BITS OR SIGNALS (1) |          |          |  |
|--------------------------------|---|--------------------------------------|-----------------------------|----------|----------|--|
| PIN NAME (P1.x)                | X |                                      | P1DIR.x                     | P1SEL1.x | P1SEL0.x |  |
| P1.0/TA0.1/DMAE0/RTCCLK/A0/C0/ | 0 | P1.0 (I/O)                           | I: 0; O: 1                  | 0        | 0        |  |
| VREF-/VeREF-                   |   | TA0.CCI1A                            | 0                           | 0        | 4        |  |
|                                |   | TA0.1                                | 1                           | 0        | 1        |  |
|                                |   | DMAE0                                | 0                           | 4        | 0        |  |
|                                |   | RTCCLK <sup>(2)</sup>                | 1                           | 1        | 0        |  |
|                                |   | A0, C0, VREF-, VeREF- (3) (4)        | Х                           | 1        | 1        |  |
| P1.1/TA0.2/TA1CLK/COUT/A1/C1/  | 1 | P1.1 (I/O)                           | I: 0; O: 1                  | 0        | 0        |  |
| VREF+/VeREF+                   |   | TA0.CCI2A                            | 0                           | 0        | 4        |  |
|                                |   | TA0.2                                | 1                           |          | 1        |  |
|                                |   | TA1CLK                               | 0                           | 1        | 0        |  |
|                                |   | COUT <sup>(5)</sup>                  | 1                           |          | 0        |  |
|                                |   | A1, C1, VREF+, VeREF+ (3) (4)        | Х                           | 1        | 1        |  |
| P1.2/TA1.1/TA0CLK/COUT/A2/C2   | 2 | P1.2 (I/O)                           | I: 0; O: 1                  | 0        | 0        |  |
|                                |   | TA1.CCI1A                            | 0                           | - 0      | 4        |  |
|                                |   | TA1.1                                | 1                           |          | 1        |  |
|                                |   | TA0CLK                               | 0                           | 4        | 0        |  |
|                                |   | COUT <sup>(5)</sup>                  | 1                           | 1        | U        |  |
|                                |   | A2, C2 <sup>(3)</sup> <sup>(4)</sup> | Х                           | 1        | 1        |  |
| P1.3/TA1.2/A3/C3               | 3 | P1.3 (I/O)                           | I: 0; O: 1                  | 0        | 0        |  |
|                                |   | TA1.CCI2A                            | 0                           | 0        | 4        |  |
|                                |   | TA1.2                                | 1                           | 0        | 1        |  |
|                                |   | N/A                                  | 0                           | 4        | 0        |  |
|                                |   | Internally tied to DVSS              | 1                           | 1        |          |  |
|                                |   | A3, C3 <sup>(3) (4)</sup>            | Х                           | 1        | 1        |  |

X = Don't care

<sup>(2)</sup> Do not use this pin as RTCCLK output if the DMAE0 functionality is used on any other pin. Select an alternative RTCCLK output pin.

<sup>(3)</sup> Setting P1SEL1.x and P1SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(4)</sup> Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.

<sup>(5)</sup> Do not use this pin as COUT output if the TA1CLK functionality is used on any other pin. Select an alternative COUT output pin.



# 6.11.22.4 Port P1 (P1.4 to P1.7) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-19 summarizes the selection of the pin functions.

Table 6-19. Port P1 (P1.4 to P1.7) Pin Functions

| DIN MANE (D4)               |   | FUNCTION                | CONTROL BITS OR SIGNALS (1) |          |          |  |
|-----------------------------|---|-------------------------|-----------------------------|----------|----------|--|
| PIN NAME (P1.x)             | X | FUNCTION                | P1DIR.x                     | P1SEL1.x | P1SEL0.x |  |
| P1.4/UCB0CLK/UCA0STE/TA1.0  | 4 | P1.4 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                             |   | UCB0CLK                 | X <sup>(2)</sup>            | 0        | 1        |  |
|                             |   | UCA0STE                 | X <sup>(3)</sup>            | 1        | 0        |  |
|                             |   | TA1.CCI0A               | 0                           | 4        | 4        |  |
|                             |   | TA1.0                   | 1                           | 1        | 1        |  |
| P1.5/UCB0STE/UCA0CLK/TA0.0  | 5 | P1.5 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                             |   | UCB0STE                 | X <sup>(2)</sup>            | 0        | 1        |  |
|                             |   | UCA0CLK                 | X <sup>(3)</sup>            | 1        | 0        |  |
|                             |   | TA0.CCI0A               | 0                           | 1        | 1        |  |
|                             |   | TA0.0                   | 1                           |          |          |  |
| P1.6/UCB0SIMO/UCB0SDA/TA0.1 | 6 | P1.6 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                             |   | UCB0SIMO/UCB0SDA        | X <sup>(2)</sup>            | 0        | 1        |  |
|                             |   | N/A                     | 0                           | - 1      | 0        |  |
|                             |   | Internally tied to DVSS | 1                           |          | 0        |  |
|                             |   | TA0.CCI1A               | 0                           | 4        | 4        |  |
|                             |   | TA0.1                   | 1                           | 1        | 1        |  |
| P1.7/UCB0SOMI/UCB0SCL/TA0.2 | 7 | P1.7 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                             |   | UCB0SOMI/UCB0SCL        | X <sup>(2)</sup>            | 0        | 1        |  |
|                             |   | N/A                     | 0                           | 4        | 0        |  |
|                             |   | Internally tied to DVSS | 1                           | 1        | 0        |  |
|                             |   | TA0.CCI2A               | 0                           | 4        | 1        |  |
|                             |   | TA0.2                   | 1                           | 1        |          |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.

<sup>(3)</sup> Direction controlled by eUSCI\_A0 module.



# 6.11.22.5 Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-20 summarizes the selection of the pin functions.

# Table 6-20. Port P2 (P2.0 to P2.3) Pin Functions

| DIN MAME (DO)                |   | FUNCTION                | CONTRO           | CONTROL BITS OR SIGNALS (1) |          |  |  |
|------------------------------|---|-------------------------|------------------|-----------------------------|----------|--|--|
| PIN NAME (P2.x)              | X |                         | P2DIR.x          | P2SEL1.x                    | P2SEL0.x |  |  |
| P2.0/UCA0SIMO/UCA0TXD/TB0.6/ | 0 | P2.0 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
| TB0CLK                       |   | UCA0SIMO/UCA0TXD        | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                              |   | TB0.CCI6B               | 0                | 1                           | 0        |  |  |
|                              |   | TB0.6                   | 1                | '                           | U        |  |  |
|                              |   | TB0CLK                  | 0                | 1                           | 1        |  |  |
|                              |   | Internally tied to DVSS | 1                | 1                           | ı        |  |  |
| P2.1/UCA0SOMI/UCA0RXD/TB0.5/ | 1 | P2.1 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
| DMAE0                        |   | UCA0SOMI/UCA0RXD        | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                              |   | TB0.CCI5B               | 0                | 1                           | 0        |  |  |
|                              |   | TB0.5                   | 1                |                             | U        |  |  |
|                              |   | DMA0E                   | 0                | - 1                         | 1        |  |  |
|                              |   | Internally tied to DVSS | 1                |                             | ı        |  |  |
| P2.2/UCA0CLK/TB0.4/RTCCLK    | 2 | P2.2 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                              |   | UCA0CLK                 | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                              |   | TB0.CCI4B               | 0                | _                           | 0        |  |  |
|                              |   | TB0.4                   | 1                | 1                           | U        |  |  |
|                              |   | N/A                     | 0                | 4                           | 4        |  |  |
|                              |   | RTCCLK                  | 1                | 1                           | 1        |  |  |
| P2.3/UCA0STE/TB0OUTH         | 3 | P2.3 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                              |   | UCA0STE                 | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                              |   | TB0OUTH                 | 0                |                             | 0        |  |  |
|                              |   | Internally tied to DVSS | 1                | 1                           | 0        |  |  |
|                              |   | N/A                     | 0                | 1                           | 1        |  |  |
|                              |   | Internally tied to DVSS | 1                |                             | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A0 module.



# 6.11.22.6 Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-21 and Table 6-22 summarize the selection of the pin functions.

Table 6-21. Port P3 (P3.0 to P3.3) Pin Functions

|                       |   |                                                                         | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |  |
|-----------------------|---|-------------------------------------------------------------------------|----------------------------------------|----------|----------|--|
| PIN NAME (P3.x)       | X | FUNCTION                                                                | P3DIR.x                                | P3SEL1.x | P3SEL0.x |  |
| P3.0/UCB1CLK          | 0 | P3.0 (I/O)                                                              | I: 0; O: 1                             | 0        | 0        |  |
|                       |   | UCB1CLK                                                                 | X <sup>(2)</sup>                       | 0        | 1        |  |
|                       |   | TA3.CCI2B (Note: not available for FR592x(1) 64-pin package devices)    | 0                                      |          |          |  |
|                       |   | TA3.2<br>Internally tied to DVSS (for FR292x(1) 64-pin package devices) | 1                                      | 1        | 0        |  |
|                       |   | N/A                                                                     | 0                                      | 4        | 4        |  |
|                       |   | Internally tied to DVSS                                                 | 1                                      | 1        | 1        |  |
| P3.1/UCB1SIMO/UCB1SDA | 1 | P3.1 (I/O)                                                              | I: 0; O: 1                             | 0        | 0        |  |
|                       |   | UCB1SIMO/UCB1SDA                                                        | X <sup>(2)</sup>                       | 0        | 1        |  |
|                       |   | TA3.CCl3B (Note: not available for FR592x(1) 64-pin package devices)    | 0                                      | 1        | 0        |  |
|                       |   | TA3.3<br>Internally tied to DVSS (for FR592x(1) 64-pin package devices) | 1                                      |          |          |  |
|                       |   | N/A                                                                     | 0                                      | 1        | 1        |  |
|                       |   | Internally tied to DVSS                                                 | 1                                      | 1        | <br>     |  |
| P3.2/UCB1SOMI/UCB1SCL | 2 | P3.2 (I/O)                                                              | I: 0; O: 1                             | 0        | 0        |  |
|                       |   | UCB1SOMI/UCB1SCL                                                        | X <sup>(2)</sup>                       | 0        | 1        |  |
|                       |   | TA3.CCI4B (Note: not available for FR592x(1) 64-pin package devices)    | 0                                      |          | 0        |  |
|                       |   | TA3.4<br>Internally tied to DVSS (for FR592x(1) 64-pin package devices) | 1                                      | 1        |          |  |
|                       |   |                                                                         | 0                                      | 4        | 4        |  |
|                       |   |                                                                         | 1                                      | 1        | 1        |  |
| P3.3/TA1.1/TB0CLK     | 3 | P3.3 (I/O)                                                              | I: 0; O: 1                             | 0        | 0        |  |
|                       |   | N/A                                                                     | 0                                      | 0        | 4        |  |
|                       |   | Internally tied to DVSS                                                 | 1                                      | 0        | 1        |  |
|                       |   | TA1.CCI1A                                                               | 0                                      | 1        | 0        |  |
|                       |   | TA1.1                                                                   | 1                                      | 1        | 0        |  |
|                       |   | TB0CLK                                                                  | 0                                      | 1        | 1        |  |
|                       |   | Internally tied to DVSS                                                 | 1                                      | 1        | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B1 module.



# Table 6-22. Port P3 (P3.4 to P3.7) Pin Functions

| DIN NAME (DO)               |   | FUNCTION                | CONTRO           | CONTROL BITS OR SIGNALS (1) |          |  |  |
|-----------------------------|---|-------------------------|------------------|-----------------------------|----------|--|--|
| PIN NAME (P3.x)             | х |                         | P3DIR.x          | P3SEL1.x                    | P3SEL0.x |  |  |
| P3.4/UCA1SIMO/UCA1TXD/TB0.0 | 4 | P3.4 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | UCA1SIMO/UCA1TXD        | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                             |   | TB0CCI0A                | 0                | - 1                         | 0        |  |  |
|                             |   | TB0.0                   | 1                | '                           | U        |  |  |
|                             |   | N/A                     | 0                | 1                           | 1        |  |  |
|                             |   | Internally tied to DVSS | 1                |                             | ı        |  |  |
| P3.5/UCA1SOMI/UCA1RXD/TB0.1 | 5 | P3.5 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | UCA1SOMI/UCA1RXD        | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                             |   | TB0CCI1A                | 0                | 1                           | 0        |  |  |
|                             |   | TB0.1                   | 1                |                             | U        |  |  |
|                             |   | N/A                     | 0                | 1                           | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                |                             | 1        |  |  |
| P3.6/UCA1CLK/TB0.2          | 6 | P3.6 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | UCA1CLK                 | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                             |   | TB0CCI2A                | 0                | 1                           | 0        |  |  |
|                             |   | TB0.2                   | 1                | '                           | U        |  |  |
|                             |   | N/A                     | 0                | - 1                         | 1        |  |  |
|                             |   | Internally tied to DVSS | 1                | '                           | ı        |  |  |
| P3.7/UCA1STE/TB0.3          | 7 | P3.7 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | UCA1STE                 | X <sup>(2)</sup> | 0                           | 1        |  |  |
|                             |   | TB0CCl3B                | 0                | 1                           | 0        |  |  |
|                             |   | TB0.3                   | 1                | 1                           | 0        |  |  |
|                             |   | N/A                     | 0                | 1                           | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                | 1                           | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.



#### 6.11.22.7 Port P4 (P4.2 to P4.7) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-23 and Table 6-24 summarize the selection of the pin functions.

Table 6-23. Port P4 (P4.2 and P4.3) Pin Functions

| DINI NAME (D4 v)              |   | x FUNCTION              | CONTROL BITS OR SIGNALS (1) |          |          |  |
|-------------------------------|---|-------------------------|-----------------------------|----------|----------|--|
| PIN NAME (P4.x)               | X | FUNCTION                | P4DIR.x                     | P4SEL1.x | P4SEL0.x |  |
| P4.2/UCA0SIMO/UCA0TXD/UCB1CLK | 2 | P4.2 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                               |   | UCA0SIMO/UCA0TXD        | X <sup>(2)</sup>            | 0        | 1        |  |
|                               |   | UCB1CLK                 | X (3)                       | 1        | 0        |  |
|                               |   | N/A                     | 0                           | 4        | 4        |  |
|                               |   | Internally tied to DVSS | 1                           | 1        | 1        |  |
| P4.3/UCA0SOMI/UCA0RXD/UCB1STE | 3 | P4.3 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                               |   | UCA0SOMI/UCA0RXD        | X <sup>(2)</sup>            | 0        | 1        |  |
|                               |   | UCB1STE                 | X (3)                       | 1        | 0        |  |
|                               |   | N/A                     | 0                           |          | 4        |  |
|                               |   | Internally tied to DVSS | 1                           | 1        | 1        |  |

X = Don't care

Direction controlled by eUSCI\_A0 module. Direction controlled by eUSCI\_B1 module.



# Table 6-24. Port P4 (P4.4 to P4.7) Pin Functions

| DIN NAME (D4)               |   | FUNCTION                | CONTRO           | CONTROL BITS OR SIGNALS (1) |          |  |  |
|-----------------------------|---|-------------------------|------------------|-----------------------------|----------|--|--|
| PIN NAME (P4.x)             | X |                         | P4DIR.x          | P4SEL1.x                    | P4SEL0.x |  |  |
| P4.4/UCB1STE/TA1CLK         | 4 | P4.4 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | N/A                     | 0                | 0                           | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                | 0                           | 1        |  |  |
|                             |   | UCB1STE                 | X <sup>(2)</sup> | 1                           | 0        |  |  |
|                             |   | TA1CLK                  | 0                | 4                           | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                | 1                           | 1        |  |  |
| P4.5/UCB1CLK/TA1.0          | 5 | P4.5 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | N/A                     | 0                | - 0                         | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                |                             | 1        |  |  |
|                             |   | UCB1CLK                 | X <sup>(2)</sup> | 1                           | 0        |  |  |
|                             |   | TA1CCI0A                | 0                | 1                           | 1        |  |  |
|                             |   | TA1.0                   | 1                |                             |          |  |  |
| P4.6/UCB1SIMO/UCB1SDA/TA1.1 | 6 | P4.6 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | N/A                     | 0                | - 0                         | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                |                             | 1        |  |  |
|                             |   | UCB1SIMO/UCB1SDA        | X <sup>(2)</sup> | 1                           | 0        |  |  |
|                             |   | TA1CCI1A                | 0                | 4                           | 4        |  |  |
|                             |   | TA1.1                   | 1                | 1                           | 1        |  |  |
| P4.7/UCB1SOMI/UCB1SCL/TA1.2 | 7 | P4.7 (I/O)              | I: 0; O: 1       | 0                           | 0        |  |  |
|                             |   | N/A                     | 0                | 0                           | 4        |  |  |
|                             |   | Internally tied to DVSS | 1                | 0                           | 1        |  |  |
|                             |   | UCB1SOMI/UCB1SCL        | X <sup>(2)</sup> | 1                           | 0        |  |  |
|                             |   | TA1CCI2A                | 0                |                             | 4        |  |  |
|                             |   | TA1.2                   | 1                | 1                           | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B1 module.



# 6.11.22.8 Port P5 (P5.4 to P5.7) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-25 summarizes the selection of the pin functions.

Table 6-25. Port P5 (P5.4 to P5.7) Pin Functions

| DIN NAME (DE -)       |   | FUNCTION                | CONTROL BITS OR SIGNALS (1) |          |          |  |
|-----------------------|---|-------------------------|-----------------------------|----------|----------|--|
| PIN NAME (P5.x)       | X |                         | P5DIR.x                     | P5SEL1.x | P5SEL0.x |  |
| P5.4/UCA1SIMO/UCA1TXD | 4 | P5.4 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                       |   | UCA1SIMO/UCA1TXD        | X <sup>(2)</sup>            | 0        | 1        |  |
|                       |   | N/A                     | 0                           | - 1      | 0        |  |
|                       |   | Internally tied to DVSS | 1                           | '        | 0        |  |
|                       |   | N/A                     | 0                           | -<br>- 1 | 1        |  |
|                       |   | Internally tied to DVSS | 1                           | 1        | 1        |  |
| P5.5/UCA1SOMI/UCA1RXD | 5 | P5.5 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                       |   | UCA1SOMI/UCA1RXD        | X <sup>(2)</sup>            | 0        | 1        |  |
|                       |   | N/A                     | 0                           | 1        | 0        |  |
|                       |   | Internally tied to DVSS | 1                           |          | 0        |  |
|                       |   | N/A                     | 0                           | 1        | 4        |  |
|                       |   | Internally tied to DVSS | 1                           |          | 1        |  |
| P5.6/UCA1CLK          | 6 | P5.6 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                       |   | UCA1CLK                 | X <sup>(2)</sup>            | 0        | 1        |  |
|                       |   | N/A                     | 0                           | 1        | 0        |  |
|                       |   | Internally tied to DVSS | 1                           | ı        | U        |  |
|                       |   | N/A                     | 0                           | 4        | 1        |  |
|                       |   | Internally tied to DVSS | 1                           | 1        | l l      |  |
| P5.7/UCA1STE/TB0CLK   | 7 | P5.7 (I/O)              | I: 0; O: 1                  | 0        | 0        |  |
|                       |   | UCA1STE                 | X <sup>(2)</sup>            | 0        | 1        |  |
|                       |   | N/A                     | 0                           | 1        | 0        |  |
|                       |   | Internally tied to DVSS | 1                           | 1        | 0        |  |
|                       |   | TB0CLK                  | 0                           | 1        |          |  |
|                       |   | Internally tied to DVSS | 1                           |          | 1        |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.



#### 6.11.22.9 Port P6 (P6.0 to P6.6) Input/Output With Schmitt Trigger

Figure 6-4 shows the port diagram. Table 6-26 and Table 6-27 summarize the selection of the pin functions.



Figure 6-4. Port P6 (P6.0 to P6.6) Diagram



# Table 6-26. Port P6 (P6.0 to P6.2) Pin Functions

| PIN NAME (P6.x) |   | FUNCTION                | CONTRO     | CONTROL BITS OR SIGNALS (1) |          |  |  |
|-----------------|---|-------------------------|------------|-----------------------------|----------|--|--|
|                 | X |                         | P6DIR.x    | P6SEL1.x                    | P6SEL0.x |  |  |
| P6.0            | 0 | P6.0 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | 0                           | 4        |  |  |
|                 |   | Internally tied to DVSS | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          | 4                           |          |  |  |
|                 |   | Internally tied to DVSS | 1          | 1                           | 0        |  |  |
|                 |   | N/A                     | Х          | 1                           | 1        |  |  |
| P6.1            | 1 | P6.1 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | - 0                         | 1        |  |  |
|                 |   | Internally tied to DVSS | 1          |                             |          |  |  |
|                 |   | N/A                     | 0          | - 1                         | 0        |  |  |
|                 |   | Internally tied to DVSS | 1          |                             |          |  |  |
|                 |   | N/A                     | Х          | 1                           | 1        |  |  |
| P6.2/COUT       | 2 | P6.2 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          |                             | _        |  |  |
|                 |   | COUT                    | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          | 1                           |          |  |  |
|                 |   | Internally tied to DVSS | 1          |                             | 0        |  |  |
|                 |   | N/A                     | Х          | 1                           | 1        |  |  |

<sup>(1)</sup> X = Don't care



# Table 6-27. Port P6 (P6.3 to P6.6) Pin Functions

| DINI NIAME (DC) |   | FUNCTION                | CONTRO     | DL BITS OR SIG | SNALS (1) |
|-----------------|---|-------------------------|------------|----------------|-----------|
| PIN NAME (P6.x) | X | FUNCTION                | P6DIR.x    | P6SEL1.x       | P6SEL0.x  |
| P6.3            | 3 | P6.3 (I/O)              | I: 0; O: 1 | 0              | 0         |
|                 |   | N/A                     | 0          | 0              | 4         |
|                 |   | Internally tied to DVSS | 1          | 0              | 1         |
|                 |   | N/A                     | 0          | 4              | 0         |
|                 |   | Internally tied to DVSS | 1          | 1              | 0         |
|                 |   | N/A                     | Х          | 1              | 1         |
| P6.4/TB0.0      | 4 | P6.4 (I/O)              | I: 0; O: 1 | 0              | 0         |
|                 |   | TB0CCI0B                | 0          | 0              | 4         |
|                 |   | TB0.0                   | 1          | 0              | 1         |
|                 |   | N/A                     | 0          | 4              | 0         |
|                 |   | Internally tied to DVSS | 1          | 1              |           |
|                 |   | N/A                     | Х          | 1              | 1         |
| P6.5/TB0.1      | 5 | P6.5 (I/O)              | I: 0; O: 1 | 0              | 0         |
|                 |   | TB0CCI1A                | 0          |                | 4         |
|                 |   | TB0.1                   | 1          | 0              | 1         |
|                 |   | N/A                     | 0          | 4              | 0         |
|                 |   | Internally tied to DVSS | 1          | 1              | 0         |
|                 |   | N/A                     | Х          | 1              | 1         |
| P6.6/TB0.2      | 6 | P6.6 (I/O)              | I: 0; O: 1 | 0              | 0         |
|                 |   | TB0CCI2A                | 0          | 0              | 4         |
|                 |   | TB0.2                   | 1          | 0              | 1         |
|                 |   | N/A                     | 0          | 4              | 0         |
|                 |   | Internally tied to DVSS | 1          | 1              | 0         |
|                 |   | N/A                     | Х          | 1              | 1         |

<sup>(1)</sup> X = Don't care



# 6.11.22.10 Port P7 (P7.0 to P7.4) Input/Output With Schmitt Trigger

For the port diagram, see Figure 6-1. Table 6-28 and Table 6-29 summarize the selection of the pin functions.

Table 6-28. Port P7 (P7.0 to P7.3) Pin Functions

| DIN MAME (DZ)   |   | FUNCTION                | CONTRO     | L BITS OR SIG | GNALS (1) |
|-----------------|---|-------------------------|------------|---------------|-----------|
| PIN NAME (P7.x) | X | FUNCTION                | P7DIR.x    | P7SEL1.x      | P7SEL0.x  |
| P7.0/TA0CLK     | 0 | P7.0 (I/O)              | I: 0; O: 1 | 0             | 0         |
|                 |   | TA0CLK                  | 0          | 0             | 4         |
|                 |   | Internally tied to DVSS | 1          | 0             | 1         |
|                 |   | N/A                     | 0          | 4             | 0         |
|                 |   | Internally tied to DVSS | 1          | 1             | 0         |
|                 |   | N/A                     | 0          | 4             | 4         |
|                 |   | Internally tied to DVSS | 1          | 1             | 1         |
| P7.1/TA0.0/ACLK | 1 | P7.1 (I/O)              | I: 0; O: 1 | 0             | 0         |
|                 |   | TA0CCI0B                | 0          | 0             | 4         |
|                 |   | TA0.0                   | 1          | 0             | 1         |
|                 |   | N/A                     | 0          | 4             | 0         |
|                 |   | Internally tied to DVSS | 1          | 1             |           |
|                 |   | N/A                     | 0          | 4             | 4         |
|                 |   | ACLK                    | 1          | 1             | 1         |
| P7.2/TA0.1      | 2 | P7.2 (I/O)              | I: 0; O: 1 | 0             | 0         |
|                 |   | TA0CCI1A                | 0          | 0             | 4         |
|                 |   | TA0.1                   | 1          | 0             | 1         |
|                 |   | N/A                     | 0          | 4             | 0         |
|                 |   | Internally tied to DVSS | 1          | 1             | 0         |
|                 |   | N/A                     | 0          | 4             | 4         |
|                 |   | N/A                     | 1          | 1             | 1         |
| P7.3/TA0.2      | 3 | P7.3 (I/O)              | I: 0; O: 1 | 0             | 0         |
|                 |   | TA0CCI2A                | 0          | 0             | 4         |
|                 |   | TA0.2                   | 1          | 0             | 1         |
|                 |   | N/A                     | 0          | 1             | 0         |
|                 |   | Internally tied to DVSS | 1          | 1             | U         |
|                 |   | N/A                     | 0          | 4             | 4         |
|                 |   | Internally tied to DVSS | 1          | 1             | 1         |

<sup>(1)</sup> X = Don't care

#### Table 6-29. Port P7 (P7.4) Pin Functions

| DIN NAME (D7 v) | x FUNCTION | CONTROL BITS OR SIGNALS (1) |            |          |          |
|-----------------|------------|-----------------------------|------------|----------|----------|
| PIN NAME (P7.x) | X          | FUNCTION                    | P7DIR.x    | P7SEL1.x | P7SEL0.x |
| P7.4/SMCLK      | 4          | P7.4 (I/O)                  | I: 0; O: 1 | 0        | 0        |
|                 |            | N/A                         | 0          | 0        | 4        |
|                 |            | Internally tied to DVSS     | 1          |          | ı        |
|                 |            | N/A                         | 0          | 4        | 0        |
|                 |            | Internally tied to DVSS     | 1          | 1        |          |
|                 |            | N/A                         | 0          | 4        |          |
|                 |            | SMCLK                       | 1          | 1        | 1        |

<sup>(1)</sup> X = Don't care



#### 6.11.22.11 Port P9 (P9.4 to P9.7) Input/Output With Schmitt Trigger

Figure 6-5 shows the port diagram. Table 6-30 summarizes the selection of the pin functions.



Figure 6-5. Port P9 (P9.4 to P9.7) Diagram



#### Table 6-30. Port P9 (P9.4 to P9.7) Pin Functions

| DINI MAME (DO)  |   | FUNCTION                | CONTRO     | CONTROL BITS OR SIGNALS (1) |          |  |  |
|-----------------|---|-------------------------|------------|-----------------------------|----------|--|--|
| PIN NAME (P9.x) | X | FUNCTION                | P9DIR.x    | P9SEL1.x                    | P9SEL0.x |  |  |
| P9.4/A12/C12    | 4 | P9.4 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | 0                           | 4        |  |  |
|                 |   | Internally tied to DVSS | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          | 4                           | 0        |  |  |
|                 |   | Internally tied to DVSS | 1          | 1                           | 0        |  |  |
|                 |   | A12/C12 (2) (3)         | Х          | 1                           | 1        |  |  |
| P9.5/A13/C13    | 5 | P9.5 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | 0                           | _        |  |  |
|                 |   | Internally tied to DVSS | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          | 4                           | 0        |  |  |
|                 |   | Internally tied to DVSS | 1          | 1                           |          |  |  |
|                 |   | A13/C13 (2) (3)         | Х          | 1                           | 1        |  |  |
| P9.6/A14/C14    | 6 | P9.6 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | 0                           | 4        |  |  |
|                 |   | Internally tied to DVSS | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          | 4                           | 0        |  |  |
|                 |   | Internally tied to DVSS | 1          | 1                           | 0        |  |  |
|                 |   | A14/C14 (2) (3)         | X          | 1                           | 1        |  |  |
| P9.7/A15/C15    | 7 | P9.7 (I/O)              | I: 0; O: 1 | 0                           | 0        |  |  |
|                 |   | N/A                     | 0          | 0                           | _        |  |  |
|                 |   | Internally tied to DVSS | 1          | 0                           | 1        |  |  |
|                 |   | N/A                     | 0          |                             | 0        |  |  |
|                 |   | Internally tied to DVSS | 1          | 1                           | 0        |  |  |
|                 |   | A15/C15 (2) (3)         | X          | 1                           | 1        |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P9SEL1.x and P9SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

<sup>(3)</sup> Setting the CEPD.x bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the Cx input pin to the comparator multiplexer with the input select bits in the comparator module automatically disables output driver and input buffer for that pin, regardless of the state of the associated CEPD.x bit.



#### 6.11.22.12 Port PJ (PJ.4 and PJ.5) Input/Output With Schmitt Trigger

Figure 6-6 and Figure 6-7 show the port diagrams. Table 6-31 summarizes the selection of the pin functions.



Figure 6-6. Port PJ (PJ.4) Diagram





Figure 6-7. Port PJ (PJ.5) Diagram



#### Table 6-31. Port PJ (PJ.4 and PJ.5) Pin Functions

| DINI NAME (D L v) |   | FUNCTION                                    |            | C          | ONTROL BIT | S OR SIGNAL | -S <sup>(1)</sup> |                  |   |   |
|-------------------|---|---------------------------------------------|------------|------------|------------|-------------|-------------------|------------------|---|---|
| PIN NAME (PJ.x)   | X | FUNCTION                                    | PJDIR.x    | PJSEL1.5   | PJSEL0.5   | PJSEL1.4    | PJSEL0.4          | LFXTBYPASS       |   |   |
| PJ.4/LFXIN        | 4 | PJ.4 (I/O)                                  | I: 0; O: 1 | Х          | Х          | 0           | 0                 | Х                |   |   |
|                   |   | N/A                                         | 0          | V          | V          | 4           | V                 | V                |   |   |
|                   |   | Internally tied to DVSS                     | 1          | X          | X          | 1           | X                 | X                |   |   |
|                   |   | LFXIN crystal mode (2)                      | Х          | Х          | Х          | 0           | 1                 | 0                |   |   |
|                   |   | LFXIN bypass mode (2)                       | Х          | Х          | Х          | 0           | 1                 | 1                |   |   |
| PJ.5/LFXOUT       | 5 |                                             |            |            |            | 0           | 0                 | 0                |   |   |
|                   |   |                                             |            | PJ.5 (I/O) | I: 0; O: 1 | 0           | 0                 | 1                | Х | 0 |
|                   |   |                                             |            |            |            | Х           | Х                 | 1 <sup>(3)</sup> |   |   |
|                   |   |                                             |            |            |            | 0           | 0                 | 0                |   |   |
|                   |   | N/A 0 See <sup>(4)</sup> See <sup>(4)</sup> | See (4)    | 1          | Х          | 0           |                   |                  |   |   |
|                   |   |                                             |            |            |            | Х           | Х                 | 1 <sup>(3)</sup> |   |   |
|                   |   |                                             |            |            |            | 0           | 0                 | 0                |   |   |
|                   |   | Internally tied to DVSS                     | 1          | See (4)    | See (4)    | 1           | Х                 | 0                |   |   |
|                   |   |                                             |            |            |            | Х           | Х                 | 1 <sup>(3)</sup> |   |   |
|                   |   | LFXOUT crystal mode                         | Х          | Х          | Х          | 0           | 1                 | 0                |   |   |

X = Don't care

Setting PJSEL1.4 = 0 and PJSEL0.4 = 1 causes the general-purpose I/O to be disabled. When LFXTBYPASS = 0, PJ.4 and PJ.5 are configured for crystal operation and PJSEL1.5 and PJSEL0.5 are don't care. When LFXTBYPASS = 1, PJ.4 is configured for bypass operation and PJ.5 is configured as general-purpose I/O.

When PJ.4 is configured in bypass mode, PJ.5 is configured as general-purpose I/O. With PJSEL0.5 = 1 or PJSEL1.5 =1 the general-purpose I/O functionality is disabled. No input function is available. Configured as output, the pin is actively pulled to zero.



#### 6.11.22.13 Port PJ (PJ.6 and PJ.7) Input/Output With Schmitt Trigger

Figure 6-8 and Figure 6-9 show the port diagrams. Table 6-32 summarizes the selection of the pin functions.



Figure 6-8. Port PJ (PJ.6) Diagram





Figure 6-9. Port PJ (PJ.7) Diagram



#### Table 6-32. Port PJ (PJ.6 and PJ.7) Pin Functions

| DIM MAME (D.L.) |   | FUNCTION                |            | С        | ONTROL BIT | S OR SIGNAL | -S <sup>(1)</sup> |                  |
|-----------------|---|-------------------------|------------|----------|------------|-------------|-------------------|------------------|
| PIN NAME (PJ.x) | X | FUNCTION                | PJDIR.x    | PJSEL1.7 | PJSEL0.7   | PJSEL1.6    | PJSEL0.6          | HFXTBYPASS       |
| PJ.6/HFXIN      | 6 | PJ.6 (I/O)              | I: 0; O: 1 | Х        | Х          | 0           | 0                 | Х                |
|                 |   | N/A                     | 0          | X        | Х          | 1           | Х                 | Х                |
|                 |   | Internally tied to DVSS | 1          | ^        | Χ          | 1           | ^                 | ^                |
|                 |   | HFXIN crystal mode (2)  | Х          | Х        | Х          | 0           | 1                 | 0                |
|                 |   | HFXIN bypass mode (2)   | Х          | Х        | Х          | 0           | 1                 | 1                |
| PJ.7/HFXOUT     | 7 |                         |            |          |            | 0           | 0                 |                  |
|                 |   | PJ.7 (I/O)              | I: 0; O: 1 | 0        | 0          | 1           | Х                 | 0                |
|                 |   |                         |            |          |            | Х           | Х                 | 1 <sup>(3)</sup> |
|                 |   |                         |            |          |            | 0           | 0                 |                  |
|                 |   | N/A                     | 0          | See (4)  | See (4)    | 1           | Х                 | 0                |
|                 |   |                         |            |          |            | Х           | Х                 | 1 <sup>(3)</sup> |
|                 |   |                         |            |          |            | 0           | 0                 |                  |
|                 |   | Internally tied to DVSS | 1          | See (4)  | See (4)    | 1           | Х                 | 0                |
|                 |   | -                       |            |          |            | Х           | Х                 | 1 <sup>(3)</sup> |
|                 |   | HFXOUT crystal mode (2) | Х          | Х        | Х          | 0           | 1                 | 0                |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting PJSEL1.6 = 0 and PJSEL0.6 = 1 causes the general-purpose I/O to be disabled. When HFXTBYPASS = 0, PJ.6 and PJ.7 are configured for crystal operation and PJSEL1.6 and PJSEL0.7 are don't care. When HFXTBYPASS = 1, PJ.6 is configured for bypass operation and PJ.7 is configured as general-purpose I/O.

<sup>(3)</sup> When PJ.6 is configured in bypass mode, PJ.7 is configured as general-purpose I/O.

<sup>(4)</sup> With PJSEL0.7 = 1 or PJSEL1.7 = 1 the general-purpose I/O functionality is disabled. No input function is available. Configured as output, the pin is actively pulled to zero.



# 6.11.22.14 Port PJ (PJ.0 to PJ.3) JTAG Pins TDO, TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger

Figure 6-10 shows the port diagram. Table 6-33 summarizes the selection of the pin functions.



Figure 6-10. Port PJ (PJ.0 to PJ.3) Diagram



#### Table 6-33. Port PJ (PJ.0 to PJ.3) Pin Functions

| DIN NAME (D.L.)     |   | FUNCTION                         |            | CONTROL BITS OR SIGNALS (1) |          |  |  |
|---------------------|---|----------------------------------|------------|-----------------------------|----------|--|--|
| PIN NAME (PJ.x)     | X | FUNCTION                         | PJDIR.x    | PJSEL1.x                    | PJSEL0.x |  |  |
| PJ.0/TDO/TB0OUTH/   | 0 | PJ.0 (I/O) <sup>(2)</sup>        | I: 0; O: 1 | 0                           | 0        |  |  |
| SMCLK/SRSCG1        |   | TDO (3)                          | Х          | Х                           | Х        |  |  |
|                     |   | TB0OUTH                          | 0          | - 0                         | 1        |  |  |
|                     |   | SMCLK <sup>(4)</sup>             | 1          | U                           | Į.       |  |  |
|                     |   | N/A                              | 0          | -<br>- 1                    | 0        |  |  |
|                     |   | CPU Status Register Bit SCG1     | 1          | 1                           | 0        |  |  |
|                     |   | N/A                              | 0          | 1                           | 4        |  |  |
|                     |   | Internally tied to DVSS          | 1          | 1                           | 1        |  |  |
| PJ.1/TDI/TCLK/MCLK/ | 1 | PJ.1 (I/O) <sup>(2)</sup>        | I: 0; O: 1 | 0                           | 0        |  |  |
| SRSCG0              |   | TDI/TCLK (3) (5)                 | Х          | Х                           | Х        |  |  |
|                     |   | N/A                              | 0          | 0                           | 4        |  |  |
|                     |   | MCLK                             | 1          | 0                           | 1        |  |  |
|                     |   | N/A                              | 0          | 4                           | 0        |  |  |
|                     |   | CPU Status Register Bit SCG0     | 1          | 1                           | 0        |  |  |
|                     |   | N/A                              | 0          | 4                           | 1        |  |  |
|                     |   | Internally tied to DVSS          | 1          | 1                           |          |  |  |
| PJ.2/TMS/ACLK/      | 2 | PJ.2 (I/O) <sup>(2)</sup>        | I: 0; O: 1 | 0                           | 0        |  |  |
| SROSCOFF            |   | TMS (3) (5)                      | Х          | Х                           | Х        |  |  |
|                     |   | N/A                              | 0          | - 0                         | 4        |  |  |
|                     |   | ACLK                             | 1          | 0                           | 1        |  |  |
|                     |   | N/A                              | 0          | 4                           | 0        |  |  |
|                     |   | CPU Status Register Bit OSCOFF   | 1          | 1                           | 0        |  |  |
|                     |   | N/A                              | 0          | - 1                         | 4        |  |  |
|                     |   | Internally tied to DVSS          | 1          | 1                           | 1        |  |  |
| PJ.3/TCK/COUT/      | 3 | PJ.3 (I/O) <sup>(2)</sup>        | I: 0; O: 1 | 0                           | 0        |  |  |
| SRCPUOFF            |   | TCK (3) (5)                      | Х          | Х                           | Х        |  |  |
|                     |   | N/A                              | 0          | 0                           | 4        |  |  |
|                     |   | COUT                             | 1          | 0                           | 1        |  |  |
|                     |   | N/A                              | 0          | 1                           | 0        |  |  |
|                     |   | CPU Status Register Bit CPUOFF 1 |            | 1                           | 0        |  |  |
|                     |   | N/A                              | 0          | 4                           | 4        |  |  |
|                     |   | Internally tied to DVSS 1        |            | 1                           | 1        |  |  |

X = Don't care

Default condition

The pin direction is controlled by the JTAG module. JTAG mode selection is made by the SYS module or by the Spy-Bi-Wire 4-wire entry sequence. Neither PJSEL1.x and PJSEL0.x nor CEPD.x bits have an effect in these cases.

Do not use this pin as SMCLK output if the TB0OUTH functionality is used on any other pin. Select an alternative SMCLK output pin.

In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are don't care.



# 6.12 Device Descriptors (TLV)

Table 6-34 summarizes the Device IDs. Table 6-35 list the contents of the device descriptor tag-length-value (TLV) structure.

Table 6-34. Device ID

| DEVICE           | PACKAGE    | DEVICE ID |           |  |
|------------------|------------|-----------|-----------|--|
| DEVICE           | PACKAGE    | At 01A05h | At 01A04h |  |
| MSP430FR5970     | PM and RGC | 82h       | 5Bh       |  |
| MSP430FR5972(1)  | PM and RGC | 82h       | 5Dh       |  |
| MSP430FR5922(1)  | PM and RGC | 82h       | 61h       |  |
| WISP430FR5922(1) | DGG        | 82h       | 62h       |  |
| MSP430FR5870     | PM and RGC | 82h       | 5Eh       |  |
| MSP430FR5872(1)  | PM and RGC | 82h       | 60h       |  |

Table 6-35. Device Descriptor Table (1)

|             | DESCRIPTION       | MSP430FRxx | xxx (UART BSL)  | MSP430FRx | xxx1 (I <sup>2</sup> C BSL) |
|-------------|-------------------|------------|-----------------|-----------|-----------------------------|
|             | DESCRIPTION       | ADDRESS    | VALUE           | ADDRESS   | VALUE                       |
|             | Info length       | 01A00h     | 06h             | 01A00h    | 06h                         |
|             | CRC length        | 01A01h     | 06h             | 01A01h    | 06h                         |
|             | CRC value         | 01A02h     | Per unit        | 01A02h    | Per unit                    |
| Info Diagle | CRC value         | 01A03h     | Per unit        | 01A03h    | Per unit                    |
| Info Block  | Device ID         | 01A04h     | See Table 6-34. | 01A04h    | See Table 6-34.             |
|             | Device ID         | 01A05h     | See Table 6-34. | 01A05h    | See Table 6-34.             |
|             | Hardware revision | 01A06h     | Per unit        | 01A06h    | Per unit                    |
|             | Firmware revision | 01A07h     | Per unit        | 01A07h    | Per unit                    |
|             | Die record tag    | 01A08h     | 08h             | 01A08h    | 08h                         |
|             | Die record length | 01A09h     | 0Ah             | 01A09h    | 0Ah                         |
|             |                   | 01A0Ah     | Per unit        | 01A0Ah    | Per unit                    |
|             | Lot/wafer ID      | 01A0Bh     | Per unit        | 01A0Bh    | Per unit                    |
|             | Loi/waiei iD      | 01A0Ch     | Per unit        | 01A0Ch    | Per unit                    |
| Die Record  |                   | 01A0Dh     | Per unit        | 01A0Dh    | Per unit                    |
| Die Record  | Die V position    | 01A0Eh     | Per unit        | 01A0Eh    | Per unit                    |
|             | Die X position    | 01A0Fh     | Per unit        | 01A0Fh    | Per unit                    |
|             | Die V position    | 01A10h     | Per unit        | 01A10h    | Per unit                    |
|             | Die Y position    | 01A11h     | Per unit        | 01A11h    | Per unit                    |
|             | Toot requite      | 01A12h     | Per unit        | 01A12h    | Per unit                    |
|             | Test results      | 01A13h     | Per unit        | 01A13h    | Per unit                    |

MSP430FR5872 MSP430FR58721 MSP430FR5870



# Table 6-35. Device Descriptor Table (1) (continued)

|                 |                                                | MSP430FRxxxx (UART BSL) |          | MSP430FRxxx | xx1 (I <sup>2</sup> C BSL) |
|-----------------|------------------------------------------------|-------------------------|----------|-------------|----------------------------|
|                 | DESCRIPTION                                    | ADDRESS                 | VALUE    | ADDRESS     | VALUE                      |
|                 | ADC12B calibration tag                         | 01A14h                  | 11h      | 01A14h      | 11h                        |
|                 | ADC12B calibration length                      | 01A15h                  | 10h      | 01A15h      | 10h                        |
|                 | (2)                                            | 01A16h                  | Per unit | 01A16h      | Per unit                   |
|                 | ADC gain factor <sup>(2)</sup>                 | 01A17h                  | Per unit | 01A17h      | Per unit                   |
|                 | ADO - (( (3)                                   | 01A18h                  | Per unit | 01A18h      | Per unit                   |
|                 | ADC offset <sup>(3)</sup>                      | 01A19h                  | Per unit | 01A19h      | Per unit                   |
|                 | ADC 1.2-V reference                            | 01A1Ah                  | Per unit | 01A1Ah      | Per unit                   |
|                 | Temperature sensor 30°C                        | 01A1Bh                  | Per unit | 01A1Bh      | Per unit                   |
| ADC12B          | ADC 1.2-V reference                            | 01A1Ch                  | Per unit | 01A1Ch      | Per unit                   |
| Calibration     | Temperature sensor 85°C                        | 01A1Dh                  | Per unit | 01A1Dh      | Per unit                   |
|                 | ADC 2.0-V reference                            | 01A1Eh                  | Per unit | 01A1Eh      | Per unit                   |
|                 | Temperature sensor 30°C                        | 01A1Fh                  | Per unit | 01A1Fh      | Per unit                   |
|                 | ADC 2.0-V reference<br>Temperature sensor 85°C | 01A20h                  | Per unit | 01A20h      | Per unit                   |
|                 |                                                | 01A21h                  | Per unit | 01A21h      | Per unit                   |
|                 | ADC 2.5-V reference                            | 01A22h                  | Per unit | 01A22h      | Per unit                   |
|                 | Temperature sensor 30°C                        | 01A23h                  | Per unit | 01A23h      | Per unit                   |
|                 | ADC 2.5-V reference                            | 01A24h                  | Per unit | 01A24h      | Per unit                   |
|                 | Temperature sensor 85°C                        | 01A25h                  | Per unit | 01A25h      | Per unit                   |
|                 | REF calibration tag                            | 01A26h                  | 12h      | 01A26h      | 12h                        |
|                 | REF calibration length                         | 01A27h                  | 06h      | 01A27h      | 06h                        |
|                 | DEE 4.0.1/ reference                           | 01A28h                  | Per unit | 01A28h      | Per unit                   |
| DEE Oalthouting | REF 1.2-V reference                            | 01A29h                  | Per unit | 01A29h      | Per unit                   |
| REF Calibration | DEE 0.0 V reference                            | 01A2Ah                  | Per unit | 01A2Ah      | Per unit                   |
|                 | REF 2.0-V reference                            | 01A2Bh                  | Per unit | 01A2Bh      | Per unit                   |
|                 | DEE 2.5. \/ reference                          | 01A2Ch                  | Per unit | 01A2Ch      | Per unit                   |
|                 | REF 2.5-V reference                            | 01A2Dh                  | Per unit | 01A2Dh      | Per unit                   |

<sup>(2)</sup> ADC gain: The gain correction factor is measured using the internal voltage reference with REFOUT = 0. Other settings (for example, with REFOUT = 1) can result in different correction factors.

ADC offset: The offset correction factor is measured using the internal 2.5-V reference. (3)



# Table 6-35. Device Descriptor Table (1) (continued)

|                   | DECORUPTION                          | MSP430FRxxx | xx (UART BSL) | MSP430FRxx | (xx1 (l <sup>2</sup> C BSL) |
|-------------------|--------------------------------------|-------------|---------------|------------|-----------------------------|
|                   | DESCRIPTION                          | ADDRESS     | VALUE         | ADDRESS    | VALUE                       |
|                   | 128-bit random number tag            | 01A2Eh      | 15h           | 01A2Eh     | 15h                         |
|                   | Random number length                 | 01A2Fh      | 10h           | 01A2Fh     | 10h                         |
|                   |                                      | 01A30h      | Per unit      | 01A30h     | Per unit                    |
|                   |                                      | 01A31h      | Per unit      | 01A31h     | Per unit                    |
|                   |                                      | 01A32h      | Per unit      | 01A32h     | Per unit                    |
|                   |                                      | 01A33h      | Per unit      | 01A33h     | Per unit                    |
|                   |                                      | 01A34h      | Per unit      | 01A34h     | Per unit                    |
|                   |                                      | 01A35h      | Per unit      | 01A35h     | Per unit                    |
| Random Number     | 128-bit random number <sup>(4)</sup> | 01A36h      | Per unit      | 01A36h     | Per unit                    |
| Random Number     |                                      | 01A37h      | Per unit      | 01A37h     | Per unit                    |
|                   |                                      | 01A38h      | Per unit      | 01A38h     | Per unit                    |
|                   |                                      | 01A39h      | Per unit      | 01A39h     | Per unit                    |
|                   |                                      | 01A3Ah      | Per unit      | 01A3Ah     | Per unit                    |
|                   |                                      | 01A3Bh      | Per unit      | 01A3Bh     | Per unit                    |
|                   |                                      | 01A3Ch      | Per unit      | 01A3Ch     | Per unit                    |
|                   |                                      | 01A3Dh      | Per unit      | 01A3Dh     | Per unit                    |
|                   |                                      | 01A3Eh      | Per unit      | 01A3Eh     | Per unit                    |
|                   |                                      | 01A3Fh      | Per unit      | 01A3Fh     | Per unit                    |
|                   | BSL tag                              | 01A40h      | 1Ch           | 01A40h     | 1Ch                         |
| BSL Configuration | BSL length                           | 01A41h      | 02h           | 01A41h     | 02h                         |
| BSL Configuration | BSL interface                        | 01A42h      | 00h           | 01A42h     | 01h                         |
|                   | BSL interface configuration          | 01A43h      | 00h           | 01A43h     | 48h                         |

<sup>(4) 128-</sup>bit random number: The random number is generated during production test using the CryptGenRandom() function from Microsoft®.



# 6.13 Memory

Table 6-36 summarizes the memory map for all devices.

# Table 6-36. Memory Organization<sup>(1)</sup>

|                                                                        |            | MSP430FR5972(1)<br>MSP430FR5922(1)<br>MSP430FR5872(1) | MSP430FR5970<br>MSP430FR5870                     |
|------------------------------------------------------------------------|------------|-------------------------------------------------------|--------------------------------------------------|
| Memory (FRAM) Main: interrupt vectors and signatures Main: code memory | Total Size | 63KB<br>00FFFFh to 00FF80h<br>013FFFh to 004400h      | 32KB<br>00FFFFh to 00FF80h<br>00FF7Fh to 008000h |
| RAM                                                                    | Sect 1     | 2KB<br>0023FFh to 001C00h                             | 2KB<br>0023FFh to 001C00h                        |
| Device Descriptor Info (TLV) (FRAM)                                    |            | 256 bytes<br>001AFFh to 001A00h                       | 256 bytes<br>001AFFh to 001A00h                  |
|                                                                        | Info A     | 128 bytes<br>0019FFh to 001980h                       | 128 bytes<br>0019FFh to 001980h                  |
| Information manage (FDAM)                                              | Info B     | 128 bytes<br>00197Fh to 001900h                       | 128 bytes<br>00197Fh to 001900h                  |
| Information memory (FRAM)                                              | Info C     | 128 bytes<br>0018FFh to 001880h                       | 128 bytes<br>0018FFh to 001880h                  |
|                                                                        | Info D     | 128 bytes<br>00187Fh to 001800h                       | 128 bytes<br>00187Fh to 001800h                  |
|                                                                        | BSL 3      | 512 bytes<br>0017FFh to 001600h                       | 512 bytes<br>0017FFh to 001600h                  |
| Depth and any (DCL) are a many (DCM)                                   | BSL 2      | 512 bytes<br>0015FFh to 001400h                       | 512 bytes<br>0015FFh to 001400h                  |
| Bootloader (BSL) memory (ROM)                                          | BSL 1      | 512 bytes<br>0013FFh to 001200h                       | 512 bytes<br>0013FFh to 001200h                  |
|                                                                        | BSL 0      | 512 bytes<br>0011FFh to 001000h                       | 512 bytes<br>0011FFh to 001000h                  |
| Peripherals                                                            | Size       | 4KB<br>000FFFh to 000020h                             | 4KB<br>000FFFh to 000020h                        |
| Tiny RAM                                                               | Size       | 26 bytes<br>000001Fh to 000006h                       | 26 bytes<br>000001Fh to 000006h                  |
| Reserved (Read Only) (2)                                               | Size       | 6 bytes<br>000005h to 000000h                         | 6 bytes<br>000005h to 000000h                    |

<sup>(1)</sup> All address space not listed is considered vacant memory.

Read as: D032h at 00h (Opcode: BIS.W LPM4, SR), 00F0h at 02h (Opcode: BIS.W LPM4, SR), 3FFFh at 04h (Opcode: JMP\$)



# 6.13.1 Peripheral File Map

Table 6-37 lists the base address and offset range for the registers of supported peripheral modules.

Table 6-37. Peripherals

| MODULE NAME                                 | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|---------------------------------------------|--------------|-------------------------|
| Special Functions (see Table 6-38)          | 0100h        | 000h to 01Fh            |
| PMM (see Table 6-39)                        | 0120h        | 000h to 01Fh            |
| FRAM Control (see Table 6-40)               | 0140h        | 000h to 00Fh            |
| CRC16 (see Table 6-41)                      | 0150h        | 000h to 007h            |
| RAM Controller (see Table 6-42)             | 0158h        | 000h to 001h            |
| Watchdog (see Table 6-43)                   | 015Ch        | 000h to 001h            |
| CS (see Table 6-44)                         | 0160h        | 000h to 00Fh            |
| SYS (see Table 6-45)                        | 0180h        | 000h to 01Fh            |
| Shared Reference (see Table 6-46)           | 01B0h        | 000h to 001h            |
| Port P1, P2 (see Table 6-47)                | 0200h        | 000h to 01Fh            |
| Port P3, P4 (see Table 6-48)                | 0220h        | 000h to 01Fh            |
| Port P5, P6 (see Table 6-49)                | 0240h        | 000h to 01Fh            |
| Port P7 (see Table 6-50)                    | 0260h        | 000h to 01Fh            |
| Port P9 (see Table 6-51)                    | 0280h        | 000h to 01Fh            |
| Port PJ (see Table 6-52)                    | 0320h        | 000h to 01Fh            |
| Timer_A TA0 (see Table 6-53)                | 0340h        | 000h to 02Fh            |
| Timer_A TA1 (see Table 6-54)                | 0380h        | 000h to 02Fh            |
| Timer_B TB0 (see Table 6-55)                | 03C0h        | 000h to 02Fh            |
| Timer_A TA2 (see Table 6-56)                | 0400h        | 000h to 02Fh            |
| Capacitive Touch I/O 0 (see Table 6-57)     | 0430h        | 000h to 00Fh            |
| Timer_A TA3 (see Table 6-58)                | 0440h        | 000h to 02Fh            |
| Capacitive Touch I/O 1 (see Table 6-59)     | 0470h        | 000h to 00Fh            |
| Real-Time Clock (RTC_C) (see Table 6-60)    | 04A0h        | 000h to 01Fh            |
| 32-Bit Hardware Multiplier (see Table 6-61) | 04C0h        | 000h to 02Fh            |
| DMA General Control (see Table 6-62)        | 0500h        | 000h to 00Fh            |
| DMA Channel 0 (see Table 6-62)              | 0510h        | 000h to 00Fh            |
| DMA Channel 1 (see Table 6-62)              | 0520h        | 000h to 00Fh            |
| DMA Channel 2 (see Table 6-62)              | 0530h        | 000h to 00Fh            |
| MPU Control (see Table 6-63)                | 05A0h        | 000h to 00Fh            |
| eUSCI_A0 (see Table 6-64)                   | 05C0h        | 000h to 01Fh            |
| eUSCI_A1 (see Table 6-65)                   | 05E0h        | 000h to 01Fh            |
| eUSCI_B0 (see Table 6-66)                   | 0640h        | 000h to 02Fh            |
| eUSCI_B1 (see Table 6-67)                   | 0680h        | 000h to 02Fh            |
| ADC12_B (see Table 6-68)                    | 0800h        | 000h to 09Fh            |
| Comparator_E (see Table 6-69)               | 08C0h        | 000h to 00Fh            |
| CRC32 (see Table 6-70)                      | 0980h        | 000h to 02Fh            |
| AES (see Table 6-71)                        | 09C0h        | 000h to 00Fh            |



#### Table 6-38. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

#### Table 6-39. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| PMM control 0        | PMMCTL0  | 00h    |
| PMM interrupt flags  | PMMIFG   | 0Ah    |
| PM5 control 0        | PM5CTL0  | 10h    |

#### Table 6-40. FRAM Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| FRAM control 0       | FRCTL0   | 00h    |
| General control 0    | GCCTL0   | 04h    |
| General control 1    | GCCTL1   | 06h    |

#### Table 6-41. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRCDI     | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

#### Table 6-42. RAM Controller Registers (Base Address: 0158h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| RAM controller control 0 | RCCTL0   | 00h    |

# Table 6-43. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

#### Table 6-44. CS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| CS control 0         | CSCTL0   | 00h    |
| CS control 1         | CSCTL1   | 02h    |
| CS control 2         | CSCTL2   | 04h    |
| CS control 3         | CSCTL3   | 06h    |
| CS control 4         | CSCTL4   | 08h    |
| CS control 5         | CSCTL5   | 0Ah    |
| CS control 6         | CSCTL6   | 0Ch    |

#### Table 6-45. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| System control       | SYSCTL   | 00h    |
| JTAG mailbox control | SYSJMBC  | 06h    |



# Table 6-45. SYS Registers (Base Address: 0180h) (continued)

| REGISTER DESCRIPTION        | REGISTER | OFFSET |
|-----------------------------|----------|--------|
| JTAG mailbox input 0        | SYSJMBI0 | 08h    |
| JTAG mailbox input 1        | SYSJMBI1 | 0Ah    |
| JTAG mailbox output 0       | SYSJMBO0 | 0Ch    |
| JTAG mailbox output 1       | SYSJMBO1 | 0Eh    |
| User NMI vector generator   | SYSUNIV  | 1Ah    |
| System NMI vector generator | SYSSNIV  | 1Ch    |
| Reset vector generator      | SYSRSTIV | 1Eh    |

# Table 6-46. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

# Table 6-47. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P1 input                 | P1IN     | 00h    |
| Port P1 output                | P1OUT    | 02h    |
| Port P1 direction             | P1DIR    | 04h    |
| Port P1 resistor enable       | P1REN    | 06h    |
| Port P1 selection 0           | P1SEL0   | 0Ah    |
| Port P1 selection 1           | P1SEL1   | 0Ch    |
| Port P1 interrupt vector word | P1IV     | 0Eh    |
| Port P1 complement selection  | P1SELC   | 16h    |
| Port P1 interrupt edge select | P1IES    | 18h    |
| Port P1 interrupt enable      | P1IE     | 1Ah    |
| Port P1 interrupt flag        | P1IFG    | 1Ch    |
| Port P2 input                 | P2IN     | 01h    |
| Port P2 output                | P2OUT    | 03h    |
| Port P2 direction             | P2DIR    | 05h    |
| Port P2 resistor enable       | P2REN    | 07h    |
| Port P2 selection 0           | P2SEL0   | 0Bh    |
| Port P2 selection 1           | P2SEL1   | 0Dh    |
| Port P2 complement selection  | P2SELC   | 17h    |
| Port P2 interrupt vector word | P2IV     | 1Eh    |
| Port P2 interrupt edge select | P2IES    | 19h    |
| Port P2 interrupt enable      | P2IE     | 1Bh    |
| Port P2 interrupt flag        | P2IFG    | 1Dh    |

# Table 6-48. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P3 input                 | P3IN     | 00h    |
| Port P3 output                | P3OUT    | 02h    |
| Port P3 direction             | P3DIR    | 04h    |
| Port P3 resistor enable       | P3REN    | 06h    |
| Port P3 selection 0           | P3SEL0   | 0Ah    |
| Port P3 selection 1           | P3SEL1   | 0Ch    |
| Port P3 interrupt vector word | P3IV     | 0Eh    |

MSP430FR5872 MSP430FR58721 MSP430FR5870



# Table 6-48. Port P3, P4 Registers (Base Address: 0220h) (continued)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P3 complement selection  | P3SELC   | 16h    |
| Port P3 interrupt edge select | P3IES    | 18h    |
| Port P3 interrupt enable      | P3IE     | 1Ah    |
| Port P3 interrupt flag        | P3IFG    | 1Ch    |
| Port P4 input                 | P4IN     | 01h    |
| Port P4 output                | P4OUT    | 03h    |
| Port P4 direction             | P4DIR    | 05h    |
| Port P4 resistor enable       | P4REN    | 07h    |
| Port P4 selection 0           | P4SEL0   | 0Bh    |
| Port P4 selection 1           | P4SEL1   | 0Dh    |
| Port P4 complement selection  | P4SELC   | 17h    |
| Port P4 interrupt vector word | P4IV     | 1Eh    |
| Port P4 interrupt edge select | P4IES    | 19h    |
| Port P4 interrupt enable      | P4IE     | 1Bh    |
| Port P4 interrupt flag        | P4IFG    | 1Dh    |

# Table 6-49. Port P5, P6 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port P5 input                | P5IN     | 00h    |
| Port P5 output               | P5OUT    | 02h    |
| Port P5 direction            | P5DIR    | 04h    |
| Port P5 resistor enable      | P5REN    | 06h    |
| Port P5 selection 0          | P5SEL0   | 0Ah    |
| Port P5 selection 1          | P5SEL1   | 0Ch    |
| Reserved                     |          | 0Eh    |
| Port P5 complement selection | P5SELC   | 16h    |
| Reserved                     |          | 18h    |
| Reserved                     |          | 1Ah    |
| Reserved                     |          | 1Ch    |
| Port P6 input                | P6IN     | 01h    |
| Port P6 output               | P6OUT    | 03h    |
| Port P6 direction            | P6DIR    | 05h    |
| Port P6 resistor enable      | P6REN    | 07h    |
| Port P6 selection 0          | P6SEL0   | 0Bh    |
| Port P6 selection 1          | P6SEL1   | 0Dh    |
| Port P6 complement selection | P6SELC   | 17h    |
| Reserved                     |          | 1Eh    |
| Reserved                     |          | 19h    |
| Reserved                     |          | 1Bh    |
| Reserved                     |          | 1Dh    |

# Table 6-50. Port P7 Registers (Base Address: 0260h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Port P7 input           | P7IN     | 00h    |
| Port P7 output          | P7OUT    | 02h    |
| Port P7 direction       | P7DIR    | 04h    |
| Port P7 resistor enable | P7REN    | 06h    |



#### Table 6-50. Port P7 Registers (Base Address: 0260h) (continued)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port P7 selection 0          | P7SEL0   | 0Ah    |
| Port P7 selection 1          | P7SEL1   | 0Ch    |
| Reserved                     |          | 0Eh    |
| Port P7 complement selection | P7SELC   | 16h    |
| Reserved                     |          | 18h    |
| Reserved                     |          | 1Ah    |
| Reserved                     |          | 1Ch    |

#### Table 6-51. Port P9 Registers (Base Address: 0280h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port P9 input                | P9IN     | 00h    |
| Port P9 output               | P9OUT    | 02h    |
| Port P9 direction            | P9DIR    | 04h    |
| Port P9 resistor enable      | P9REN    | 06h    |
| Port P9 selection 0          | P9SEL0   | 0Ah    |
| Port P9 selection 1          | P9SEL1   | 0Ch    |
| Reserved                     |          | 0Eh    |
| Port P9 complement selection | P9SELC   | 16h    |
| Reserved                     |          | 18h    |
| Reserved                     |          | 1Ah    |
| Reserved                     |          | 1Ch    |

#### Table 6-52. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Port PJ input                | PJIN     | 00h    |
| Port PJ output               | PJOUT    | 02h    |
| Port PJ direction            | PJDIR    | 04h    |
| Port PJ resistor enable      | PJREN    | 06h    |
| Port PJ selection 0          | PJSEL0   | 0Ah    |
| Port PJ selection 1          | PJSEL1   | 0Ch    |
| Port PJ complement selection | PJSELC   | 16h    |

#### Table 6-53. Timer\_A TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| TA0 counter               | TA0R     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |



#### Table 6-54. Timer\_A TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |

#### Table 6-55. Timer\_B TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| Capture/compare control 3 | TB0CCTL3 | 08h    |
| Capture/compare control 4 | TB0CCTL4 | 0Ah    |
| Capture/compare control 5 | TB0CCTL5 | 0Ch    |
| Capture/compare control 6 | TB0CCTL6 | 0Eh    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| Capture/compare 3         | TB0CCR3  | 18h    |
| Capture/compare 4         | TB0CCR4  | 1Ah    |
| Capture/compare 5         | TB0CCR5  | 1Ch    |
| Capture/compare 6         | TB0CCR6  | 1Eh    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

#### Table 6-56. Timer\_A TA2 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA2 control               | TA2CTL   | 00h    |
| Capture/compare control 0 | TA2CCTL0 | 02h    |
| Capture/compare control 1 | TA2CCTL1 | 04h    |
| TA2 counter               | TA2R     | 10h    |
| Capture/compare 0         | TA2CCR0  | 12h    |
| Capture/compare 1         | TA2CCR1  | 14h    |
| TA2 expansion 0           | TA2EX0   | 20h    |
| TA2 interrupt vector      | TA2IV    | 2Eh    |

#### Table 6-57. Capacitive Touch I/O 0 Registers (Base Address: 0430h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive touch I/O 0 control | CAPTIO0CTL | 0Eh    |



#### Table 6-58. Timer\_A TA3 Registers (Base Address: 0440h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA3 control               | TA3CTL   | 00h    |
| Capture/compare control 0 | TA3CCTL0 | 02h    |
| Capture/compare control 1 | TA3CCTL1 | 04h    |
| Capture/compare control 2 | TA3CCTL2 | 06h    |
| Capture/compare control 3 | TA3CCTL3 | 08h    |
| Capture/compare control 4 | TA3CCTL4 | 0Ah    |
| TA3 counter               | TA3R     | 10h    |
| Capture/compare 0         | TA3CCR0  | 12h    |
| Capture/compare 1         | TA3CCR1  | 14h    |
| Capture/compare 2         | TA3CCR2  | 16h    |
| Capture/compare 3         | TA3CCR3  | 18h    |
| Capture/compare 4         | TA3CCR4  | 1Ah    |
| TA3 expansion 0           | TA3EX0   | 20h    |
| TA3 interrupt vector      | TA3IV    | 2Eh    |

#### Table 6-59. Capacitive Touch I/O 1 Registers (Base Address: 0470h)

| REGISTER DESCRIPTION           | REGISTER   | OFFSET |
|--------------------------------|------------|--------|
| Capacitive touch I/O 1 control | CAPTIO1CTL | 0Eh    |

#### Table 6-60. RTC\_C Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION         | REGISTER       | OFFSET |
|------------------------------|----------------|--------|
| RTC control 0                | RTCCTL0        | 00h    |
| RTC password                 | RTCPWD         | 01h    |
| RTC control 1                | RTCCTL1        | 02h    |
| RTC control 3                | RTCCTL3        | 03h    |
| RTC offset calibration       | RTCOCAL        | 04h    |
| RTC temperature compensation | RTCTCMP        | 06h    |
| RTC prescaler 0 control      | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control      | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0              | RTCPS0         | 0Ch    |
| RTC prescaler 1              | RTCPS1         | 0Dh    |
| RTC interrupt vector word    | RTCIV          | 0Eh    |
| RTC seconds/counter 1        | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter 2        | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter 3          | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter 4    | RTCDOW/RTCNT4  | 13h    |
| RTC days                     | RTCDAY         | 14h    |
| RTC month                    | RTCMON         | 15h    |
| RTC year                     | RTCYEAR        | 16h    |
| RTC alarm minutes            | RTCAMIN        | 18h    |
| RTC alarm hours              | RTCAHOUR       | 19h    |
| RTC alarm day of week        | RTCADOW        | 1Ah    |
| RTC alarm days               | RTCADAY        | 1Bh    |
| Binary-to-BCD conversion     | BIN2BCD        | 1Ch    |
| BCD-to-binary conversion     | BCD2BIN        | 1Eh    |



#### Table 6-61. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension                                   | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 x 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 x 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |

# Table 6-62. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |
| DMA module control 0                   | DMACTL0  | 00h    |
| DMA module control 1                   | DMACTL1  | 02h    |



# Table 6-62. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h) (continued)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| DMA module control 2 | DMACTL2  | 04h    |
| DMA module control 3 | DMACTL3  | 06h    |
| DMA module control 4 | DMACTL4  | 08h    |
| DMA interrupt vector | DMAIV    | 0Eh    |

#### Table 6-63. MPU Control Registers (Base Address: 05A0h)

| REGISTER DESCRIPTION                  | REGISTER   | OFFSET |
|---------------------------------------|------------|--------|
| MPU control 0                         | MPUCTL0    | 00h    |
| MPU control 1                         | MPUCTL1    | 02h    |
| MPU Segmentation Border 2             | MPUSEGB2   | 04h    |
| MPU Segmentation Border 1             | MPUSEGB1   | 06h    |
| MPU access management                 | MPUSAM     | 08h    |
| MPU IP control 0                      | MPUIPC0    | 0Ah    |
| MPU IP Encapsulation Segment Border 2 | MPUIPSEGB2 | 0Ch    |
| MPU IP Encapsulation Segment Border 1 | MPUIPSEGB1 | 0Eh    |

#### Table 6-64. eUSCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA0CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA0CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA0BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA0BR1    | 07h    |
| eUSCI_A modulation control    | UCA0MCTLW  | 08h    |
| eUSCI_A status word           | UCA0STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA0RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA0TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA0ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA0IRTCTL | 12h    |
| eUSCI_A IrDA receive control  | UCA0IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA0IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA0IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA0IV     | 1Eh    |

#### Table 6-65. eUSCI\_A1 Registers (Base Address:05E0h)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A control word 0        | UCA1CTLW0  | 00h    |
| eUSCI _A control word 1       | UCA1CTLW1  | 02h    |
| eUSCI_A baud rate 0           | UCA1BR0    | 06h    |
| eUSCI_A baud rate 1           | UCA1BR1    | 07h    |
| eUSCI_A modulation control    | UCA1MCTLW  | 08h    |
| eUSCI_A status word           | UCA1STATW  | 0Ah    |
| eUSCI_A receive buffer        | UCA1RXBUF  | 0Ch    |
| eUSCI_A transmit buffer       | UCA1TXBUF  | 0Eh    |
| eUSCI_A LIN control           | UCA1ABCTL  | 10h    |
| eUSCI_A IrDA transmit control | UCA1IRTCTL | 12h    |



#### Table 6-65. eUSCI\_A1 Registers (Base Address:05E0h) (continued)

| REGISTER DESCRIPTION          | REGISTER   | OFFSET |
|-------------------------------|------------|--------|
| eUSCI_A IrDA receive control  | UCA1IRRCTL | 13h    |
| eUSCI_A interrupt enable      | UCA1IE     | 1Ah    |
| eUSCI_A interrupt flags       | UCA1IFG    | 1Ch    |
| eUSCI_A interrupt vector word | UCA1IV     | 1Eh    |

#### Table 6-66. eUSCI\_B0 Registers (Base Address: 0640h)

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB0CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB0CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB0BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB0BR1     | 07h    |
| eUSCI_B status word            | UCB0STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB0TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB0RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB0TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB0I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB0I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB0I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB0I2COA3  | 1Ah    |
| eUSCI_B received address       | UCB0ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB0ADDMASK | 1Eh    |
| eUSCI_B I2C slave address      | UCB0I2CSA   | 20h    |
| eUSCI_B interrupt enable       | UCB0IE      | 2Ah    |
| eUSCI_B interrupt flags        | UCB0IFG     | 2Ch    |
| eUSCI_B interrupt vector word  | UCB0IV      | 2Eh    |

#### Table 6-67. eUSCI\_B1 Registers (Base Address: 0680h)

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| eUSCI_B control word 0         | UCB1CTLW0   | 00h    |
| eUSCI_B control word 1         | UCB1CTLW1   | 02h    |
| eUSCI_B bit rate 0             | UCB1BR0     | 06h    |
| eUSCI_B bit rate 1             | UCB1BR1     | 07h    |
| eUSCI_B status word            | UCB1STATW   | 08h    |
| eUSCI_B byte counter threshold | UCB1TBCNT   | 0Ah    |
| eUSCI_B receive buffer         | UCB1RXBUF   | 0Ch    |
| eUSCI_B transmit buffer        | UCB1TXBUF   | 0Eh    |
| eUSCI_B I2C own address 0      | UCB1I2COA0  | 14h    |
| eUSCI_B I2C own address 1      | UCB1I2COA1  | 16h    |
| eUSCI_B I2C own address 2      | UCB1I2COA2  | 18h    |
| eUSCI_B I2C own address 3      | UCB1I2COA3  | 1Ah    |
| eUSCI_B received address       | UCB1ADDRX   | 1Ch    |
| eUSCI_B address mask           | UCB1ADDMASK | 1Eh    |
| eUSCI_B I2C slave address      | UCB1I2CSA   | 20h    |
| eUSCI_B interrupt enable       | UCB1IE      | 2Ah    |
| eUSCI_B interrupt flags        | UCB1IFG     | 2Ch    |
| eUSCI_B interrupt vector word  | UCB1IV      | 2Eh    |



### Table 6-68. ADC12\_B Registers (Base Address: 0800h)

| REGISTER DESCRIPTION                     | REGISTER    | OFFSET |
|------------------------------------------|-------------|--------|
| ADC12_B control 0                        | ADC12CTL0   | 00h    |
| ADC12_B control 1                        | ADC12CTL1   | 02h    |
| ADC12_B control 2                        | ADC12CTL2   | 04h    |
| ADC12_B control 3                        | ADC12CTL3   | 06h    |
| ADC12_B window comparator low threshold  | ADC12LO     | 08h    |
| ADC12_B window comparator high threshold | ADC12HI     | 0Ah    |
| ADC12_B interrupt flag 0                 | ADC12IFGR0  | 0Ch    |
| ADC12_B interrupt flag 1                 | ADC12IFGR1  | 0Eh    |
| ADC12_B interrupt flag 2                 | ADC12IFGR2  | 10h    |
| ADC12_B interrupt enable 0               | ADC12IER0   | 12h    |
| ADC12_B Interrupt Enable 1               | ADC12IER1   | 14h    |
| ADC12_B interrupt enable 2               | ADC12IER2   | 16h    |
| ADC12_B interrupt vector                 | ADC12IV     | 18h    |
| ADC12_B memory control 0                 | ADC12MCTL0  | 20h    |
| ADC12_B memory control 1                 | ADC12MCTL1  | 22h    |
| ADC12_B memory control 2                 | ADC12MCTL2  | 24h    |
| ADC12_B memory control 3                 | ADC12MCTL3  | 26h    |
| ADC12_B memory control 4                 | ADC12MCTL4  | 28h    |
| ADC12_B memory control 5                 | ADC12MCTL5  | 2Ah    |
| ADC12_B memory control 6                 | ADC12MCTL6  | 2Ch    |
| ADC12_B memory control 7                 | ADC12MCTL7  | 2Eh    |
| ADC12_B memory control 8                 | ADC12MCTL8  | 30h    |
| ADC12_B memory control 9                 | ADC12MCTL9  | 32h    |
| ADC12_B memory control 10                | ADC12MCTL10 | 34h    |
| ADC12_B memory control 11                | ADC12MCTL11 | 36h    |
| ADC12_B memory control 12                | ADC12MCTL12 | 38h    |
| ADC12_B memory control 13                | ADC12MCTL13 | 3Ah    |
| ADC12_B memory control 14                | ADC12MCTL14 | 3Ch    |
| ADC12_B memory control 15                | ADC12MCTL15 | 3Eh    |
| ADC12_B memory control 16                | ADC12MCTL16 | 40h    |
| ADC12_B memory control 17                | ADC12MCTL17 | 42h    |
| ADC12_B memory control 18                | ADC12MCTL18 | 44h    |
| ADC12_B memory control 19                | ADC12MCTL19 | 46h    |
| ADC12_B memory control 20                | ADC12MCTL20 | 48h    |
| ADC12_B memory control 21                | ADC12MCTL21 | 4Ah    |
| ADC12_B memory control 22                | ADC12MCTL22 | 4Ch    |
| ADC12_B memory control 23                | ADC12MCTL23 | 4Eh    |
| ADC12_B memory control 24                | ADC12MCTL24 | 50h    |
| ADC12_B memory control 25                | ADC12MCTL25 | 52h    |
| ADC12_B memory control 26                | ADC12MCTL26 | 54h    |
| ADC12_B memory control 27                | ADC12MCTL27 | 56h    |
| ADC12_B memory control 28                | ADC12MCTL28 | 58h    |
| ADC12_B memory control 29                | ADC12MCTL29 | 5Ah    |
| ADC12_B memory control 30                | ADC12MCTL30 | 5Ch    |
| ADC12_B memory control 31                | ADC12MCTL31 | 5Eh    |
| ADC12_B memory 0                         | ADC12MEM0   | 60h    |
| ADC12_B memory 1                         | ADC12MEM1   | 62h    |



#### Table 6-68. ADC12\_B Registers (Base Address: 0800h) (continued)

| REGISTER DESCRIPTION | REGISTER   | OFFSET |
|----------------------|------------|--------|
| ADC12_B memory 2     | ADC12MEM2  | 64h    |
| ADC12_B memory 3     | ADC12MEM3  | 66h    |
| ADC12_B memory 4     | ADC12MEM4  | 68h    |
| ADC12_B memory 5     | ADC12MEM5  | 6Ah    |
| ADC12_B memory 6     | ADC12MEM6  | 6Ch    |
| ADC12_B memory 7     | ADC12MEM7  | 6Eh    |
| ADC12_B memory 8     | ADC12MEM8  | 70h    |
| ADC12_B memory 9     | ADC12MEM9  | 72h    |
| ADC12_B memory 10    | ADC12MEM10 | 74h    |
| ADC12_B memory 11    | ADC12MEM11 | 76h    |
| ADC12_B memory 12    | ADC12MEM12 | 78h    |
| ADC12_B memory 13    | ADC12MEM13 | 7Ah    |
| ADC12_B memory 14    | ADC12MEM14 | 7Ch    |
| ADC12_B memory 15    | ADC12MEM15 | 7Eh    |
| ADC12_B memory 16    | ADC12MEM16 | 80h    |
| ADC12_B memory 17    | ADC12MEM17 | 82h    |
| ADC12_B memory 18    | ADC12MEM18 | 84h    |
| ADC12_B memory 19    | ADC12MEM19 | 86h    |
| ADC12_B memory 20    | ADC12MEM20 | 88h    |
| ADC12_B memory 21    | ADC12MEM21 | 8Ah    |
| ADC12_B memory 22    | ADC12MEM22 | 8Ch    |
| ADC12_B memory 23    | ADC12MEM23 | 8Eh    |
| ADC12_B memory 24    | ADC12MEM24 | 90h    |
| ADC12_B memory 25    | ADC12MEM25 | 92h    |
| ADC12_B memory 26    | ADC12MEM26 | 94h    |
| ADC12_B memory 27    | ADC12MEM27 | 96h    |
| ADC12_B memory 28    | ADC12MEM28 | 98h    |
| ADC12_B memory 29    | ADC12MEM29 | 9Ah    |
| ADC12_B memory 30    | ADC12MEM30 | 9Ch    |
| ADC12_B memory 31    | ADC12MEM31 | 9Eh    |

#### Table 6-69. Comparator\_E Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION             | REGISTER | OFFSET |
|----------------------------------|----------|--------|
| Comparator control 0             | CECTL0   | 00h    |
| Comparator control 1             | CECTL1   | 02h    |
| Comparator control 2             | CECTL2   | 04h    |
| Comparator control 3             | CECTL3   | 06h    |
| Comparator interrupt             | CEINT    | 0Ch    |
| Comparator interrupt vector word | CEIV     | 0Eh    |

#### Table 6-70. CRC32 Registers (Base Address: 0980h)

| REGISTER DESCRIPTION                   | REGISTER      | OFFSET |
|----------------------------------------|---------------|--------|
| CRC32 data input                       | CRC32DIW0     | 00h    |
| Reserved                               |               | 02h    |
| Reserved                               |               | 04h    |
| CRC32 data input reverse               | CRC32DIRBW0   | 06h    |
| CRC32 initialization and result word 0 | CRC32INIRESW0 | 08h    |



#### Table 6-70. CRC32 Registers (Base Address: 0980h) (continued)

| REGISTER DESCRIPTION                   | REGISTER      | OFFSET |
|----------------------------------------|---------------|--------|
| CRC32 initialization and result word 1 | CRC32INIRESW1 | 0Ah    |
| CRC32 result reverse word 1            | CRC32RESRW1   | 0Ch    |
| CRC32 result reverse word 0            | CRC32RESRW1   | 0Eh    |
| CRC16 data input                       | CRC16DIW0     | 10h    |
| Reserved                               |               | 12h    |
| Reserved                               |               | 14h    |
| CRC16 data input reverse               | CRC16DIRBW0   | 16h    |
| CRC16 initialization and result word 0 | CRC16INIRESW0 | 18h    |
| Reserved                               |               | 1Ah    |
| Reserved                               |               | 1Ch    |
| CRC16 result reverse word 0            | CRC16RESRW1   | 1Eh    |
| Reserved                               |               | 20h    |
| Reserved                               |               | 22h    |
| Reserved                               |               | 24h    |
| Reserved                               |               | 26h    |
| Reserved                               |               | 28h    |
| Reserved                               |               | 2Ah    |
| Reserved                               |               | 2Ch    |
| Reserved                               |               | 2Eh    |

#### Table 6-71. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION                       | REGISTER | OFFSET |
|--------------------------------------------|----------|--------|
| AES accelerator control 0                  | AESACTL0 | 00h    |
| Reserved                                   |          | 02h    |
| AES accelerator status                     | AESASTAT | 04h    |
| AES accelerator key                        | AESAKEY  | 06h    |
| AES accelerator data in                    | AESADIN  | 008h   |
| AES accelerator data out                   | AESADOUT | 00Ah   |
| AES accelerator XORed data in              | AESAXDIN | 00Ch   |
| AES accelerator XORed data in (no trigger) | AESAXIN  | 00Eh   |



#### 6.14 Identification

#### 6.14.1 Revision Identification

The device revision information is shown as part of the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see Section 8.4.

The hardware revision is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Hardware Revision" entries in Section 6.12.

#### 6.14.2 Device Identification

The device type can be identified from the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see Section 8.4.

A device identification value is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the "Device ID" entries in Section 6.12.

#### 6.14.3 JTAG Identification

Programming through the JTAG interface, including reading and identifying the JTAG ID, is described in detail in *MSP430 Programming With the JTAG Interface*.



## 7 Applications, Implementation, and Layout

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 7.1 Device Connection and Layout Fundamentals

This section describes the recommended guidelines when designing with the MSP430. These guidelines are to make sure that the device has proper connections for powering, programming, debugging, and optimum analog performance.

#### 7.1.1 Power Supply Decoupling and Bulk Capacitors

TI recommends connecting a combination of a 1-µF plus a 100-nF low-ESR ceramic decoupling capacitor to each AVCC and DVCC pin. Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters). Additionally, TI recommends separated grounds with a single-point connection for better noise isolation from digital to analog circuits on the board and to achieve high analog accuracy.



Figure 7-1. Power Supply Decoupling

#### 7.1.2 External Oscillator

Depending on the device variant (see Section 3), the device can support a low-frequency crystal (32 kHz) on the LFXT pins, a high-frequency crystal on the HFXT pins, or both. External bypass capacitors for the crystal oscillator pins are required.

It is also possible to apply digital clock signals to the LFXIN and HFXIN input pins that meet the specifications of the respective oscillator if the appropriate LFXTBYPASS or HFXTBYPASS mode is selected. In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes. If they are left unused, they must be terminated according to Section 4.6.

Figure 7-2 shows a typical connection diagram.



Figure 7-2. Typical Crystal Connection

See MSP430 32-kHz Crystal Oscillators for more information on selecting, testing, and designing a crystal oscillator with the MSP430 devices.

#### 7.1.3 JTAG

With the proper connections, the debugger and a hardware JTAG interface (such as the MSP-FET or MSP-FET430UIF) can be used to program and debug code on the target board. In addition, the connections also support the MSP-GANG production programmers, thus providing an easy way to program prototype boards, if desired. Figure 7-3 shows the connections between the 14-pin JTAG connector and the target device required to support in-system programming and debugging for 4-wire JTAG communication. Figure 7-4 shows the connections for 2-wire JTAG mode (Spy-Bi-Wire).

The connections for the MSP-FET and MSP-FET430UIF interface modules and the MSP-GANG are identical. Both can supply  $V_{CC}$  to the target board (through pin 2). In addition, the MSP-FET and MSP-FET430UIF interface modules and MSP-GANG have a  $V_{CC}$ -sense feature that, if used, requires an alternate connection (pin 4 instead of pin 2). The  $V_{CC}$ -sense feature senses the local  $V_{CC}$  present on the target board (that is, a battery or other local power supply) and adjusts the output signals accordingly. Figure 7-3 and Figure 7-4 show a jumper block that supports both scenarios of supplying  $V_{CC}$  to the target board. If this flexibility is not required, the desired  $V_{CC}$  connections may be hard-wired to eliminate the jumper block. Pins 2 and 4 must not be connected at the same time.

For additional design information regarding the JTAG interface, see the MSP430 Hardware Tools User's Guide.





- A. If a local target power supply is used, make connection J1. If power from the debug or programming adapter is used, make connection J2.
- B. The upper limit for C1 is 2.2 nF when using current TI tools.

Figure 7-3. Signal Connections for 4-Wire JTAG Communication





- A. Make connection J1 if a local target power supply is used, or make connection J2 if the target is powered from the debug or programming adapter.
- The device RST/NMI/SBWTDIO pin is used in 2-wire mode for bidirectional communication with the device during JTAG access, and any capacitance that is attached to this signal may affect the ability to establish a connection with the device. The upper limit for C1 is 2.2 nF when using current TI tools.

Figure 7-4. Signal Connections for 2-Wire JTAG Communication (Spy-Bi-Wire)

#### 7.1.4 Reset

The reset pin can be configured as a reset function (default) or as an NMI function in the special function register (SFR) SFRRPCR.

In reset mode, the RST/NMI pin is active low, and a pulse applied to this pin that meets the reset timing specifications generates a BOR-type device reset.

Setting SYSNMI causes the RST/NMI pin to be configured as an external NMI source. The external NMI is edge sensitive, and its edge is selectable by SYSNMIIES. Setting the NMIIE enables the interrupt of the external NMI. When an external NMI event occurs, the NMIIFG is set.

The RST/NMI pin can have either a pullup or pulldown that is enabled or not. SYSRSTUP selects either pullup or pulldown, and SYSRSTRE causes the pullup (default) or pulldown to be enabled (default) or not. If the RST/NMI pin is unused, it is required either to select and enable the internal pullup or to connect an external 47-kΩ pullup resistor to the RST/NMI pin with a 10-nF pulldown capacitor. The pulldown capacitor should not exceed 2.2 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers.

See the MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide for more information on the referenced control registers and bits.

#### 7.1.5 Unused Pins

For details on the connection of unused pins, see Section 4.6.



#### 7.1.6 General Layout Recommendations

- Proper grounding and short traces for external crystal to reduce parasitic capacitance. See MSP430 32-kHz Crystal Oscillators for recommended layout guidelines.
- Proper bypass capacitors on DVCC, AVCC, and reference pins if used.
- Avoid routing any high-frequency signal close to an analog signal line. For example, keep digital switching signals such as PWM or JTAG signals away from the oscillator circuit.
- Proper ESD level protection should be considered to protect the device from unintended high-voltage electrostatic discharge. See MSP430 System-Level ESD Considerations for guidelines.

#### 7.1.7 Do's and Don'ts

TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in Section 5.1. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.

#### 7.2 Peripheral- and Interface-Specific Design Information

#### 7.2.1 ADC12\_B Peripheral

#### 7.2.1.1 Partial Schematic

Figure 7-5 shows the recommended decoupling circuit when an external voltage reference is used. The internal reference module has a maximum drive current as specified in the  $I_{O(VREF+)}$  specification of the REF module.



Figure 7-5. ADC12\_B Grounding and Noise Considerations

#### 7.2.1.2 Design Requirements

As with any high-resolution ADC, appropriate printed-circuit-board layout and grounding techniques should be followed to eliminate ground loops, unwanted parasitic effects, and noise.

Ground loops are formed when return current from the ADC flows through paths that are common with other analog or digital circuitry. If care is not taken, this current can generate small unwanted offset voltages that can add to or subtract from the reference or input voltages of the ADC. The general guidelines in Section 7.1.1 combined with the connections shown in Section 7.2.1.1 prevent this.

In addition to grounding, ripple and noise spikes on the power-supply lines that are caused by digital switching or switching power supplies can corrupt the conversion result. TI recommends a noise-free design using separate analog and digital ground planes with a single-point connection to achieve high accuracy.



The reference voltage must be a stable voltage for accurate measurements. The capacitor values that are selected in the general guidelines filter out the high- and low-frequency ripple before the reference voltage enters the device. In this case, the 10-µF capacitor is used to buffer the reference pin and filter any low-frequency ripple. A 470-nF bypass capacitor is used to filter out any high-frequency noise.

#### 7.2.1.3 Detailed Design Procedure

For additional design information, see *Designing With the MSP430FR58xx, FR59xx, FR68xx, and FR69xx ADC*.

#### 7.2.1.4 Layout Guidelines

Components that are shown in the partial schematic (see Figure 7-5) should be placed as close as possible to the respective device pins. Avoid long traces, because they add additional parasitic capacitance, inductance, and resistance on the signal.

Avoid routing analog input signals close to a high-frequency pin (for example, a high-frequency PWM), because the high-frequency switching can be coupled into the analog signal.

If differential mode is used for the ADC12\_B, the analog differential input signals must be routed close together to minimize the effect of noise on the resulting signal.



#### 8 Device and Documentation Support

#### 8.1 Getting Started and Next Steps

For more information on the MSP430<sup>™</sup> family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

#### 8.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

XMS devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 8-1 provides a legend for reading the complete device name.



Figure 8-1. Device Nomenclature



#### 8.3 Tools and Software

All MSP microcontrollers are supported by a wide variety of software and hardware development tools. Tools are available from TI and various third parties. See them all at Development Kits and Software for Low-Power MCUs.

Table 8-1 lists the debug features of the MSP430FR597x(1), MSP430FR592x(1) and MSP430FR587x(1) MCUs. See the *Code Composer Studio for MSP430 User's Guide* for details on the available features.

#### Table 8-1. Hardware Debug Features

| MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | LPMx.5<br>DEBUGGING<br>SUPPORT | EnergyTrace++<br>TECHNOLOGY |
|------------------------|----------------|----------------|------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|-----------------------------|
| MSP430Xv2              | Yes            | Yes            | 3                | Yes                       | Yes              | No                 | No              | Yes                            | Yes                         |

#### **Design Kits and Evaluation Modules**

- MSP430FR6989 LaunchPad Development Kit The MSP-EXP430FR6989 LaunchPad Development Kit is an easy-to-use Evaluation Module (EVM) for the MSP40FR6989 microcontroller (MCU). It contains everything needed to start developing on the ultra-low-power MSP430FRx FRAM microcontroller platform, including onboard emulation for programming, debugging, and energy measurements.
- MSP-TS430PM64F MSP430 64-pin FRAM Target Socket Board The MSP-TS430PZ5X100 is a standalone ZIF socket target board used to program and debug the MSP430 MCU in-system through the JTAG interface or the Spy-Bi-Wire (2-wire JTAG) protocol.
- MSP-FET430U64F MSP430 64-pin FRAM TS Board and MSP-FET Bundle The MSP-FET430U64F is a bundle containing the MSP-FET emulator and a stand-alone 64-pin ZIF socket target board to program and debug the MSP430 in-system through the JTAG interface or the Spy-Bi-Wire (2-wire JTAG) protocol. The TS development board supports the MSP430FR6972 FRAM device in a 64-pin LQFP package (TI package code: PM).

#### **Software**

- MSP430Ware ™ Software MSP430Ware software is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 MCU design resources, MSP430Ware software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware software is available as a component of CCS or as a stand-alone package.
- MSP430FR592x, MSP430FR5x7x, MSP430FR6x2x, MSP430FR6x7x Code Examples C Code examples are available for every MSP device that configures each of the integrated peripherals for various application needs.
- Capacitive Touch Software Library Free C libraries for enabling capacitive touch capabilities on MSP430 MCUs. The MSP430 MCU version of the library features several capacitive touch implementations including the RO and RC method.
- MSP Driver Library The abstracted API of MSP Driver Library provides easy-to-use function calls that free you from directly manipulating the bits and bytes of the MSP430 hardware. Thorough documentation is delivered through a helpful API Guide, which includes details on each function call and the recognized parameters. Developers can use Driver Library functions to write complete projects with minimal overhead.
- MSP EnergyTrace™ Technology EnergyTrace technology for MSP430 microcontrollers is an energy-based code analysis tool that measures and displays the energy profile of the application and helps to optimize it for ultra-low-power consumption.
- ULP (Ultra-Low Power) Advisor ULP Advisor™ software is a tool for guiding developers to write more efficient code to fully use the unique ultra-low-power features of MSP and MSP432 microcontrollers. Aimed at both experienced and new microcontroller developers, ULP Advisor checks your code against a thorough ULP checklist to help minimize the energy consumption of your application. At build time, ULP Advisor provides notifications and remarks to identify areas of your code that can be further optimized for lower power.





- IEC60730 Software Package The IEC60730 MSP430 software package was developed to help customers comply with IEC 60730-1:2010 (Automatic Electrical Controls for Household and Similar Use - Part 1: General Requirements) for up to Class B products, which includes home appliances, arc detectors, power converters, power tools, e-bikes, and many others. The IEC60730 MSP430 software package can be embedded in customer applications running on MSP430s to help simplify the customer's certification efforts of functional safetycompliant consumer devices to IEC 60730-1:2010 Class B.
- Fixed Point Math Library for MSP The MSP IQmath and Qmath Libraries are a collection of highly optimized and high-precision mathematical functions for C programmers to seamlessly port a floating-point algorithm into fixed-point code on MSP430 and MSP432 devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed, high accuracy, and ultra-low energy are critical. By using the IQmath and Qmath libraries, it is possible to achieve execution speeds considerably faster and energy consumption considerably lower than equivalent code written using floating-point math.
- Floating Point Math Library for MSP430 Continuing to innovate in the low-power and low-cost microcontroller space, TI provides MSPMATHLIB. Leveraging the intelligent peripherals of MSP devices, this floating-point math library of scalar functions is up to 26 times faster than the standard MSP430 math functions. Mathlib is easy to integrate into your designs. This library is free and is integrated in both Code Composer Studio IDE and IAR Embedded Workbench IDE.

#### **Development Tools**

- Code Composer Studio™ Integrated Development Environment for MSP Microcontrollers Code Composer Studio (CCS) integrated development environment (IDE) supports all MSP microcontroller devices. CCS comprises a suite of embedded software utilities used to develop and debug embedded applications. CCS includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features.
- Command-Line Programmer MSP Flasher is an open-source shell-based interface for programming MSP microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP Flasher can download binary files (.txt or .hex) directly to the MSP microcontroller without an IDE.
- MSP MCU Programmer and Debugger The MSP-FET is a powerful emulation development tool often called a debug probe - which lets users quickly begin application development on MSP lowpower MCUs. Creating MCU software usually requires downloading the resulting binary program to the MSP device for validation and debugging.
- MSP-GANG Production Programmer The MSP Gang Programmer is an MSP430 or MSP432 device programmer that can program up to eight identical MSP430 or MSP432 flash or FRAM devices at the same time. The MSP Gang Programmer connects to a host PC using a standard RS-232 or USB connection and provides flexible programming options that let the user fully customize the process.



#### 8.4 Documentation Support

The following documents describe the MSP430FR597x(1), MSP430FR592x(1) and MSP430FR587x(1) MCUs. Copies of these documents are available on the Internet at www.ti.com.

#### **Receiving Notification of Document Updates**

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (for links to product folders, see Section 8.5). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

#### **Errata**

MSP430FR5972 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR59721 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5922 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR59221 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5970 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5872 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR58721 Device Erratasheet Describes the known exceptions to the functional specifications.

MSP430FR5870 Device Erratasheet Describes the known exceptions to the functional specifications.

#### **User's Guides**

- MSP430FR58xx, MSP430FR59xx, and MSP430FR6xx Family User's Guide Detailed information on the modules and peripherals available in this device family.
- MSP430 FRAM Device Bootloader (BSL) User's Guide The bootloader (BSL) on MSP430 MCUs lets users communicate with embedded memory in the MSP430 MCU during the prototyping phase, final production, and in service. Both the programmable memory (FRAM memory) and the data memory (RAM) can be modified as required.
- MSP430 Programming With the JTAG Interface This document describes the functions that are required to erase, program, and verify the memory module of the MSP430 flash-based and FRAM-based microcontroller families using the JTAG communication port. In addition, it describes how to program the JTAG access security fuse that is available on all MSP430 devices. This document describes device access using both the standard 4-wire JTAG interface and the 2-wire JTAG interface, which is also referred to as Spy-Bi-Wire (SBW).
- MSP430 Hardware Tools User's Guide This manual describes the hardware of the TI MSP-FET430 Flash Emulation Tool (FET). The FET is the program development tool for the MSP430 ultra-low-power microcontroller. Both available interface types, the parallel port interface and the USB interface, are described.

#### **Application Reports**

Getting Started With EEMBC ULPBench on MSP-EXP430FR5969 This is a getting started guide for obtaining the ULPMark™-CP score using the Embedded Microprocessor Benchmark Consortium (EEMBC) ULPBench™ and EnergyMonitor with the MSP430FR5969 microcontroller (MCU). This document uses the MSP-EXP430FR5969 LaunchPad development kit as the target evaluation module (EVM) for performing the benchmark. ULPBench is a EEMBC benchmark providing an industry-standard method to measure ultralow-power capabilities of MCUs.



- MSP430 FRAM Technology How-To and Best Practices FRAM is a nonvolatile memory technology that behaves like SRAM while enabling a whole host of new applications, but also changes the way firmware should be designed. This application report outlines the how-to and best practices of using FRAM technology in MSP430 from an embedded software development perspective. It discusses how to implement a memory layout according to application-specific code, constant, data space requirements, the use of FRAM to optimize application energy consumption, and the use of the Memory Protection Unit (MPU) to maximize application robustness by protecting the program code against unintended write accesses.
- MSP430 32-kHz Crystal Oscillators Selection of the correct crystal, correct load circuit, and proper board layout are important for a stable crystal oscillator. This application report summarizes crystal oscillator function and explains the parameters to select the correct crystal for MSP430 ultra-low-power operation. In addition, hints and examples for correct board layout are given. The document also contains detailed information on the possible oscillator tests to ensure stable oscillator operation in mass production.
- MSP430 System-Level ESD Considerations System-Level ESD has become increasingly demanding with silicon technology scaling towards lower voltages and the need for designing cost-effective and ultra-low-power components. This application report addresses three different ESD topics to help board designers and OEMs understand and design robust system-level designs.

#### 8.5 Related Links

Table 8-2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS         | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------------|----------------|------------|---------------------|---------------------|---------------------|
| MSP430FR5972  | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR59721 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR5970  | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR5922  | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR59221 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR5872  | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR58721 | Click here     | Click here | Click here          | Click here          | Click here          |
| MSP430FR5870  | Click here     | Click here | Click here          | Click here          | Click here          |

Table 8-2. Related Links

#### 8.6 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

MSP430FR5872 MSP430FR58721 MSP430FR5870



#### 8.7 **Trademarks**

EnergyTrace++, MSP430, MSP430Ware, EnergyTrace, ULP Advisor, Code Composer Studio, E2E are trademarks of Texas Instruments.

ULPMark, ULPBench are trademarks of Embedded Microprocessor Benchmark Consortium.

Microsoft is a registered trademark of Microsoft Corporation.

All other trademarks are the property of their respective owners.

#### 8.8 **Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.9 **Export Control Notice**

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### 8.10 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



www ti com

STRUMENTS

SLASE66C - APRIL 2015-REVISED AUGUST 2018

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





16-Jan-2018

#### **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|--------|
| MSP430FR5870IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5870                  | Sample |
| MSP430FR5870IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5870                  | Sample |
| MSP430FR58721IPMR  | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR58721                 | Sample |
| MSP430FR58721IRGCR | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR58721                 | Sample |
| MSP430FR5872IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5872                  | Sample |
| MSP430FR5872IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5872                  | Sample |
| MSP430FR59221IG56R | ACTIVE | TSSOP        | DGG                | 56   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR59221                 | Sample |
| MSP430FR59221IPMR  | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR59221                 | Sample |
| MSP430FR59221IRGCR | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR59221                 | Sample |
| MSP430FR5922IG56R  | ACTIVE | TSSOP        | DGG                | 56   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5922                  | Sample |
| MSP430FR5922IPM    | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5922                  | Sample |
| MSP430FR5922IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5922                  | Sample |
| MSP430FR5922IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5922                  | Sample |
| MSP430FR5970IPMR   | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5970                  | Sample |
| MSP430FR5970IRGCR  | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR5970                  | Sample |
| MSP430FR59721IPM   | ACTIVE | LQFP         | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR59721                 | Sample |
| MSP430FR59721IPMR  | ACTIVE | LQFP         | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | FR59721                 | Sample |



## PACKAGE OPTION ADDENDUM

16-Jan-2018

| Orderable Device   | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430FR59721IRGCR | ACTIVE | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR59721        | Samples |
| MSP430FR5972IPM    | ACTIVE | LQFP         | PM      | 64   | 160  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5972         | Samples |
| MSP430FR5972IPMR   | ACTIVE | LQFP         | PM      | 64   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5972         | Samples |
| MSP430FR5972IRGCR  | ACTIVE | VQFN         | RGC     | 64   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | FR5972         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

16-Jan-2018

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 26-Feb-2019

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FR5870IPMR   | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5870IRGCR  | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR58721IPMR  | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR58721IRGCR | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5872IPMR   | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5872IRGCR  | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59221IG56R | TSSOP           | DGG                | 56   | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR59221IPMR  | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR59221IRGCR | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5922IG56R  | TSSOP           | DGG                | 56   | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430FR5922IPMR   | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5922IRGCR  | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5970IPMR   | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5970IRGCR  | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR59721IPMR  | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR59721IRGCR | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430FR5972IPMR   | LQFP            | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430FR5972IRGCR  | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |



www.ti.com 26-Feb-2019



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FR5870IPMR   | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR5870IRGCR  | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR58721IPMR  | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR58721IRGCR | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5872IPMR   | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR5872IRGCR  | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR59221IG56R | TSSOP        | DGG             | 56   | 2000 | 350.0       | 350.0      | 43.0        |
| MSP430FR59221IPMR  | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR59221IRGCR | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5922IG56R  | TSSOP        | DGG             | 56   | 2000 | 350.0       | 350.0      | 43.0        |
| MSP430FR5922IPMR   | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR5922IRGCR  | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5970IPMR   | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR5970IRGCR  | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR59721IPMR  | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR59721IRGCR | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430FR5972IPMR   | LQFP         | PM              | 64   | 1000 | 336.6       | 336.6      | 41.3        |
| MSP430FR5972IRGCR  | VQFN         | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### PM (S-PQFP-G64)

#### PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.

# PM (S-PQFP-G64)

# PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



9 x 9, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224597/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated