# **Georgios Vavouliotis**

✓ gvavou5@gmail.com • 🚱 gvavou5.github.io • in georgios-vavouliotis

### **Research Interests**

Computer Architecture, High Performance Computing, Machine Learning for Computer Architecture, **Data Centers;** identifying and exploiting the predictability of programs to design  $\mu$ architectural prefetching and prediction mechanisms for the cache and the TLB hierarchy, improving cache/TLB management for emerging applications with large data and code footprints, leveraging machine learning algorithms to design intelligent  $\mu$ architectural components, and re-thinking  $\mu$ architectural designs for server and data center applications.

### **Education**

Universitat Politècnica de Catalunya (UPC)

Barcelona

Doctor of Philosophy (Ph.D.), Advisors: Dr. Marc Casas, Dr. Lluc Alvarez Advanced Hardware Prefetching in Virtual Memory Systems (Cum Laude Award) Sept 2018-Dec 2022

National Technical University of Athens (NTUA)

**Athens** 

Diploma on Electrical & Computer Engineering (M.Sc. equivalent), GPA: 8.9/10 Academic Directions:

Sept 2012-March 2018

- Computer Systems & Software
- Computer Networks and Networks Security
- Signal Processing, Automatic Control, and Robotics

## **Employment**

|  | Huawei Zurich Research Center | Zurich         |
|--|-------------------------------|----------------|
|  | Senior Researcher             | April 2024–now |

Huawei Zurich Research Center Zurich Postdoctoral Researcher Feb 2023-Feb 2024

Huawei Zurich Research Center Zurich Research Internship Nov 2021-April 2022

Impact of Concurrent Java Garbage Collectors on Cache Locality

**Barcelona Supercomputing Center (BSC-CNS)** Barcelona

Researcher at Computer Architecture & Operating Systems Group Sept 2018-Dec 2022 National Technical University of Athens (NTUA) **Athens** 

Research Student at Computer Systems Laboratory (CSLab) Feb 2018-July 2018

### Honors and Awards

| - | ionors and Awards                                                                                                                    |                    |
|---|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0 | Future Star Award ♀ For my research contributions to microarchitectural designs of Huawei                                            | <b>Zurich</b> 2025 |
| 0 | Skyline Award (by Huawei)   For the A Two Level Neural Approach Combining Off-Chip Prediction with Adaptive Prefetch Filtering paper | Zurich 2024        |
| 0 | HiPEAC 2024 Paper Award                                                                                                              | Edinburgh<br>2024  |
| 0 | Cum Laude Ph.D. Award ♀ For my Ph.D. dissertation entitled Advanced Hardware Prefetching in Virtual Memory Systems                   | <b>Spain</b> 2023  |
| 0 | Hisilicon Core Star Award (by Huawei)   For the Concurrent GCs and Modern Java Workloads: A Cache Perspective paper                  | <b>Zurich</b> 2023 |
|   | Best Paper Award - ISMM 2023 🏆                                                                                                       | Orlando            |

For the Concurrent GCs and Modern Java Workloads: A Cache Perspective paper

2023

| HiPEAC 2022 Paper Award .  For the Page Size Aware Cache Prefetching paper                                                             | Chicago<br>2022            |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Travel Grant for ISCA'22  ISCA 2022 Conference                                                                                         | <b>New York</b> 2022       |
| HiPEAC 2021 Paper Award                                                                                                                | <b>Virtual</b> <i>2021</i> |
| HiPEAC 2021 Paper Award                                                                                                                | <b>Virtual</b><br>2021     |
| Best Poster Award  2021 ACM School on HPC Computer Architectures for AI and Dedicated Application                                      | Virtual<br>s 2021          |
| 2019 FPI Doctoral Fellowship                                                                                                           | <b>Barcelona</b> 2019-2022 |
| Travel Grant for ASPLOS'20  ASPLOS 2020 Conference                                                                                     | Lausanne/Virtual<br>2020   |
| Mathematics Award - National Technical University of Athens    Excellent marks in all mathematical courses during the first two years. | Athens<br>2014             |
| "The Great Moment of Education" Eurobank EFG Scholarship ** Highest rank in National Qualifications Exams in my school                 | <b>Chalkida</b> 2012       |

### **Peer-Reviewed Conference Publications**

- [1] **Georgios Vavouliotis**\*, Dimitrios Chasapis\*, Daniel A. Jiménez, Marc Casas, Instruction-Aware Cooperative TLB and Cache Replacement Policies. Proceedings of the International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Rotterdam, April 2025. (to appear).
- [2] **Georgios Vavouliotis**, Marti Torrents, Boris Grot, Kleovoulos Kalaitzidis, Leeor Peled, Marc Casas, To Cross, or Not to Cross Pages for Prefetching?. Proceedings of the 31st International Symposium on High-Performance Computer Architecture (HPCA), Las Vegas, March 2025. (to appear).
- [3] Alexandre Valentin Jamet, **Georgios Vavouliotis**, Lluc Alvarez, Daniel A. Jiménez, Marc Casas, Practically Tackling Memory Bottlenecks of Graph-Processing Workloads. Proceedings of the 38th IEEE International Parallel & Distributed Processing Symposium (IPDPS), San Francisco, May 2024.
- [4] Alexandre Valentin Jamet, **Georgios Vavouliotis**, Lluc Alvarez, Daniel A. Jiménez, Marc Casas, A Two Level Neural Approach Combining Off-Chip Prediction with Adaptive Prefetch Filtering. Proceedings of the 30th International Symposium on High-Performance Computer Architecture (HPCA), Edinburgh, March 2024.
- [5] Maria Carpen-Amarie, **Georgios Vavouliotis**, Konstantinos Tovletoglou, Boris Grot, Rene Mueller, Concurrent GCs and Modern Java Workloads: A Cache Perspective. Proceedings of the 2023 ACM SIGPLAN International Symposium on Memory Management (ISMM), Orlando, June 2023. [Best Paper Award \*\*]
- [6] **Georgios Vavouliotis**, Gino Chancon, Lluc Alvarez, Paul V. Gratz, Daniel A. Jiménez, Marc Casas, Page Size Aware Cache Prefetching. Proceedings of the 55th IEEE/ACM International Symposium on Microarchitecture (MICRO), Chicago, Oct 2022.
- [7] **Georgios Vavouliotis**, Lluc Alvarez, Boris Grot, Daniel A. Jiménez, Marc Casas, *Morrigan: A Composite Instruction TLB Prefetcher*. Proceedings of the 54th IEEE/ACM International Symposium on Microarchitecture (MICRO), Virtual, Oct 2021.
- [8] **Georgios Vavouliotis**, Lluc Alvarez, Vasileios Karakostas, Konstantinos Nikas, Nectarios Koziris, Daniel A. Jiménez, Marc Casas, *Exploiting Page Table Locality for Agile TLB Prefetching*. Proceedings of the 48th International Symposium on Computer Architecture (ISCA), Virtual, June 2021. Also presented as a *Poster* at the 49th International Symposium on Computer Architecture (ISCA), New York, June 2022.

# Peer-Reviewed Journal/Workshop Publications and Posters

- [1] **Georgios Vavouliotis**, Gino Chancon, Lluc Alvarez, Paul V. Gratz, Daniel A. Jiménez, Marc Casas, *Leveraging Page Size Information to Enhance Data Cache Prefetching*. Poster at the 2021 ACM Summer School on HPC Computer Architectures for Al and Dedicated Applications, Virtual, Aug 2021. [Best Poster Award ?]
- [2] **Georgios Vavouliotis**, Lluc Alvarez, Marc Casas, *Pushing the envelope on free TLB prefetching*. Proceedings of the 8th BSC Doctoral Symposium, Virtual, May 2021.

[3] **Georgios Vavouliotis**, *Cost-Effective Instruction TLB Prefetching*. Second Young Architect Workshop (YArch 2020). In conjunction with The 25th ACM International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Virtual, March 2020.

### **Dissertations**

[1] **Georgios Vavouliotis** "Advanced Hardware Prefetching in Virtual Memory Systems". Book of my Doctoral dissertation. [Cum Laude Award  $\cite{Q}$ ]

**Thesis Statement:** Hardware TLB prefetching can reduce the address translation overheads posed with applications with large data and code footprints while exploiting address translation metadata available at the microarchitecture and runtime levels can improve the performance of cache prefetchers.

[2] **Georgios Vavouliotis**, Goumas Georgios, "Performance Analysis of TLB Prefetching Mechanisms". Book of my Diploma thesis (in Greek).

### **Invited Talks**

| 0 | Importance of Single-Thread Performance in the Many-Core Era SPARKS Workshop (colocated with ISCA 2024)                                        | Buenos Aires<br>July 2024         |
|---|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| 0 | Microarchitectural Prediction and Prefetching in Virtual Memory Systems<br>AMD Research                                                        | Online<br>May 2024                |
| 0 | Advanced Hardware Prefetching in Virtual Memory Systems 6th Computing Systems Research Day @ CSLab                                             | Athens<br>Jan 2023                |
| 0 | Page Size Aware Cache Prefetching  55th IEEE/ACM International Symposium on Microarchitecture (MICRO)                                          | Chicago<br>Oct 2022               |
| 0 | Morrigan: A Composite Instruction TLB Prefetcher  Huawei Zurich Research Center                                                                | <b>Zurich</b><br>Dec 2021         |
| 0 | Morrigan: A Composite Instruction TLB Prefetcher 54th IEEE/ACM International Symposium on Microarchitecture (MICRO)                            | <b>Virtual</b><br>Oct 2021        |
| 0 | Leveraging Page Size Information to Enhance Data Cache Prefetching  ACM School on HPC Computer Architectures for AI and Dedicated Applications | <b>Virtual</b><br>Aug 2021        |
| 0 | Exploiting Page Table Locality for Agile TLB Prefetching 48th International Symposium on Computer Architecture (ISCA)                          | <b>Virtual</b><br>June 2021       |
| 0 | Pushing the Envelope on Free TLB Prefetching 8th BSC Doctoral Symposium                                                                        | <b>Virtual</b><br><i>May 2021</i> |

### **Technical Reviewer for Conferences and Journals**

- International Symposium on Computer Architecture (ISCA'25)
- o International Symposium on High-Performance Computer Architecture (HPCA'25)
- IEEE Micro
- International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS'25)
- International Symposium on Microarchitecture (MICRO'24)
- International Symposium on Computer Architecture (ISCA'24)
- European Conference on Parallel and Distributed Computing (Euro-Par'24)
- International Symposium on High-Performance Computer Architecture (HPCA'24, Artifact Evaluation)
- Journal of Parallel and Distributed Computing (JPDC'23)
- IEEE Access 2023
- ACM Transactions on Architecture and Code Optimization (TACO'23)
- IEEE Supercomputing Conference (SC'21)
- IEEE Transactions on Computers (2021)
- ACM International Conference on Computing Frontiers (CF'21)

#### ISCA'24 **Buenos Aires** Website Chair 2024 **Teaching Experience Private Tutor Athens** C programming, Computer Architecture, Automatic Control for undergraduate students 2013-2018 Lab Assistant at National Technical University of Athens (NTUA) **Athens** C programming 2013-2017 **Selected Press TCuArch Interview** youtube What attracted you to research computer architecture and systems? Dec 2022 Page Size Aware Cache Prefetching easyperf.net Oct Newsletter of easyperf.net - Among the Most Interesting MICRO '22 Papers Oct 2022 Languages Greek (Native) Spanish (Beginner) English Italian (Beginner)

**Professional Activities - Leadership & Service**