# **Georgios Vavouliotis**

✓ gvavou5@gmail.com • 🚱 gvavou5.github.io • in georgios-vavouliotis

### Research Interests

Computer Architecture, High Performance Computing, Machine Learning for Computer Architecture, **Data Centers;** identifying and exploiting the predictability of programs to design  $\mu$ architectural prefetching and prediction mechanisms for the cache and the TLB hierarchy, improving cache/TLB management for emerging applications with large data and code footprints, leveraging machine learning algorithms to design intelligent  $\mu$ architectural components, and re-thinking  $\mu$ architectural designs for server and data center applications.

# **Education**

Universitat Politècnica de Catalunya (UPC)

Barcelona

Doctor of Philosophy (Ph.D.), Advisors: Dr. Marc Casas, Dr. Lluc Alvarez Advanced Hardware Prefetching in Virtual Memory Systems

Sept 2018-Dec 2022

National Technical University of Athens (NTUA)

**Athens** 

Diploma (M.Eng.) on Electrical & Computer Engineering (M.Sc. equivalent), GPA: 8.9/10 2012-March 2018

## Academic Directions.....

- Computer Systems & Software
- Computer Networks and Networks Security
- Signal Processing, Automatic Control and Robotics

# **Employment**

| nawei Zurich Research Center |  |
|------------------------------|--|
|------------------------------|--|

**Zurich** 

Postdoctoral Researcher

Feb 2023-now

Huawei Zurich Research Center

**Zurich** Nov 2021-April 2022

Research Internship Impact of Concurrent Java Garbage Collectors on Cache Locality

**Barcelona Supercomputing Center (BSC-CNS)** 

Barcelona

Researcher at Computer Architecture & Operating Systems Group

Sept 2018-Dec 2022

National Technical University of Athens (NTUA)

**Athens** 

Research Student at Computer Systems Laboratory (CSLab)

Feb 2018-July 2018

### **Honors and Awards**

| $\overline{}$ | HiPEAC 2022 Paper Award                         | Chicago |
|---------------|-------------------------------------------------|---------|
|               | For the Page Size Aware Cache Prefetching paper | 2022    |

Travel Grant for MICRO'22 Chicago

MICRO 2022 Conference 2022

**New York** Travel Grant for ISCA'22

ISCA 2022 Conference 2022

**HiPEAC 2021 Paper Award** Virtual

For the Morrigan: A Composite Instruction TLB Prefetcher paper 2021

**HiPEAC 2021 Paper Award** Virtual

For the Exploiting Page Table Locality for Agile TLB Prefetching paper 2021

**Best Poster Award** Virtual

2021 ACM School on HPC Computer Architectures for AI and Dedicated Applications 2021

2019 FPI Doctoral Fellowship Barcelona

2019-2022 Funded by Spanish Government (MINECO)

Travel Grant for ASPLOS'20 Lausanne/Virtual

ASPLOS 2020 Conference 2020 Mathematics Award - National Technical University of Athens (NTUA)

Excellent marks in all mathematical courses during the first two (2) years.

"The Great Moment of Education" Eurobank EFG Scholarship

Highest rank in National Qualifications Exams in my school

**Athens** 2014

Chalkida

2012

# **Peer-Reviewed Conference Publications**

- [1] **Georgios Vavouliotis**, Gino Chancon, Lluc Alvarez, Paul V. Gratz, Daniel A. Jiménez, Marc Casas, Page Size Aware Cache Prefetching. Proceedings of the 55th IEEE/ACM International Symposium on Microarchitecture (MICRO), Chicago, Oct 2022.
- [2] **Georgios Vavouliotis**, Lluc Alvarez, Boris Grot, Daniel A. Jiménez, Marc Casas, *Morrigan: A Composite Instruction TLB Prefetcher*. Proceedings of the 54th IEEE/ACM International Symposium on Microarchitecture (MICRO), Virtual, Oct 2021.
- [3] **Georgios Vavouliotis**, Lluc Alvarez, Vasileios Karakostas, Konstantinos Nikas, Nectarios Koziris, Daniel A. Jiménez, Marc Casas, *Exploiting Page Table Locality for Agile TLB Prefetching*. Proceedings of the 48th International Symposium on Computer Architecture (ISCA), Virtual, June 2021. Also presented as a *Poster* at the 49th International Symposium on Computer Architecture (ISCA), New York, June 2022.

# Peer-Reviewed Journal/Workshop Publications and Posters

- [1] **Georgios Vavouliotis**, Gino Chancon, Lluc Alvarez, Paul V. Gratz, Daniel A. Jiménez, Marc Casas, *Leveraging Page Size Information to Enhance Data Cache Prefetching*. Poster at the 2021 ACM Summer School on HPC Computer Architectures for Al and Dedicated Applications, Virtual, Aug 2021. [Best Poster Award]
- [2] **Georgios Vavouliotis**, Lluc Alvarez, Marc Casas, *Pushing the envelope on free TLB prefetching*. Proceedings of the 8th BSC Doctoral Symposium, Virtual, May 2021.
- [3] **Georgios Vavouliotis**, *Cost-Effective Instruction TLB Prefetching*. Second Young Architect Workshop (YArch 2020). In conjunction with The 25th ACM International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Virtual, March 2020.
- [4] **Georgios Vavouliotis**, Goumas Georgios, "Performance Analysis of TLB Prefetching Mechanisms". Book of my diploma thesis.

#### Invited Talks

|   | mivited raiks                                                                                                                                  |                                   |  |  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| 0 | Advanced Hardware Prefetching in Virtual Memory Systems 6th Computing Systems Research Day @ CSLab                                             | Athens<br>Jan 2023                |  |  |  |
| 0 | Page Size Aware Cache Prefetching  55th IEEE/ACM International Symposium on Microarchitecture (MICRO)                                          | Chicago<br>Oct 2022               |  |  |  |
| 0 | Morrigan: A Composite Instruction TLB Prefetcher  Huawei Zurich Research Center                                                                | <b>Zurich</b><br>Dec 2021         |  |  |  |
| 0 | Morrigan: A Composite Instruction TLB Prefetcher 54th IEEE/ACM International Symposium on Microarchitecture (MICRO)                            | <b>Virtual</b> <i>Oct 2021</i>    |  |  |  |
| 0 | Leveraging Page Size Information to Enhance Data Cache Prefetching  ACM School on HPC Computer Architectures for AI and Dedicated Applications | <b>Virtual</b><br>Aug 2021        |  |  |  |
| 0 | Exploiting Page Table Locality for Agile TLB Prefetching 48th International Symposium on Computer Architecture (ISCA)                          | <b>Virtual</b><br>June 2021       |  |  |  |
| 0 | Pushing the Envelope on Free TLB Prefetching 8th BSC Doctoral Symposium                                                                        | <b>Virtual</b><br><i>May 2021</i> |  |  |  |

# **Technical Reviewer for Conferences**

ACM Transactions on Architecture and Code Optimization (TACO'23)

Reviewer

**IEEE Supercomputing Conference (SC'21)** Sub-reviewer **IEEE Transactions on Computers (2021)** Reviewer ACM International Conference on Computing Frontiers (CF'21) Sub-reviewer **Teaching Experience Private Tutor Athens** C programming, Computer Architecture, Automatic Control for undergraduate students 2013-2018 Lab Assistant at National Technical University of Athens (NTUA) **Athens** C programming 2013-2017 **Selected Press TCuArch Interview** youtube What attracted you to research computer architecture and systems? Dec 2022 Page Size Aware Cache Prefetching easyperf.net Oct Newsletter of easyperf.net - Among the Most Interesting MICRO '22 Papers Oct 2022

# Languages

Greek (Native)EnglishItalian (Beginner)Spanish (Beginner)