# SST/macro 14.1: Developer's Reference

Sandia National Labs Livermore, CA

October 14, 2024



# Contents

| 1        | Intr | Introduction                                    |    |  |  |  |
|----------|------|-------------------------------------------------|----|--|--|--|
|          | 1.1  | Overview                                        | 3  |  |  |  |
|          | 1.2  | What To Expect In The Developer's Manual        | 3  |  |  |  |
|          | 1.3  | Thousand Foot View of Discrete Event Simulation | 4  |  |  |  |
|          | 1.4  | Use of C++                                      | 4  |  |  |  |
|          | 1.5  | Polymorphism and Modularity                     | 4  |  |  |  |
|          | 1.6  | Most Important Style and Coding Rules           | 7  |  |  |  |
| <b>2</b> | SST  | Γ/macro Classes                                 | 9  |  |  |  |
|          | 2.1  | Factory Types                                   | 9  |  |  |  |
|          |      | 2.1.1 Usage                                     | 9  |  |  |  |
|          |      | 2.1.2 Base Class                                | 10 |  |  |  |
|          |      | 2.1.3 Child Class                               | 11 |  |  |  |
| 3        | SST  | Γ/macro Connectable Interface                   | 13 |  |  |  |
|          | 3.1  | Required Functions                              | 13 |  |  |  |
|          | 3.2  | Example External Component                      | 14 |  |  |  |
|          |      | 3.2.1 Python configuration                      | 15 |  |  |  |
|          |      | 3.2.2 Makefile                                  | 15 |  |  |  |
| 4        | SPr  | roCKit                                          | 16 |  |  |  |
|          | 4.1  | Debug                                           | 16 |  |  |  |
|          | 4.0  | Carialization                                   | 17 |  |  |  |

| 5 | Disc | crete Event Simulation                             | <b>2</b> 0 |  |  |  |  |
|---|------|----------------------------------------------------|------------|--|--|--|--|
|   | 5.1  | Event Managers                                     | 20         |  |  |  |  |
|   |      | 5.1.1 Event Handlers                               | 21         |  |  |  |  |
|   |      | 5.1.2 Event Heap/Map                               | 21         |  |  |  |  |
|   | 5.2  | Event Schedulers                                   | 22         |  |  |  |  |
| 6 | Soft | Software Models                                    |            |  |  |  |  |
|   | 6.1  | Applications and User-space Threads                | 24         |  |  |  |  |
|   |      | 6.1.1 Thread-specific storage                      | 26         |  |  |  |  |
|   | 6.2  | Libraries                                          | 26         |  |  |  |  |
|   |      | 6.2.1 API                                          | 27         |  |  |  |  |
| 7 | Har  | dware Models                                       | 29         |  |  |  |  |
|   | 7.1  | Overview                                           | 29         |  |  |  |  |
|   | 7.2  | Packets                                            | 32         |  |  |  |  |
|   | 7.3  | Connectables                                       | 34         |  |  |  |  |
|   | 7.4  | Topology                                           | 35         |  |  |  |  |
|   | 7.5  | Router                                             | 36         |  |  |  |  |
|   | 7.6  | Network Switch: Flow Control                       | 37         |  |  |  |  |
|   | 7.7  | Interconnect: Putting it all together              | 38         |  |  |  |  |
|   | 7.8  | Node                                               | 38         |  |  |  |  |
|   | 7.9  | Network Interface (NIC)                            | 39         |  |  |  |  |
|   | 7.10 | Memory Model                                       | 40         |  |  |  |  |
| 8 | A C  | Custom Object: Beginning To End                    | 41         |  |  |  |  |
| 9 | Hov  | v SST/macro Launches                               | 44         |  |  |  |  |
|   | 9.1  | Configuration of Simulation                        | 44         |  |  |  |  |
|   | 9.2  | Building and configuration of simulator components | 45         |  |  |  |  |
|   |      | 9.2.1 Event Manager                                | 45         |  |  |  |  |
|   |      | 9.2.2 Interconnect                                 | 46         |  |  |  |  |
|   |      | 9.2.3 Applications                                 | 46         |  |  |  |  |
|   | 0.3  | Dunning                                            | 47         |  |  |  |  |

# Introduction

#### 1.1 Overview

The SST/macro software package provides a simulator for large-scale parallel computer architectures. SST/macro is a component within the Structural Simulation Toolkit (SST). SST itself provides the abstract discrete event interface. SST/macro implements specifically a coarse-grained simulator for distributed-memory applications.

The simulator is driven from either a trace file or skeleton application. Simulation can be broadly categorized as either off-line or on-line. Off-line simulators typically first run a full parallel application on a real machine, recording certain communication and computation events to a simulation trace. This event trace can then be replayed post-mortem in the simulator.

For large, system-level experiments with thousands of network endpoints, high-accuracy cycle-accurate simulation is not possible, or at least not convenient. Simulation requires coarse-grained approximations to be practical. SST/macro is therefore designed for specific cost/accuracy tradeoffs.

The developer's manual broadly covers the two main aspects of creating new components.

- Setting up components to match the Connectable interface linking components together via ports and event handlers
- Registering components with the factory system to make them usable in simulation input files

## 1.2 What To Expect In The Developer's Manual

The developer's manual is mainly designed for those who wish to extend the simulator or understand its internals. The user's manual, in contrast, is mainly designed for those who wish to perform experiments with new applications using existing hardware models. The user's manual therefore covers building and running the core set of SST/macro features. The developer's manual covers what you need to know to add new features. The SST design is such that external components are built into shared object .so files, loading them into the simulator core without having to recompile the core itself.

#### 1.3 Thousand Foot View of Discrete Event Simulation

Ignoring the complexities of parallel discrete event simulation (PDES), discrete even simulation works with a very simple set of abstractions. Implementing a discrete event simulation requires components, links, and events (Figure 1.1). Components (or agents) perform operations. Components create, send, and receive events - and that's basically all they do. In one example, each component could represent a compute node in the system. Links between components could represent actual, physical links in the network. The events sent on links are MPI messages.

Time only advances in the simulator between events. It is important to distinguish virtual time (the time being estimated by simulation) from wall clock time (the real time the simulator is running). Links have an associated latency (delay) and are scheduled by the simulation core to arrive at components at a specific time. This list of event arrivals at components creates an event queue (more precisely event heap) that is sorted by soonest event time. As events are popped off the heap, the simulation clock is updated. The component handles the incoming event, which could cause the component to create and send new events to other components. The simulation ends when all components quiesce, with no more events active in the system.

Components never interact directly (i.e. a component can never have a shared-memory pointer to another component). Components can only interact with links. All information transmitted between components must be encapsulated as an abstract event. In parallel discrete event simulation, the challenge is both delivering events through distributed memory and maintaining a consistent virtual clock. Without proper synchronization, one component could have its virtual clock advance too quickly. It then might receive events from other components with timestamps in the past, creating an event order violation. As long as developers obey the component, link, and event abstractions, all of these complexities are handled automatically by the simulation core.

### 1.4 Use of C++

SST/macro (Structural Simulation Toolkit for Macroscale) is a discrete event simulator designed for macroscale (system-level) experiments in HPC. SST/macro is an object-oriented C++ code that makes heavy use of dynamic types and polymorphism. While a great deal of template machinery exists under the hood, nearly all users and even most developers will never actually need to interact with any C++ templates. Most template wizardry is hidden in easy-to-use macros. While C++ allows a great deal of flexibility in syntax and code structure, we are striving towards a unified coding style.

Boost is no longer required or even used. Some C++11 features like unordered\_map and unique\_ptr are used heavily throughout the code.

## 1.5 Polymorphism and Modularity

The simulation progresses with different modules (classes) exchanging events. In general, when module 1 sends a message to module 2, module 1 only sees an abstract interface for module 2. The polymorphic type of module 2 can vary freely to employ different physics or congestions models without affecting the implementation of module 1. Polymorphism, while greatly simplifying modularity and interchangeability, does



Figure 1.1: Basic structure of discrete event simulation linking components with links (of a given latency). Link delays advance the simulation clock, which is coordinated by the discrete event core. Parallel discrete event simulation involves placing components on different MPI ranks. The link objects (and simulator core) are responsible for delivering events across MPI boundaries.



Figure 1.2: Structure of the simulation connecting components with links and event handlers.

have some consequences. The "workhorse" of SST/macro is the base event, Component, and EventHandler classes. To increase polymorphism and flexibility, every SST/macro module that receives events does so via a generic function

```
void handle(Event* ev){
...
}
```

The prototype therefore accepts any event type. The interaction of these types is illustrated in Figure 1.2). Event handlers are created as dispatch wrappers to member functions of a Component or SubComponent. There are special helper functions and template classes in SST/macro designed to simplify this process. A Link is created connecting two components. An EventHandler is created that dispatches to the Listener::recv member function. When events are pushed onto the link by Pinger, the simulation core computes the correct link delay. After advancing virtual simulation time, the simulation core invokes the event handler, which delivers the event to the Listener.

Misusing types in SST/macro is *not* a compile-time error. The onus of correct event types falls on runtime assertions. All event types may not be valid for a given module. The other consequence is that a lot of dynamic casts appear in the code. An abstract Event type is received, but must be converted to the specific event type desired. NOTE: While *some* dynamic casts are sometimes very expensive in C++ (and are implementation-dependent), most SST/macro dynamic casts are simple equality tests involving virtual table pointers and relatively low overhead.

While, SST/macro strives to be as modular as possible, allowing arbitrary memory, NIC, interconnect components, in many cases certain physical models are simply not compatible. For example, using a fluid flow model for memory reads cannot be easily combined with a packet-based model for the network. Again, pairing incompatible modules is not a compile-time error. Only when the types are fully defined at runtime can an incompatibility error be detected.

### 1.6 Most Important Style and Coding Rules

Here is a selection of C++ rules we have tended to follow. Detailed more below, example scripts are included to reformat the code style however you may prefer for local editing. However, if committing changes to the repository, only use the default formatting in the example scripts.

- CapitalCase is use for class names
- camelCase is used for member function names
- We use "one true brace" style (OTBS) for source files.
- In header files, all functions are inline style with attached brackets.
- To keep code compact horizontally, indent is set to two spaces. Namespaces are not indented.
- Generally, all if-else and for-loops have brackets even if a single line.
- Accessor functions are not prefixed, i.e. a function would be called name() not getName(), except where conflicts require a prefix. Functions for modifying variables are prefixed with setX,

- We use .h and .cc instead of .hpp and .cpp
- As much implementation as possible should go in .cc files. Header files can end up in long dependency lists in the make system. Small changes to header files can result in long recompiles. If the function is more than a basic set/get, put it into a .cc file.
- Header files with many classes are discouraged. When reasonable, one class per header file/source file is preferred. Many short files are better than a few really long ones.
- Document, document, document. If it isn't obvious what a function does, add doxygen-compatible documentation. Examples are better than abstract wording.
- Use STL containers for data structures. Do not worry about performance until much later.
- Forward declarations. There are a lot of interrelated classes, often creating circular dependencies. In addition, you can add up with an explosion of include files, often involving classes that are never used in a given .cc file. For cleanliness of compilation, you will find many \*\_fwd.h files throughout the code. If you need a forward declaration, we encourage including this header file rather than ad hoc forward declarations throughout the code.

# SST/macro Classes

### 2.1 Factory Types

We here introduce factory types, i.e. polymorphic types linked to keywords in the input file. String parameters are linked to a lookup table, finding a factory that produces the desired type. In this way, the user can swap in and out C++ classes using just the input file. There are many distinct factory types relating to the different hardware components. There are factories for topology, NIC, node, memory, switch, routing algorithm - the list goes on. Here show how to declare a new factory type and implement various polymorphic instances. The example files can be found in tutorials/programming/factories.

#### 2.1.1 Usage

Before looking at how to implement factory types, let's look at how they are used. Here we consider the example of an abstract interface called Actor. The code example is found in main.cc. The file begins

```
#include <sstmac/skeleton.h>
#include "actor.h"

namespace sstmac {
    namespace tutorial {

int main(int argc, char **argv)
}
```

The details of declaring and using external apps is found in the user's manual. Briefly, the SST/macro compiler wrapper reroutes the main function to be callable within a simulation. From here it should be apparent that we defined a new application with name rob\_reiner. Inside the main function, we create an object of type Actor.

```
auto actor_name = getParams().find<std::string>("actor_name");
Actor* the_guy = sprockit::create<Actor>(actor_name, getParams());
the_guy->act();
return 0;
```

Unseen here, there is an Actor factory called via the sprockit::create function to create the object. The value of actor\_name is read from the input file parameters.ini in the directory. Depending on the value in the input file, a different type will be created. The input file contains several parameters related to constructing a machine model - ignore these for now. The important parameters are:

```
node {
app1 {
    app1 {
    exe = ./runtest
    biggest.fan = jeremy_wilke
    actor_name = patinkin
    sword_hand = right
    }
}
```

Using the Makefile in the directory, if we compile and run the resulting executable we get the output

```
Hello. My name is Inigo Montoya. You killed my father. Prepare to die!
Estimated total runtime of 0.000000000 seconds
SST/macro ran for 0.0025 seconds
```

If we change the parameters:

```
node {
app1 {
    app1 {
    exe = ./runtest
    biggest_fan = jeremy_wilke
    actor_name = guest
    num_fingers = 6
    }
}
```

we now get the output

```
You've_been_chasing_me_your_entire_life_only_to_fail_now.
Lthink_that's the worst thing I've_ever_heard._How_marvelous.
Estimated_total_runtime_of_____0.000000000_seconds
SST/macro_ran_for_____0.0025_seconds
```

Changing the values produces a different class type and different behavior. Thus we can manage polymorphic types by changing the input file.

#### 2.1.2 Base Class

To declare a new factory type, you must include the factory header file

```
#include <sprockit/factories/factory.h>

namespace sstmac {
    namespace tutorial {

class Actor {
```

We now define the public interface for the actor class

```
public:
Actor(SST::Params& params);

virtual void act() = 0;

virtual ~actor(){}
```

Again, we must have a public, virtual destructor. Each instance of the Actor class must implement the act method.

For factory types, each class must take a parameter object in the constructor. The parent class has a single member variable

```
protected:
std::string biggest_fan_;
```

Inside the class, we need to register and describe the base type to SST.

```
SST_ELI_DECLARE_BASE(Actor)
SST_ELI_DECLARE_DEFAULT_INFO()
SST_ELI_DECLARE_CTOR(SST::Params&)
```

In almost all cases, only the default info is needed.

Moving to the actor.cc file, we see the implementation

We initialize the member variable from the parameter object.

#### 2.1.3 Child Class

Let's now look at a fully implemented, complete Actor type. We declare it

```
#include "actor.h"
3
    namespace sstmac {
4
         namespace tutorial {
5
    class MandyPatinkin :
6
         public Actor
8
9
     public:
10
        MandyPatinkin(SST::Params& params);
11
12
        SST_ELI_REGISTER_DERIVED(
13
         Actor.
         MandyPatinkin,
14
15
         "macro".
         "patinkin"
16
         SST_ELI_ELEMENT_VERSION(1,0,0),
"He's on one of those shows now... NCIS? CSI?")
17
18
```

We have a single member variable

```
private:
std::string sword_hand_;
```

This is a complete type that can be instantiated. To create the class we will need the constructor:

```
1 MandyPatinkin(SST::Params& params);
```

And finally, to satisfy the actor public interface, we need

```
1 virtual void act() override;
```

In the class declaration, we need to invoke the macro SST\_ELI\_REGISTER\_DERIVED to register the new child class type with the given string identifier. The first argument is the parent base class. The second argument is the specific child type. The third argument is the element library to register into (in the case macro). The fourth argument is the string descriptor that will be linked to the type. Finally, a version declaration and documentation string should be given with a brief description. We can now implement the constructor:

```
MandyPatinkin::MandyPatinkin(SST::Params& params) :
2
      actor(params)
3
      sword_hand_ = params.find<std::string>("sword_hand");
5
6
      if (sword_hand_ == "left"){
        sprockit::abort("I am not left handed!");
      else if (sword_hand_ != "right"){
10
          spkt_abort_printf(value_error,
              "Invalid hand specified: %s",
11
12
              sword hand .c str()):
     }
13
    }
14
```

The child class must invoke the parent class method. Finally, we specify the acting behavior

Another example guest.h and guest.cc in the code folder shows the implementation for the second class.

# SST/macro Connectable Interface

### 3.1 Required Functions

Hardware components communicate via ports. Component 1 sends an event out on one port. Component 2 receive the event in on another port. During simulation setup, components must have their ports "connected" together. Creating a connection or link from an output port to an input port requires registering event handlers for each end of the link. The source component sends events out to a payload handler. Upon arriving at the destination component, the payload handler is invoked for that event. After receiving the event, the destination component can optionally send an ack or credit back to the source. Thus a link can also have credit handlers registered.

SST/macro actually provides a thin wrapper around the core SST interface. In SST/macro, ports are integers. In SST core, ports are labeled by strings. Similarly, payload and credit handlers are not automatically set up in SST core. SST/macro forces links and handlers to be set up automatically.

Every hardware component in SST/macro should inherit from ConnectableComponent in connection.h There are four critical abstract functions in the virtual interface. First:

```
virtual void connectOutput(
SST::Params& params,
int src_outport,
int dst_inport,
EventLink* payloadHandler) = 0;
```

This is invoked on the source component of a link giving the port numbers on either end of the link. It gives the source component the payload handler that will be invoked on the destination component. The final complication here is the parameters object. The parameters passed in here are any port-specific parameters. These include all the default parameters for the port (that may not be port-specific) plus all parameters in the namespace portN for a given port number. Parameter namespaces are covered in the user's manual.

The next connection function is:

```
virtual void connectInput(
SST::Params& params,
int src_outport,
int dst_inport,
EventLink* creditHandler) = 0;
```

Similar to connectOutput, this is invoked on the destination component of a link. Instead of giving a payload handler to receive new events, it receives a credit handler that the destination should send acks and credits to. The parameters work the same way as the output parameters.

But where do the handlers come from? Connectable objects must implement:

```
virtual LinkHandler* creditHandler(int port) = 0;
virtual LinkHandler* payloadHandler(int port) = 0;
```

These LinkHandler objects are a special instance of EventHandler. Each class must return the correct payload and credit handlers for each valid port. The handler and port will then be passed to the corresponding connectOutput or connectInput function.

LinkHandler objects are created as functors for particular member functions of a class. They are created through the helper function:

```
template <class T, class Fxn>
LinkHandler* newLinkHandler(const T* t, Fxn fxn){
   return newHandler<T,Fxn>(const_cast<T*>(t), fxn);
}
```

Given a class Test with a member function

```
1 void Test::handlePayload(event* ev)
```

we could create the appropriate LinkHandler as

```
LinkHandler* Test::payloadHandler(int port) const {
return newLinkHandler(this, &Test::handle);
}
```

### 3.2 Example External Component

An example component source file, corresponding Makefile for generating the external library, and parameter file demonstrating its usage can be found in skeletons/sst\_component\_example. Some critical things to note from the file component.cc are the component registration macro and the Python module generation. The Python module generation is specific to SST core and is not part of SST/macro.

The component registration macro is:

```
SST_ELI_REGISTER_DERIVED_COMPONENT(
TestComponent,
DummySwitch,
"macro",
dummy",
SST_ELI_ELEMENT_VERSION(1,0,0),
"A dummy switch",
COMPONENT_CATEGORY_NETWORK)
```

This is similar to the registration macro for Actor, but extends it for the special case of independent hardware components. If the component registration macro is used, then the factory registration macro is not required. The last field is a generic component category. The currently allowed categories are defined in SST core as:

```
#define COMPONENT_CATEGORY_UNCATEGORIZED 0x00

#define COMPONENT_CATEGORY_PROCESSOR 0x01

#define COMPONENT_CATEGORY_MEMORY 0x02

#define COMPONENT_CATEGORY_NETWORK 0x04

#define COMPONENT_CATEGORY_SYSTEM 0x08
```

The final field is a documentation string.

All of the required connection functions are implemented in component.cc.

### 3.2.1 Python configuration

The Python file run.py in the same folder shows the simplest possible setup with two components connected by a single both on port 0. First, we import the necessary modules. The file component.cc implements a module called test that we load by calling import sst.test. We also load all Python functions provided by the macro library.

```
1 import sst
2 from sst.macro import *
3 import sst.test
```

We then make components, e.g.

and another component

And finally connect them with a link using a SST/macro helper function:

```
port=0
comp1Id=1
comp2Id=2
makeBiNetworkLink(comp1,comp1Id,port,
comp2,comp2Id,port,
latency)
```

The code in the Python script causes connectOutput and connectInput to be invoked on port 0 for each of the components.

#### 3.2.2 Makefile

The Makefile uses compiler wrappers installed with SST/macro with the special '-sst-component' flag since you are building components, not skeletons. All components should be compiled with -fPIC for use in shared library. Making generates a libtest.so that can be loaded using the Python setup or through the external\_libs parameter in a .ini file.

# **SProCKit**

SST/macro is largely built on the Sandia Productivity C++ Toolkit (SProCKit), which is included in the SST/macro distribution. Projects developed within the simulator using SProCKit can easily move to running the application on real machines while still using the SProCKit infrastructure. One of the major contributions is reference counted pointer types. The parameter files and input deck are also part of SProCKit.

### 4.1 Debug

The goal of the SProCKit debug framework is to be both lightweight and flexible. The basic problem encountered in SST/macro development early on was the desire to have very fine-grained control over when and where something prints. Previously declared debug flags are passed through the debug\_printf macro.

```
debug_printf(sprockit::dbg::mpi,
    "I am MPI rank %d of %d",
    rank, nproc);
```

The macro checks if the given debug flag is active. If so, it executes a printf with the given string and arguments. Debug flags are turned on/off via static calls to

```
1 sprockit::debug::turn_on(sprockit::dbg::mpi);
```

SST/macro automatically turns on the appropriate debug flags based on the -d command line flag or the debug = parameter in the input file.

Multiple debug flags can be specified via OR statements to activate a print statement through multiple different flags.

```
1     using namespace sprockit;
2     debug_printf(dbg::mpi | dbg::job_launch,
3          "I am MPI rank %d of %d",
4          rank, nproc);
```

Now the print statement is active if either MPI or job launching is going to be debugged.

In sprockit/debug.h a set of macros are defined to facilitate the declaration. To create new debug flags, there are two macros. The first, DeclareDebugSlot, generally goes in the header file to make the flag visible to all files. The second, RegisterDebugSlot, goes in a source file and creates the symbols and linkage for the flag.

#### 4.2 Serialization

Internally, SST/macro makes heavy use of object serialization/deserialization in order to run in parallel with MPI. To create a serialization archive, the code is illustrated below. Suppose we have a set of variables

We can serialize them to a buffer

```
sstmac::serializer ser;
ser.set_mode(sstmac::serializer::PACK);
ser.init(new char[512]);
ser & pt;
ser & pt;
ser & niter;
ser & str;
```

In the current implementation, the buffer must be explicitly given.

To reverse the process for a buffer received over MPI, the code would be

```
char* buf = new char[512];
MPI_Recv(buf, ...)
sstmac::serializer;
ser.set_mode(sstmac::serializer::UNPACK);
ser.init(buf);
ser & pt;
ser & niter;
ser & str;
```

Thus the code for serializing is exactly the same as deserializing. The only change is the mode of the serializer is toggled. The above code assumes a known buffer size (or buffer of sufficient size). To serialize unknown sizes, the serializer can also compute the total size first.

```
sstmac::serializer ser;
ser.reset();
ser.set_mode(sstmac::serializer::SIZER);
ser & pt;
ser & niter;
ser & str;
int size = ser.sizer.size(); //would be 17 for example above
char* buf = new char[size];
...
```

The known size can now be used safely in serialization.

The above code only applies to plain-old dataypes and strings. The serializer also automatically handles STL containers through the & syntax. To serialize custom objects, a C++ class must implement the serializable interface.

The serialization interface requires inheritance from serializable. This inheritance forces the object to define a serialize\_order function. The macro ImplementSerializable inside the class creates a set of necessary functions. This is essentially a more efficient RTTI, mapping unique integers to a polymorphic type. The forced inheritance allows more safety checks to ensure types are being set up and used correctly. All that remains now is defining the serialize\_order in the source file:

```
void MyObject::serialize_order(sstmac::serializer& ser)
{
    ser & my_int_;
    set << my_double_;
    ...
}</pre>
```

For inheritance, only the top-level parent class needs to inherit from serializable.

```
class ParentObject :
     public sstmac::serializable
3
    {
4
5
     void serialize_order(sstmac::serializer& set);
6
    }:
9
    class MyObject :
     public ParentObject
10
11
     ImplementSerializable(MyObject)
12
13
    void serialize_order(sstmac::serializer& ser);
14
15
    };
16
```

In the above code, only MyObject can be serialized. The ParentObject is not a full serializable type because no descriptor is registered for it using the macro ImplementSerializable. Only the child can be serialized

and descrialized. However, the parent class can still contribute variables to the serialization. In the source file, we would have

```
void MyObject::serializer_order(sstmac::serializer& ser)
{
    ParentObject::serialize_order(ser);
    ...
}
```

The child object should always remember to invoke the parent serialization method.

# Discrete Event Simulation

There are abundant tutorials on discrete event simulation around the web. To understand the basic control flow of SST/macro simulations, you should consult Section 3.6, Discrete Event Simulation, in the user's manual. For here, it suffices to simply understand that objects schedule events to run at a specific time. When an event runs, it can create new events in the future. A simulation driver gradually progresses time, running events when their time stamp is reached. As discussed in the user's manual, we must be careful in the vocabulary. Simulation time or simulated time is the predicted time discrete events are happening in the simulated hardware. Wall time or wall clock time is the time SST/macro itself has been running. There are a variety of classes the cooperate in driving the simulation, which we now describe.

### 5.1 Event Managers

The driver for simulations is an event manager that provides the function

```
virtual void schedule(TimeDelta start_time, Event* event) = 0;
```

This function must receive events and order them according to timestamp. Two main types of data structures can be used, which we briefly describe below.

The event manager also needs to provide

```
1 virtual void run() = 0;
```

The termination condition can be:

- A termination timestamp is passed. For example, a simulation might be specified to terminate after 100 simulation seconds. Any pending events after 100 seconds are ignored and the simulation exits.
- The simulation runs out of events. With nothing left to do, the simulation exits.

Events are stored in a queue (sorted by time)

The execute function is invoked by the EventManager to run the underlying event. There are generally two basic event types in SST/macro, which we now introduce.

#### 5.1.1 Event Handlers

In most cases, the event is represented as an event sent to an object called an EventHandler at a specific simulation time. In handling the event, the event handlers change their internal state and may cause more events by scheduling new events at other event handlers (or scheduling messages to itself) at a future time.

In most cases, events are created by calling the function

```
1 auto* ev = newCallback(this, &Actor::act);
```

This then creates a class of type ExecutionEvent, for which the execute function is

```
template <int ...$ void dispatch(seq<$...>){
    (obj_->*fxn_)(std::get<$>(params_)...);
}

Fxn fxn_;
Cls* obj_;
std::tuple<Args...> params_;
```

For example, given a class Actor with the member function act

```
1 void Actor::Actor(Event* ev, int ev_id){...}
```

we can create an event handler

```
Actor* a = ....;

auto* ev = newCallback(a, &actor::act, 42);

schedule(time, , ev);
```

When the time arrives for the event, the member function will be invoked

```
1 a->act(42);
```

### 5.1.2 Event Heap/Map

The major distinction between different event containers is the data structured used. The simplest data structure is an event heap or ordered event map. The event manager needs to always be processing the minimum event time, which maps naturally onto a min-heap structure. Insertion and removal are therefore log(N) operations where N is the number of currently scheduled events. For most cases, the number and length of events is such that the min-heap is fine.

### 5.2 Event Schedulers

The simulation is partitioned into objects that are capable of scheduling events. Common examples of EventScheduler objects are nodes, NICs, memory systems, or the operating system. In serial runs, an event scheduler is essentially just a wrapper for the EventManager and the class is not strictly necessary. There are two types of event scheduler: Component and SubComponent. In parallel simulation, though, the simulation must be partitioned into different scheduling units. Scheduling units are then distributed amongst the parallel processes. Components are the basic unit. Currently only nodes and network switches are components. All other devices (NIC, memory, OS) are subcomponents that must be linked to a parent component. Even though components and subcomponents can both schedule events (both inherit from EventScheduler), all subcomponents must belong to a component. A subcomponent cannot be separated from its parent component during parallel simulation.

# Software Models

The driver for most simulations is a skeleton application. Although this can be arbitrary source code, we will consider the example of an MPI application below. In general, when we refer to applications we mean scientific codes or client codes that are doing "domain-specific" work. These will be different from service applications like parallel file systems.

We will be very specific with the use of the terms "virtual" and "real" or "physical". Virtual refers to anything being modeled in the simulator. Real or physical refers to actual processes running on a host system. When referring to a skeleton application in the simulator, we refer only to virtual MPI ranks. The term process only applies to physical MPI ranks since virtual MPI ranks are not true processes, but rather a user-space thread. Many virtual MPI ranks can be colocated within the same process. A physical process generally has:

- A heap
- A stack
- A data segment (global variable storage)

As much as possible, SST/macro strives to make writing skeleton app source code the same as writing source for an actual production application. All virtual MPI ranks can share the same heap within a process. There is no strict requirement that each virtual MPI rank have its own contiguous heap. Rather than make each MPI stack a full pthread, each MPI rank is created as a lightweight user-space thread. In the simulation, all virtual MPI ranks will be running "concurrently" but not necessarily in "parallel." Each MPI rank within a process must time-share the process, meaning the simulator core will context switch between each MPI stack to gradually make forward progress. While the heap and stack are easy to provide for each virtual MPI rank, there is no easy way to provide a unique global variable segment to each MPI rank. This therefore requires the Clang source-to-source compiler to redirect all global variable accesses to user-space thread specific locations.

### 6.1 Applications and User-space Threads

In a standard discrete event simulation (DES), you have only components and events. Components send events to other components, which may in turn create and send more events. Each event has an arrival time associated with it. Components must process events in time-order and keep a sorted queue of events. Time advances in the simulation as components pop off and process events from the queue.

SST/macro mixes two modes of advancing time. The simulator has node, NIC, router, and memory models that advance "hardware time" in the standard way. Applications are not a regular DES component. They are just a stack and a heap, without an event queue or handle(event\* ev) callback functions. Applications just step through instructions, executing to the end of the application. To advance time, applications must block and unblock. In DES, time does not advance during events - only between events. For applications, time does not advance while the application is executing. It advances between a block/unblock pair. This is clearly somewhat counterintuitive (time advances while an application is not executing).

The details of block/unblock should never be apparent in the skeleton code. A skeleton MPI code for SST/macro should *look* exactly like a real MPI code. To advance time, certain function calls must be intercepted by SST/macro. This is done through a combination of compile-time/linker-time tricks. All skeleton apps should be compiled with the sst++ compiler wrapper installed by SST/macro. The compiler wrapper sets include paths, includes headers, and directs linkage.

For MPI, this first occurs through include paths. SST/macro installs an mpi.h header file. Thus compiling with sst++ includes a "virtual" MPI header designed for SST. Next, the MPI header defines macros that redirect MPI calls.

sstmac\_mpi is a function we will explore more below. Inside MPI\_Send, the SST/macro core takes over. When necessary, SST/macro will block the active user-space thread and context-switch.

We can illustrate time advancing with a simple MPI\_Send example. We have discussed that a user-space thread is allocated for each virtual MPI rank. The discrete event core, however, still runs on the main application thread (stack). Generally, the main thread (DES thread) will handle hardware events while the user-space threads will handle software events (this is relaxed in some places for optimization purposes). Figure 6.1, shows a flow chart for execution of the send. Operations occurring on the application user-space thread are shaded in blue while operations on the DES thread are shaded in pink. Function calls do not advance time (shown in black), but scheduling events (shown in green) do advance time. Again, this is just the nature of discrete event simulation. The dashed edge shows a block/unblock pair. The call to mpi\_api::send blocks after enqueuing the send operation with the OS. Virtual time in the simulation therefore advances inside the MPI\_Send call, but the details of how this happens are not apparent in the skeleton app.

When the ACK arrives back from the NIC, the ACK signals to MPI that the operation is complete allowing it to unblock. The ACK is handled by a service object (which is the SST-specific implementation of an MPI server). A service is a special type of object, that we will discuss in more detail below.



Figure 6.1: Flow of events for completing a send operation. Shows basic function calls, block/unblock context switches, and event schedules. User-space thread (application) operations are shown in blue. Main event thread (OS/kernel) operations are shown in pink.

|                         | OS                                                                                 | Node                                                                                | API                                                                | Service                                                                 |
|-------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------|
| Runs on<br>Thread       | Both user-space<br>and main DES<br>thread                                          | Only main DES<br>thread (user-space<br>with rare<br>exceptions for<br>optimization) | Only user-space thread                                             | Only main DES thread                                                    |
| How<br>Advances<br>Time | Both blocking and<br>scheduling events,<br>depending on<br>context                 | Scheduling events<br>to other<br>components                                         | Blocking or<br>unblocking                                          | Scheduling events<br>to other<br>components                             |
| Receives<br>Events Via  | Function calls from<br>API/Service or<br>from Node via<br>handle_event<br>function | Function calls from OS, receives scheduled events via the handle function           | Does not usually<br>receive events -<br>only blocks or<br>unblocks | OS forwards<br>messages to<br>incoming_event<br>function                |
| Sends<br>Events Via     | Makes function<br>calls and schedules<br>events to Node                            | Makes function<br>calls and schedules<br>events to NIC,<br>Memory                   | Does not usually<br>send events - only<br>blocks or unblocks       | Makes function<br>calls and schedules<br>events to OS,<br>unblocks APIs |

#### 6.1.1 Thread-specific storage

Let us look at the capture of the MPI\_Send call. First, a macro redefines the call to avoid symbol clashes if using an MPI compiler (both virtual and real MPI cannot share symbols). MPI uses global function calls to execute, meaning MPI has to operate on global variables. However, SST/macro cannot use global variables. Thus all state specific to each MPI rank (virtual thread) must be stashed somewhere unique. This basically means converting all global variables into user-space thread-local variables. When each user-space thread is spawned a thread object is allocated and associated with the thread. This object acts as a container for holding all state specific to that virtual thread. Rather than store MPI state in global variables, MPI state in stored in a class MpiApi, with one MpiApi object allocated per virtual MPI rank. The operating system class provides a static function currentThread that makes the leap from global variables to thread-local storage. To access a specific API, a special helper template function getApi exists on each thread object. Thus, instead of calling a global function MPI\_Send, SST/macro redirects to a member function send on an mpi\_api object that is specific to a virtual MPI rank.

### 6.2 Libraries

The creating and handling of software events is managed through library objects. Each node has an OperatingSystem member variable that will manage software events on a virtual compute node. Each library object is stored in a lookup table in the operating system, allowing the operating system to access specific libraries at specific times.

```
class OperatingSystem {
    ...
    map<string,Library*> libs_;
    ...
};
```

Each library object has access to the operating system, being allowed to call

```
Event* ev = ...
os_->executeKernel(ty, ev);
```

where an enum argument ty specifies the type of computation or communication and the event object carries all the data needed to model it. This allows a library to *call out* to the operating system. Calls to execute *always* occur on a user-space thread. In executing a computation or communication, the operating system may block inside *execute* to advance time to complete the operation. Calls to execute\_kernel can occur on either a user-space thread or the main event thread. Here the operating system acts as a service and *never* blocks.

Conversely, each library must provide a incomingEvent method that allows the operating system to call back to the library

```
void incomingEvent(event* ev){...}
```

Generally speaking, event notifications will arrive from the NIC (new messages, ACKs), memory system (data arrived), processor (computation complete), etc. These hardware events must be routed to the correct software library for processing.

```
1  void OperatingSystem::handleEvent(event* ev) {
2  library* lib = libs_[ev->libName()];
3  lib->incomingEvent(ev);
4 }
```

In order to route events to the correct library, the operating system maintains a string lookup table of Library objects. All events associated with that library must be constructed with the correct string label, accessible through the event accessor function libName.

#### 6.2.1 API

The SST/macro definition of API was alluded to in 6.1.1. The base api class inherits from library. All API code must execute on a user-space thread. API calls are always associated with a specific virtual MPI rank. To advance time, API calls must block and unblock. Functions executing on user-space threads are "heavyweight" in the sense that they consume resources. API compute calls must allocate cores via a compute scheduler to execute.

API objects are accessible in skeleton apps through a global template function is provided in sstmac/skeleton.h.

```
template <class T>
T* getApi(const std::string& name);
```

for which the implementation is

```
Thread* thr = OperatingSystem::currentThread();
return thr->getApi<T>(const std::string& name);
```

which converts the global template function into a thread-specific accessor. The most prominent example of an API is the MpiApi object for encapsulating an MPI rank. Other prominent examples include the various computation APIs such as BlasApi that provides bindings for simulation various linear algebra functions.

# Hardware Models

#### 7.1 Overview

To better understand how hardware models are put together for simulating interconnects, we should try to understand the basic flow of event in SST/macro involved in sending a message between two network endpoints. We have already seen in skeleton applications in previous sections how an application-level call to a function like MPI\_Send is mapping to an operating system function and finally a hardware-level injection of the message flow. Overall, the following steps are required:

- Start message flow with app-level function call
- Push message onto NIC for send
- NIC packetizes message and pushes packets on injection switch
- Packets are routed and traverse the network
- Packets arrive at destination NIC and are reassembled (potentially out-of-order)
- Message flow is pushed up network software stack

Through the network, packets must move through buffers (waiting for credits) and arbitrate for bandwidth through the switch crossbar and then through the ser/des link on the switch output buffers. The control-flow diagram for transporting a flow from one endpoint to another via packets is shown in Figure 7.2

In general, sending data across the network (as in, e.g., MPI), requires the following components:

- Packetization: handled by nic class. Converts flows (MPI messages) into smaller packets.
- Network topology: handled by topology class. Defines the geometry of the network, determining how nodes are connected to switches and how switches are interconnected. It also defines which ports are used for each connection.



Figure 7.1: Components used modeling interconnect and dependencies between them.

- Fabric management (not yet implemented in SST)
- Routing: handled by router class. Using the defined topology, compute the path that should be taken by a packet. The path is defined by the port numbers that should be taken.
- Flow control and congestion: handled by NetworkSwitch class. Once a path is defined by the router, arbitrate packets (flits) when they contend for bandwidth.

As much as possible, these components try to be independent. However, there are inter-dependencies, as shown in Figure 7.1. The router requires topology information to compute paths. For adaptive routing decisions, the router also requires contention information from the network switch. The network switch requires the computed paths (ports) from the router.

We can dive in deeper to the operations that occur on an individual component, mos importantly the crossbar on the network switch. Figure 7.3 shows code and program flow for a packet arriving at a network switch. The packet is routed (virtual function, configurable via input file parameters), credits are allocated to the



Figure 7.2: Decision diagram showing the various control flow operations that occur as a message is transport across the network via individual packet operations.

packet, and finally the packet is arbitrated across the crossbar. After arbitration, a statistics callback can be invoked to collect any performance metrics of interest (congestion, traffic, idle time).

#### 7.2 Packets

Packet must hold information for endpoint control on the NIC, routing decisions, and flow control. Packets therefore suffer from a "combinatorial explosion" depending on which NIC model is coupled with which flow control mechanism and which routing algorithm. For example, the simulator is intended to support at least two different network contention models (PISCES, SCULPIN); five different topologies (torus, hyperX, fat tree, dragonfly, cascade); and four different routing algorithms (Minimal, Valiant, UGAL, PAR). This creates already 40 combinations, which can grow even more quickly if new models are added. If the C++ type of the packet were to depend on all of these, messy multiple inheritance patterns can result or 40 different packet types would be needed. Some C++ patterns (e.g. policies) are designed to help implement combinatorial problems like this without multiple inheritance, but this is not a good match for our case.

Flow control is generally the most complicated and requires the most data. *Inheritance* from the base packet class is used to create packet types that are compatible with a particular congestion model. For different routing or endpoint (NIC) methods, the packet object allocates blocks to be used as metadata for the different classes. These metadata blocks can then be cast as needed for each of the different functions.

```
1 char rtr_metadata_[MAX_HEADER_BYTES];
2 char nic_metadata_[MAX_NIC_BYTES];
```

Defaults are chosen for the compile-time constants (8-16 bytes) and these can be changed as needed. In the same way that a router or NIC allocates bits for certain functions, SST/macro uses bitsets stored in the metadata blocks. For example, for adaptive routing on a dragonfly, we have the following bitset:

```
struct RoutingHeader {
   char is_tail : 1;
   uint16_t edge_port;
   uint8_t deadlock_vc : 4;
   uint8_t num_group_hops : 2;
   uint8_t num_hops : 4;
   uint8_t stage_number : 3;
   uint32_t dest_switch : 24;
};
```

The 54 bits here store the information needed by a router to implement progressive adaptive routing (PAR). For flow control on a particular type of switch, e.g. PISCES (see User's manual), we have a type PiscesPacket that inherits from packet and adds the following fields:

```
class PiscesPacket : public Packet {
    ....
    uint8_t stage;
    uint8_t outports[3];
    uint16_t inport;
    double bw_;
    double max_in_bw_;
    timestamp arrival_;
    int current_vc_;
    ...
}
```



Figure 7.3: Code flow for routing and arbitration of packets traversing the crossbar on the network switch.

These provide the path and flow control information needed to implement the PISCES contention model. Inside router or switch flow control code, the metadata regions can be accessed as:

```
template <class T>
T* rtrHeader() {
   return (T*) (&rtr_metadata_);
}
```

which returns the raw bytes cast to the correct C++ bitset type.

There is some universal information needed by all packets, which is not stored in the bitset:

```
NodeId toaddr_;
NodeId fromaddr_;
uint64_t flow_id_;
uint32_t num_bytes_;
serializable* payload_;
```

This covers the source and destination nodes, a unique ID for the flow (e.g. MPI message) the packet came from, the number of bytes of the flow, and optionally a payload object carrying extra data.

To summarize, we have:

| Information  | Where Stored             | Access Method       |
|--------------|--------------------------|---------------------|
| Node address | packet base class        | Always available    |
| Flow ID      | packet base class        | Always available    |
| Packet size  | packet base class        | Always available    |
| Routing      | Metadata block in packet | Cast raw bytes      |
| Flow control | Subclass of packet       | Dynamic cast packet |

### 7.3 Connectables

With a basic overview of how the simulation proceeds, we can now look at the actual SST/macro class types. While in common usage, SST/macro follows a well-defined machine model (see below), it generally allows any set of components to be connected. As discussed in Chapter 5, the simulation proceeds by having event components exchange events, each scheduled to arrive at a specific time. SST/macro provides a generic interface for any set of hardware components to be linked together. Any hardware component that connects to other components and exchanges events must inherit from the Connectable class. The Connectable class presents a standard virtual interface

```
class Connectable
2
3
      virtual void connectOutput(
5
        SST::Params& params,
        int src_outport,
        int dst_inport,
        EventLink* link) = 0;
10
      virtual void connectInput(
11
        SST::Params& params,
12
        int src_outport,
13
        int dst_inport,
        EventLink* link) = 0;
14
    };
15
```

First, port numbers must be assigned identifying the output port at the source and the input port at the destination. For example, a switch may have several outgoing connections, each of which must be assigned a unique port number. The connection must be configured at both source and destination. The function is called twice for each side of the connection. If we have a source and destination:

```
Connectable* src = ...
Connectable* dst = ...
SST::Params& params = ...
src->connectOutput(params, inport, outport, Output, dst);
dst->connectInput(params, inport, outport, Input, src);
```

A certain style and set of rules is recommended for all Connectables. If these rules are ignored, setting up connections can quicky become confusing and produce difficult to maintain code. The first and most important rule is that Connectables never make their own connections. Some "meta"-object should create connections between objects. In general, this work is left to a interconnect object. An object should never be responsible for knowing about the "world" outside itself. A topology or interconnect tells the object to make a connection rather than the object deciding to make the connection itself. This will be illustrated below in 7.4.

The second rule to follow is that a connect function should never call another connect function. In general, a single call to a connect function should create a single link. If connect functions start calling other connect functions, you can end up a with a recursive mess. If you need a bidirectional link  $(A \to B, B \to A)$ , two separate function calls should be made

```
1 A->connectOutput(B);
2 B->connectInput(A);
```

rather than having, e.g. A create a bidirectional link.

The first two rules should be considered rigorous. A third recommended rule is that all port numbers should be non-negative, and, in most cases, should start numbering from zero.

Combining the factory system for polymorphic types and the Connectable system for building arbitrary machine links and topologies, SST/macro provides flexibility for building essentially any machine model you want. However, SST/macro provides a recommended machine structure to guide constructing machine models.

## 7.4 Topology

Of critical importance for the network modeling is the topology of the interconnect. Common examples are the torus or fat tree. To understand what these topologies are, there are many resources on the web. Regardless of the actual structure as a torus or tree, the topology should present a common interface to the interconnect and NIC for routing messages. Here we detail the public interface. In SST/macro, topologies are not dynamically stateful. They store static information about the geometry of the network and do not update their state as simulation progresses. All functions in the interface are const, emphasizing the role of the topology as read-only.

Not all topologies are "regular" like a torus. Ad hoc computer networks (like the internet) are ordered with IP addresses, but don't follow a regular geometric structure. The abstract topology base class is intended to cover both cases. The most important functions in the topology class are

```
class topology {
3
    virtual double portScaleFactor(uint32_t addr, int port) const;
4
5
    virtual void connectedOutports(SwitchId src, std::vector<topology::connection>& conns) const = 0;
6
    virtual void configureIndividualPortParams(SwitchId src,
8
          sprockit::sim_parameters* switch_params) const = 0;
10
    virtual in numSwitches() const = 0;
11
    virtual int numNodes() const = 0:
12
13
    virtual int numEndpoints() const = 0;
14
15
    virtual int maxNumPorts() const = 0;
16
17
    virtual int numHopsToNode(NodeId src. NodeId dst) const = 0:
18
19
    virtual void endpointsConnectedToInjectionSwitch(SwitchId swid,
20
                           std::vector<injection_port>& nodes) const = 0;
21
22
    virtual void endpointsConnectedToEjectionSwitch(SwitchId swid,
23
                           std::vector<injection_port>& nodes) const = 0;
```

These functions are documented in the topology.h header file. The first few functions just give the number of switches, number of nodes, and finally which nodes are connected to a given switch. Each compute node will be connected to an injector switch and an ejector switch (often the same switch). The most important functions are endpointsConnectedToInjectionSwitch - which nodes are connected to which switches and which ports make the links - and also connected\_outports - which switches are connected to which switches and which ports make the links. If certain ports have higher bandwidth or larger buffers, this is described via the portScaleFactor function.

The connection struct is:

```
struct Connection {
    SwitchId src;
    SwitchId dst;
    int src_outport;
    int dst_inport;
};
```

which specifies a source and destination switch for a given link and which ports connect the link. Similarly, the struct injection\_port is:

```
1 struct InjectionPort {
2   NodeId nid;
3   int switch_port;
4   int ep_port;
5  };
```

which specifies which node a switch is connected to and which ports connect the link.

The topology provides the *geometry* of the network, but does not tell packets which of the available paths to take. That task is left to the router.

### 7.5 Router

The router has a simple public interface

```
1 class router {
2    ...
3    virtual void route(Packet* pkt) = 0;
4    ...
5 };
```

Different routers exist for the different routing algorithms and different topologies: minimal, valiant, ugal. The router objects are specific to a switch and can store dynamic state information, in contrast to the topology which is read-only.

For adaptive routing, a bit more work is done. Each router is connect to a switch object which holds all the information about queue lengths, e.g.

```
1 int test_length = switch()->queueLength(paths[i].outport);
```

allowing the router to select an alternate path if the congestion is too high.

The router primarily computes two things: edge output port and deadlock-free virtual channels. Internal to a switch, a packet (flit) may traverse many different components. All these internal details are opaque to the router. The router only knows about the ports on the edge of the switch that connect an external network link. The switch component, given an exit port, must navigate the packet through the internal component (crossbar, muxer, demuxer, bus, etc).

Similarly, the router selects virtual channels based on deadlock-free routing, not quality of service (QoS). Different priority (QoS) levels could be specified at the NIC. The control flow component (switch), is responsible for using the deadlock virtual channel and the QoS virtual channel together to move the packets.

### 7.6 Network Switch: Flow Control

The topology and the router only provide path information and do not actually model congestion. Congestion is modeled via flow control - choosing which packets or flits move across a link when there is contention. The basic scheme for most switches follows the code below for the pisces model.

```
void PiscesSwitch::handleCredit(event *ev)
{
    PiscesCredit* credit = static_cast < PiscesCredit*>(ev);
    out_buffers_[credit->port()]->handleCredit(credit);
}

void PiscesSwitch::handlePayload(event *ev)
{
    PiscesPayload* payload = static_cast < PiscesPayload*>(ev);
    router_->route(payload);
    xbar_->handlePayload(payload);
}
```

The arriving event is sent to either a credit handler or a payload handler, which is configured during simulation setup. If a payload packet (rather than a credit), the router object selects the next destination (port). The packet is then passed to the crossbar for arbitration. A switch inherits from Connectable, requiring it to implement the connectOutput/connectInput and payloadHandler/creditHandler functions.

### 7.7 Interconnect: Putting it all together

For all standard runs, the entire hardware model is driven by the interconnect object. The interconnect creates nodes, creates network switches, chooses a topology, and connects all of the network endpoints together. In this regard, the interconnect also choose what types of components are being connected together. For example, if you were going to introduce some custom FPGA device that connects to the nodes to perform filesystem operations, the interconnect is responsible for creating it.

To illustrate, here is the code for the interconnect that creates the node objects.

```
Interconnect::Interconnect(SST::Params& params, EventManager* mgr,
2
      Partition* part, ParallelRuntime* rt)
3
4
5
      SST::Params node_params = params.get_namespace("node");
      SST::Params nic_params = node_params.get_namespace("nic");
6
      SST::Params switch_params = params.get_namespace("switch");
8
9
      switches .resize(num switches ):
10
      nodes .resize(num nodes ):
11
      buildEndpoints(node_params, nic_params, mgr);
12
13
      buildSwitches(switch_params, mgr);
14
      connectSwitches(mgr, switch_params);
15
      connectEndpoints(mgr, nic_params, switch_params);
16
      configureInterconnectLookahead(params);
17
```

For full details of the functions that build/connect endpoints and switches, consult the source code. It uses the topology interface to determine which connections are required, e.g.

```
SwitchId src = ...

topology_->connectedOutports(src, outports);

for (auto& conn : outports){

NetworkSwitch* dst_sw = switches_[conn.dst];

src_sw->connectOutput(params, conn.src_outport, conn.dst_inport,

dst_sw->payloadHandler(conn.dst_inport));

dst_sw->connectInput(params, conn.src_outport, conn.dst_inport,

src_sw->creditHandler(conn.src_outport));
}
```

The connectedOutports function takes a given source switch and returns all the connections that the switch is supposed to make. Each switch must provide payloadHandler and ack\_handler functions to return the EventHandler that should receive either new packets (payload) or credits (ack) for the connections.

### **7.8** Node

Although the node can be implemented as a very complex model, it fundamentally only requires a single set of functions to meet the public interface. The node must provide execute\_kernel functions that are invoked by the OperatingSystem or other other software objects. The prototypes for these are:

```
virtual void execute(ami::COMP_FUNC func, event* data);
virtual void execute(ami::SERVICE_FUNC func, event* data);
```

By default, the abstract node class throws an sprockit::unimplemented\_error. These functions are not pure virtual. A node is only required to implement those functions that it needs to do. The various function parameters are enums for the different operations a node may perform: computation or communication. Computation functions are those that require compute resources. Service functions are special functions that run in the background and "lightweight" such that any modeling of processor allocation should be avoided. Service functions are run "for free" with no compute

### 7.9 Network Interface (NIC)

The network interface can implement many services, but the basic public interface requires the NIC to do three things:

- Inject messages into the network
- Receive messages ejected from the network
- Deliver ACKs (acknowledgments) of message delivery

For sending messages, the NIC must implement

```
virtual void doSend(NetworkMessage* payload);
```

A non-virtual, top-level send function performs operations standard to all NICs. Once these operations are complete, the NIC invokes doSend to perform model-specific send operations. The NIC should only ever send NetworkMessage types.

For the bare-bones class LogPNIC, the function is

```
void LogPNIC::doSend(NetworkMessage* msg)
2
      uint64_t num_bytes = msg->byteLength();
3
      Timestamp now_ = now();
5
      Timestamp start_send = now_ > next_out_free_ ? now_ : next_out_free_;
      TimeDelta time_to_inject = inj_lat_ + inj_byte_delay_ * num_bytes;
      next_out_free_ = start_send + time_to_inject;
10
         (msg->needsAck()){
11
        NetworkMessage* acker = msg->cloneInjectionAck();
12
        auto ack_ev = newCallback(parent_, &Node::handle, acker);
13
        parent_->sendExecutionEvent(next_out_free_, ack_ev);
14
15
      TimeDelta extra_delay = start_send - now_;
16
      logp_link_->send(extra_delay, new NicEvent(msg));
17
18
```

After injecting, the NIC creates an ACK and delivers the notification to the node. In general, all arriving messages or ACKs should be delivered to the node. The node is responsible for generating any software events in the OS.

For receiving, messages can be moved across the network and delivered in two different ways: either at the byte-transfer layer (BTL) or message-transfer layer (MTL). Depending on the congestion model, a large

message (say a 1 MB MPI message) might be broken up into many packets. These message chunks are moved across the network independently and then reassembled at the receiving end. Alternatively, for flow models or simple analytical models, the message is not packetized and instead delivered as a single whole. The methods are not pure virtual. Depending on the congestion model, the NIC might only implement chunk receives or whole receives. Upon receipt, just as for ACKs, the NIC should deliver the message to the node to interpret. In general, nic::handle is intended to handle packets. If a NIC supports direct handling of complete messages (MTL) instead of packets (BTL), it should provide a message handler.

A special completion queue object tracks chunks and processes out-of-order arrivals, notifying the NIC when the entire message is done.

## 7.10 Memory Model

As with the NIC and node, the memory model class can have a complex implementation under the hood, but it must funnel things through the a common function.

```
1 virtual void access(long bytes, double max_bw) = 0;
```

This function is intended to be called from an application user-space thread. As such, it should block until complete. For more details on the use of user-space threading to model applications, see the User's manual.

# Chapter 8

# A Custom Object: Beginning To End

Suppose we have brilliant design for a new topology we want to test. We want to run a simple test without having to modify the SST/macro build system. We can create a simple external project that links the new topology object to SST/macro libraries. The Makefile can be found in tutorials/programming/topology. You are free to make any Makefile you want. After SST/macro installs, it creates compiler wrappers libsst++ and libsstcc in the chosen bin folder. These are essentially analogs of the MPI compiler wrappers. This configures all include and linkage for the simulation.

We want to make an experimental topology in a ring. Rather than a simple ring with connections to nearest neighbors, though, we will have "express" connections that jump to switches far away.

We begin with the standard typedefs.

```
#include <sstmac/hardware/topology/structured_topology.h>
3
    namespace hw {
5
6
    class XpressRing :
     public StructuredTopology
8
9
10
      typedef enum {
        up_port = 0,
        down_port = 1,
        jump_up_port = 2,
        jump_down_port = 3
      } port_t;
15
17
      typedef enum {
        jump = 0, step = 1
18
      } stride_t;
```

Packets can either go to a nearest neighbor or they can "jump" to a switch further away. Each switch in the topology will need four ports for step/jump going up/down. The header file can be found in tutorials/programm/topology/xpressring.h. We now walk through each of the functions in turn in the source in the topology public interface. We got some functions for free by inheriting from structured\_topology.

We start with

determining how many switches are in the ring and how big a "jump" link is.

The topology then needs to tell objects how to connect

```
void XpressRing::connectedOutports(SwitchId src, std::vector<connection>& conns)
2
3
      conns.resize(4); //every switch has 4 connections
4
      auto& plusConn = conns[0];
      plusConn.src = src;
plusConn.dst = (src+1) % ring_size_;
6
      plusConn.src_outport = 0;
8
      plusConn.dst_inport = 1;
9
10
       auto& minusConn = conns[1];
11
      minusConn.src = src;
12
      minusConn.dst = (src -1 + ring_size) % ring_size_;
      minusConn.src_outport = 1;
13
      minusConn.dst_inport = 0;
14
15
16
      auto& jumpUpConn = conns[2];
      jumpUpConn.src = src;
17
       jumpUpConn.dst = (src + jump_size_) % ring_size_;
18
      jumpUpConn.src_outport = 2;
19
20
      jumpUpConn.dst_inport = 3;
21
      auto& jumpDownConn = conns[2];
      jumpDownConn.src = src;
      jumpDownConn.stc = stc,
jumpDownConn.dst = (src - jump_size_ + ring_size) % ring_size_;
jumpDownConn.src_outport = 3;
24
25
26
       jumpDownConn.dst_inport = 2;
```

Each of the four connections get a different unique port number. We must identify both the outport port for the sender and the input port for the receiver.

To compute the distance between two switches

```
1
    int XpressRing::numHops(int total_distance) const
2
3
      int num_jumps = total_distance / jump_size_;
      int num_steps = total_distance % jump_size_;
4
      int half_jump = jump_size_ / 2;
5
      if (num_steps > half_jump) {
6
        //take an extra jump
        ++num_jumps;
8
9
       num_steps = jump_size_ - num_steps;
10
11
     return num_jumps + num_steps;
    }
12
13
14
15
    XpressRing::minimalDistance(
16
      const coordinates& src_coords,
17
      const coordinates& dest_coords) const
18
19
      int src_pos = src_coords[0];
20
      int dest_pos = dest_coords[0];
      int up_distance = abs(dest_pos - src_pos);
```

```
22     int down_distance = abs(src_pos + ring_size_ - dest_pos);
23
24     int total_distance = std::max(up_distance, down_distance);
25     return num_hops(total_distance);
26   }
```

Essentially you compute the number of jumps to get close to the final destination and then the number of remaining single steps.

We are now ready to use our topology in an application. In this case, we just demo with the built-in MPI ping all program from SST/macro. Here every node in the network sends a point-to-point message to every other node. There is a parameter file in the tutorials/programming/toplogy folder. To specify the new topology

```
# Topology
topology.name = xpress
topology.xpress_ring_size = 10
topology.xpress_jump_size = 5
```

# Chapter 9

# How SST/macro Launches

It is useful for an intuitive understanding of the code to walk through the steps starting from main and proceeding to the discrete event simulation actually launching. The code follows these basic steps:

- Configuration of the simulation via environment variables, command line parameters, and the input file
- Building and configuration of simulator components
- Running of the actual simulation

We can walk through each of these steps in more detail.

## 9.1 Configuration of Simulation

The configuration proceeds through the following basic steps:

- Basic initialization of the parallel\_runtime object from environment variables and command line parameters
- Processing and parallel broadcast of the input file parameters
- Creation of the simulation manager object
- Detailed configuration of the manager and parallel\_runtime object

The first step in most programs is to initialize the parallel communication environment via calls to MPI\_Init or similar. Only rank 0 should read in the input file to minimize filesystem traffic in a parallel job. Rank 0 then broadcasts the parameters to all other ranks. We are thus left with the problem of wanting to tune initialization of the parallel environment via the input file, but the input file is not yet available. Thus, we have an initial bootstrap step where the all parameters affecting initialization of the parallel runtime must

be given either via command line parameters or environment variables. These automatically get distributed to all processes via the job launcher. Most critically the environment variable SSTMC\_PARALLEL takes on values of serial or mpi.

As stated above, only rank 0 ever touches the filesystem. A utility is provided within the Sprockit library for automatically distributing files via the parallel\_build\_params function within sim\_parameters. Once broadcast, all ranks now have all they need to configure, setup, and run. Some additional processing is done here to map parameters. If parameters are missing, SST/macro may fill in sensible defaults at this stage. For deprecated parameters, SST/macro also does some remapping to ensure backwards compatibility.

After creation of the manager object, since all of the parameters even from the input file are now available, a more detailed configuration of the manager and parallel\_runtime can be done.

### 9.2 Building and configuration of simulator components

Inside the constructor for manager, the simulation manager now proceeds to build all the necessary components. There are three important components to build.

- The event manager that drives the discrete event simulation
- The interconnect object that directs the creation of all the hardware components
- The generation of application objects that will drive the software events. This is built indirectly through node objects that are built by the interconnect.

#### 9.2.1 Event Manager

The EventManager object is a polymorphic type that depends on 1) what sort of parallelism is being used and 2) what sort of data structure is being used. Some allowed values include event\_map or event\_calendar via the EventManager variable in the input file. For parallel simulation, only the event\_map data structure is currently supported. For MPI parallel simulations, the EventManager parameter should be set to clock\_cycle\_parallel. For multithreaded simulations (single process or coupled with MPI), this should be set to multithread. In most cases, SST/macro chooses a sensible default based on the configuration and installation.

As of right now, the event manager is also responsible for partitioning the simulation. This may be refactored in future versions. This creates something of a circular dependency between the EventManager and the interconnect objects. When scheduling events and sending events remotely, it is highly convenient to have the partition information accessible by the event manager. For now, the event manager reads the topology information from the input file. It then determines the total number of hardware components and does the partitioning. This partitioning object is passed on to the interconnect.

#### 9.2.2 Interconnect

The interconnect is the workhorse for building all hardware components. After receiving the partition information from the EventManager, the interconnect creates all the nodes, switches, and NICs the current MPI rank is responsible for. In parallel runs, each MPI rank only gets assigned a unique, disjoint subset of the components. The interconnect then also creates all the connections between components that are linked based on the topology input (see Section 7.3). For components that are not owned by the current MPI rank, the interconnect inserts a dummy handler that informs the EventManager that the message needs to be re-routed to another MPI rank.

### 9.2.3 Applications

All events generated in the simulation ultimately originate from application objects. All hardware events start from real application code. The interconnect builds a set of node objects corresponding to compute nodes in the system. In the constructor for **node** we have:

```
1 JobLauncher_ = JobLauncher::static_JobLauncher(params, mgr;
```

This job launcher roughly corresponds to SLURM, PBS, or MOAB - some process manager that will allocate nodes to a job request and spawn processes on the nodes. For implementation reasons, each node grabs a reference to a static job launcher. After construction, each node will have its init function invoked.

```
void node::init(unsigned int phase)
{
   if (phase == 0){
      build_launchers(params_);
   }
}
```

The build\_launchers will detect all the launch requests from the input file. After the init phases are completed, a final setup function is invoked on the node.

```
void node::schedule_launches()
{
    for (app_launch* appman : launchers_){
        schedule(appman->time(), newCallback(this, &node::job_launch, appman));
    }
}
```

The function appman->time() returns the time that the application launch is requested, not when the application necessarily launches. This corresponds to when a user would type, e.g. srun or qsub to put the job in a queue. When the time for a job launch request is reached, the callback function is invoked.

For the default job launcher (in most cases SST/macro only simulates a single job in which case no scheduler is needed) the job launches immediately. The code for the default job launcher is:

```
ordered_node_set allocation;
    appman->request_allocation(available_, allocation);
3
    for (const NodeId& nid : allocation){
      if (available_.find(nid) == available_.end()){
4
        spkt_throw_printf(sprockit::value_error,
5
6
                           "allocation requested node %d, but it's not available",
                           int(nid));
8
      available_.erase(nid);
10
    appman ->index_allocation(allocation);
11
12
    for (int& rank : appman->rank_assignment(nd->addr()){
13
14
      sw::launch_event* lev = new launch_event(appman->app_template(), appman->aid(),
15
                                                   rank, appman -> core_affinities());
16
      nd->handle(lev):
    }
17
```

Here the application manager first allocates the correct number of nodes and indexes (assigns task numbers to nodes). This is detailed in the user's manual. The application manager has a launch info object that contains all the information needed to launch a new instance of the application on each node. The application manager then loops through all processes it is supposed to launch, queries for the correct node assignment, and fetches the physical node that will launch the application.

Every application gets assigned a software\_id, which is a struct containing a task\_id and app\_id. The task ID identifies the process number (essentially MPI rank). The application ID identifies which currently running application instance is being used. This is only relevant where two distinct applications are running. In most cases, only a single application is being used, in which case the application ID is always one.

### 9.3 Running

Now that all hardware components have been created and all application objects have been assigned to physical nodes, the EventManager created above is started. It begins looping through all events in the queue ordered by timestamp and runs them. As stated above, all events originate from application code. Thus, the first events to run are always the application launch events generated from the launch messages sent to the nodes generated the job launcher.