# **Pixel**Perfect

Kevin Avery, Scott Daw, Mac Wibbels, Trevor Hill

# **Project Overview**

#### Photobooth

- Take photos on FPGA
- Apply optional effects
- Send to computer
  - Print or post online

#### Outline

- 1. Application
- 2. I/O
- 3. Assembler
- 4. Processor

# Application



# I/O

- RAM
- VGA
- UART
- Camera
- Interface Buttons

## I/O - RAM

#### "Cellular RAM"

- Pseudo Static RAM Chip
- Operates at 50MHz
- O 2^23 address \* 16-bits/address = 16MB
- Sophisticated interfacing

| ■ Burst reads/writes up to 128 addresses (1 physical RAM line) |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

- Used for full direct mapped screen frame buffer
  - 320 \* 240 \* 16-bits ~= 1.2MB
  - 2 pixels per address
- Also used for program stack and heap
- Need to arbitrate between VGA burst reading, processor read/writing, camera burst writing

| 0 - 127   |
|-----------|
| 128 - 255 |
| 255 - 383 |
| 384 - 511 |
|           |

## I/O - VGA

- Color
  - o 8-bit: 3 Red, 3 Green, 2 Blue
- Resolution
  - Originally planned to use 800x600 at 40MHz
  - Caused timing related fuzziness/artifacts
  - Switched to 640x480 at 25MHz life is good
- Buffered video pipeline
  - 1024 pixel dual-ported BRAM buffer
  - Burst read from RAM at 50MHz
  - Drawn to screen at a 25MHz

|--|

## I/O - UART

- Transmit pictures from FPGA to Computer
  - Photobooth-like printing
  - User controlled camera options
  - Build bitmap image from UART data



## I/O - Camera

- Hard
- Configuration
  - Write specific values into predefined registers on camera chip
  - Variable clock configurations, resolutions, color formats, correction options, more...
  - I2C two-wire interface
- Buffering
  - Sync data from camera pixel clock with RAM clock
  - Burst write when VGA not burst reading



# Processor



### Processor

### Single Cycle Design

- No state machine
- Can operate at 75MHz

### Extended datapath to 32-bit

- Using 16 bits allows for 64K addresses
- Single image frame is 75K addresses
- I-type instructions now have 24 bit immediates allowing for addressing to all 8Meg addresses of RAM
- Extra upper bits are used for memory mapped I/O as needed

#### Uses stalls

- Multiple applications accessing memory
- Fixed VGA checkering effects

## Assembler

```
Assembler CR16 - CE3710
File
             // test functions
             main:
                          OxFFFF, $bp // starting address of top of stack
DECOFFFF
                    movi
                                    $sp
ODDEOGOO
                    mov
                           $bp.
800000Qe
                    subi
                          8,
                                                $sp
D5000000
                                                $r5
                           Ο,
                    movi
DOOOEOEO
                    movi
                           0xE0E0,
                                                $r0
                   // push $r0
90000002
                           subi 2, $sp
                   // stord $r0, $sp
404D0000
                          stor $r0, $sp
осросос
                          mov $r0, $r12
8CA00010
                          srli 16, $r12
                          mov $sp, $r11
lobdddoooo
5B000001
                          addi 1, $r11
4C4B0000
                          stor $r12, $r11
             paint loop:
                   // call paint screen
                   // push $pc
90000002
                           subi 2, $sp
                   // stord $pc, $sp
4F4D0000
                           stor $pc, $sp
INCREASON.
                           more than the 12
Success! Assembled 70 instructions from \wmware-host\Shared Folders\Documents\College\2012-2013\CS3710\Application\test_functions.cr16
```

## Assembler

#### 5 Phases

- Load in .cr16 assembly file
- Decompose pseudo instructions
- Map labels to offsets
- Encode mnemonic instructions to hex
- Write hex instructions to .dat or .coe

#### Customized ISA

- Added several pseudo instructions for function calling/stack manipulation
- Simplified shift commands
- Removed unnecessary ADDC/SUBC commands to free up OP-codes
- Expanded to support 32 bit instructions

# Questions?