Derek Alyne (dalyne2) Joshua Sanchez (jsanch84) Howard Shan (howards2) ECE 408 Professor Sanjay Patel 8 March 2019

#### Report

### I. Milestone 1

- A. Include a list of all kernels that collectively consume more than 90% of the program time.
  - [CUDA memcpy HtoD]
  - void cudnn::detail::implicit\_convolve\_sgemm<float, float, int=1024, int=5, int=5, int=3, int=3, int=3, int=1, bool=1, bool=0, bool=1>(int, int, int, float const \*, int, float\*, cudnn::detail::implicit\_convolve\_sgemm<float, float, int=1024, int=5, int=5, int=3, int=3, int=3, int=1, bool=1, bool=0, bool=1>\*, kernel\_conv\_params, int, float, float, int, float, float, int, int)
  - volta cgemm 64x32 tn
  - void op\_generic\_tensor\_kernel<int=2, float, float,
    float, int=256, cudnnGenericOp\_t=7,
    cudnnNanPropagation\_t=0, cudnnDimOrder\_t=0,
    int=1>(cudnnTensorStruct, float\*, cudnnTensorStruct,
    float const \*, cudnnTensorStruct, float const \*,
    float, float, float, float, dimArray,
    reducedDivisorArray)

  - Volta\_sgemm\_128x128\_tn
  - void cudnn::detail::pooling\_fw\_4d\_kernel<float,
    float, cudnn::detail::maxpooling\_func<float,
    cudnnNanPropagation\_t=0>, int=0,
    bool=0>(cudnnTensorStruct, float const \*,
    cudnn::detail::pooling\_fw\_4d\_kernel<float, float,
    cudnn::detail::maxpooling\_func<float,
    cudnnNanPropagation\_t=0>, int=0, bool=0>,
    cudnnTensorStruct\*, cudnnPoolingStruct, float,
    cudnnPoolingStruct, int, cudnn::reduced\_divisor,
    float)

- void fft2d\_r2c\_32x32<float, bool=0, unsigned int=0, bool=0>(float2\*, float const \*, int, int, int, int, int, int, int, int, cudnn::reduced\_divisor, bool, int2, int, int)
- B. Report: Include a list of all CUDA API calls that collectively consume more than 90% of the program time.
  - cudaStreamCreateWithFlags
  - cudaMemGetInfo
  - cudaFree
- C. Report: Include an explanation of the difference between kernels and API calls
  - API calls are functions defined by the CUDA library, such as cudaMalloc and cudaMemcpy, while kernels are functions that the programmer (or other libraries) defines to run on the gpu. They are a minimal set of extensions to the C language and a runtime library to help the programmer interface with the gpu. Kernel functions are typically run a large number of times in parallel, using multiple blocks and threads. According to the CUDA documentation, "A kernel is defined using the \_\_global\_\_ declaration specifier and the number of CUDA threads that execute that kernel for a given kernel call is specified using a new <<<...>>>execution configuration syntax."
- D. Report: Show output of rai running MXNet on the CPU
  - \* Running /usr/bin/time python ml.1.py
  - Loading fashion-mnist data... done
  - Loading model... done
  - New Inference
  - EvalMetric: {'accuracy': 0.8236}
  - 8.91user 3.64system 0:05.11elapsed 245%CPU (0avgtext+0avgdata 2470716maxresident)k
  - 0inp
  - uts+2824outputs (0major+666444minor)pagefaults 0swaps
- E. Report: List program run time
  - 5.11 seconds
- F. Report: Show output of rai running MXNet on the GPU
  - \* Running /usr/bin/time python m1.2.py
  - Loading fashion-mnist data... done
  - Loading model... done
  - New Inference
  - EvalMetric: {'accuracy': 0.8236}
  - 4.43user 3.37system 0:04.33elapsed 180%CPU (0avgtext+0av
  - gdata 2841612maxresident)k
  - 8inputs+1728outputs (0major+660933minor)pagefaults
    0swaps
- G. Report: List program run time

- 4.33 seconds
- II. Milestone 2
  - A. Whole Program Execution Time
    - 12.13 seconds
  - B. OpTimes:
    - 2.583861 seconds
    - **7.785734 seconds**
- III. Milestone 3
  - A. N/A
- IV. Milestone 4
  - A. Shared memory convolution





■ The top diagram is the memory statistics for the basic forward convolution implementation, and the second one is for the shared memory convolution optimization. As can be seen near the bottom of both diagrams, the bottom one uses a significant amount of shared memory (in contrast with the top one which does not use any shared memory), which results in faster access of elements.

# B. Constant Memory for Mask weights





■ The top diagram shows the memory statistics for shared memory convolution without using constant memory, and the bottom diagram shows the memory statistics with the constant memory. As can be seen, the amount of data retrieved from the device memory from almost 7GB to around 330MB. This is a very large decrease that helped increase the performance of our convolution layer.

# C. Double buffering in kernel

After using shared memory and utilizing constant memory, we were making two \_\_syncthreads() calls in our kernel code for every for loop iteration. We realized that we could reduce this to only one \_\_syncthreads() call by using a double shared memory buffer. This means that we are using two shared memory buffers, and alternating with every iteration so that we can write to the new buffer without worrying about overwriting data from threads that still need it.

#### Sample distribution



#### Sample distribution



■ The top pie chart is from the code without using a double buffer, and the bottom one is with code that does utilize a double buffer. As can be seen, the synchronization stalling percentage decreases from 7.46% to 4.32% - over a 30% reduction.

#### V. Final Milestone

- A. Unrolling and matrix multiply
  - For second forward convolution 20.6ms to 15.9ms
  - Convert convolution to matrix multiplication
  - Used cublas library for fast matrix multiplication implementation

## B. Sweep tile size

- Tile size 8: 25.2ms
- Tile size 16: 20.4 ms
- Tile size 20: 24.0 ms
- Tile size 32: 38.2ms
- Found that best tile size was 16, over 45% decrease from original tile size (32)
- For different kernel implementations, found different tile size worked best
  - a) For basic shared memory convolution, tile size of 8 was best

## b) For matrix multiply, tile size of 16 had best performance

## C. Kernel fusion

Op Time: 0.008990Op Time: 0.016436

- The optimization removed multiple repetitive global memory kernel calls, merge the unroll kernel into the matrix-multiplication kernel. This makes it so that we only make one kernel call
- Had to create own implementation of matrix multiply in order to allow fusion of kernels (couldn't use cublas library anymore)

# D. Tuning with Restrict/Loop Unroll

■ After implementing this optimization, we expected to see some significant, if relatively small, improvement in read counts by reducing them. What we saw instead was a minimal impact in the total number of loads/stores. It caused very insignificant changes to the distribution of what operations were stalling the GPU. It also increased our runtime from 0.024735s to .025882s, so we decided to scrap the idea

| L2 Cache              |                        |                 |
|-----------------------|------------------------|-----------------|
| Reads                 | 61063383               | 113.966 GB/s    |
| Writes                | 14520016               | 27.099 GB/s     |
| Total                 | 75583399               | 141.065 GB/s    |
| Unified Cache         |                        |                 |
| Local Loads           | 0                      | 0 B/s           |
| Local Stores          | 0                      | 0 B/s           |
| Global Loads          | 2426984428             | 4,529.609 GB/s  |
| Global Stores         | 14520000               | 27.099 GB/s     |
| Texture Reads         | 1034672981             | 7,724.26 GB/s   |
| Unified Total         | 3476177409             | 12,280.969 GB/s |
| Device Memory         |                        |                 |
| Reads                 | 60517152               | 112.946 GB/s    |
| Writes                | 14562920               | 27.18 GB/s      |
| Total                 | 75080072               | 140.126 GB/s    |
| System Memory [PCIe o | onfiguration: Gen3 x8, | 8 Gbit/s ]      |
| Reads                 | 0                      | 0 B/s           |
| Writes                | 5                      | 9.331 kB/s      |

| L2 Cache              |                        |                 |
|-----------------------|------------------------|-----------------|
| Reads                 | 61063457               | 113.602 GB/s    |
| Writes                | 14520016               | 27.013 GB/s     |
| Total                 | 75583473               | 140.614 GB/s    |
| Unified Cache         |                        |                 |
| Local Loads           | 0                      | 0 B/s           |
| Local Stores          | 0                      | 0 B/s           |
| Global Loads          | 2426984420             | 4,515.128 GB/s  |
| Global Stores         | 14520000               | 27.013 GB/s     |
| Texture Reads         | 1034679268             | 7,699.612 GB/s  |
| Unified Total         | 3476183688             | 12,241.752 GB/s |
| Device Memory         |                        |                 |
| Reads                 | 60517984               | 112.587 GB/s    |
| Writes                | 14562026               | 27.091 GB/s     |
| Total                 | 75080010               | 139.678 GB/s    |
| System Memory [PCIe c | onfiguration: Gen3 x16 | , 8 Gbit/s ]    |
| Reads                 | 0                      | 0 B/s           |
| Writes                | 5                      | 9.301 kB/s      |





- E. Different kernel implementations for different layer sizes
  - We realized that the shared memory convolution was incredibly effective for the first forward convolution call, with 1 input channel and 6 output channels. The kernel was able to run in about 6ms, which is much faster than the runtime we were getting using shared matrix multiply (about 14ms). However, the matrix multiply kernel was significantly faster than basic convolution for when the input and output channels were 16 and 6, respectively. Therefore we used basic convolution for the smaller convolution layer call, and matrix multiply for when there are more channels. The bar charts below show how the various operations took. As can be seen, using multiple kernels uses significantly less load/store, but also had slightly more single precision operations.



■ Left side is multiple kernel implementations, right side is all shard memory multiply