### **Computer Architecture**

Assoc. Prof. Nguyễn Trí Thành, PhD
UNIVERSITY OF ENGINEERING AND TECHNOLOGY
FACULTY OF INFORMATION TECHNOLOGY
DEPARTMENT OF INFORMATION SYSTEMS
ntthanh@vnu.edu.vn





# Cache

### Structural Hazards - Reminded

- Structural hazard: inadequate hardware to simultaneously support all instructions in the pipeline in the same clock cycle
- E.g., suppose single not separate instruction and data memory in pipeline below with one read port
  - then a structural hazard between first and fourth lw instructions



 MIPS was designed to be pipelined: structural hazards are easy to avoid!

### **LENOVO B470 TECHNICAL SPECIFICATIONS**

| Processor                                                            | 2 <sup>nd</sup> Generation Intel <sup>®</sup> Core <sup>™</sup> i5-2410M Processor with Intel Turbo Boost Technology* 2.0 (2.30GHz, 3MB Cache) 2 <sup>nd</sup> Generation Intel <sup>®</sup> Core <sup>™</sup> i3-2310M Processor (2.10GHz, 3MB Cache) |  |  |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Operating System                                                     | Genuine Windows® 7 Professional Genuine Windows® 7 Home Premium Genuine Windows® 7 Home Basic                                                                                                                                                          |  |  |
| Display/Resolution 14.0" high-definition (1366*768), 16:9 widescreen |                                                                                                                                                                                                                                                        |  |  |
| Video Graphics                                                       | Up to NVIDIA® GeForce® 410M 1GB graphics                                                                                                                                                                                                               |  |  |
| Memory                                                               | Up to 8GB DDR3 1066/1333MHz memory                                                                                                                                                                                                                     |  |  |
| Hard Disk Drive                                                      | 250GB/320GB/500GB/640GB/750GB/1TB 5400pm or 320GB/500GB/750GB/1TB 7200rpm HDD                                                                                                                                                                          |  |  |
| Optical Drive                                                        | Integrated DVD reader/writer or Blu-ray Disc™ drive                                                                                                                                                                                                    |  |  |
| Sound                                                                | 2.0 speakers (2*1.5W)                                                                                                                                                                                                                                  |  |  |
| Integrated<br>Communications                                         | 802.11bg/bgn WiFi, 10/100M LAN, Bluetooth® (optional)                                                                                                                                                                                                  |  |  |

## LENOV Processor / Chipset

|                              | CPU              | Intel 2nd Gen Core i5 2 i5-2410M / 2.3 GHz |       |
|------------------------------|------------------|--------------------------------------------|-------|
| Processor                    | Max Turbo Speed  | 2.9 GHz                                    |       |
| Operating System             | Number of Cores  | Dual-Core                                  |       |
| Display/Resolution           | Cache            | L3 cache - 3.0 MB                          |       |
| Video Graphics               | 64-bit Computing | Yes                                        |       |
| Memory                       |                  |                                            |       |
| Hard Disk Drive              | Features         | Intel Turbo Boost Technology 2.0,          | m HDI |
| Optical Drive                |                  | Hyper-Threading Technology,                |       |
| Sound                        |                  | Integrated memory controller               |       |
| Integrated<br>Communications | Memory           |                                            |       |
|                              | RAM              | 4.0 GB (2 x 2 GB)                          |       |

| RAM 4.0 GB ( 2 x 2 GB )      |  |
|------------------------------|--|
| Max RAM Supported 8.0 GB     |  |
| Technology DDR3 SDRAM        |  |
| Speed 1333.0 MHz / PC3-10600 |  |
| Slots Qty 2                  |  |

# LENOV Processor / Chipset

|                |                                          | CPU             | Intel 2nd Gen Core | e i5 2 i5-2410M / 2.3 GHz                  |       |  |
|----------------|------------------------------------------|-----------------|--------------------|--------------------------------------------|-------|--|
| Proc           | cessor                                   | Max Turbo Speed | 2.9 GHz            |                                            |       |  |
| Ор             | CPU: i7 2670                             |                 | fellow nerds:      |                                            |       |  |
| Vic            | 2.2ghz 3.1ghz turbo 32nm 45watt TDP      |                 |                    |                                            |       |  |
| Ha<br>Op<br>So | 5 GT/s x22 m<br>Socket G2 (ri<br>Caches: | PGA988B)        |                    | echnology 2.0,<br>echnology,<br>controller | m HDD |  |
| Int<br>Co      | L1 data: 128kb —                         |                 |                    |                                            |       |  |

Bus speed: 99.8mhz

L3: 6mb

max rvam supported 0.0 OD

| Technology | DDR3 SDRAM             |
|------------|------------------------|
| Speed      | 1333.0 MHz / PC3-10600 |
| Slots Qty  | 2                      |

6

|                  | Processor / Chi       | neet<br>Architecture / Microarchitecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | Microarchitecture     | Sandy Bridge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  | Processor core ?      | Sandy Bridge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| rocessor         | Core stepping ?       | D2 (Q1HK, SR00B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10003301         | Manufacturing process | 0.032 micron High-K metal gate process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Now H            | Die size              | 216mm <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| p                | Data width            | 64 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| _ CPU: i         | The number of cores   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4 core           | The number of threads | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| - 2.2ahz         | Floating Point Unit   | Integrated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 32nm             | Level 1 cache size    | 4 x 32 KB instruction caches<br>4 x 32 KB data caches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  | Level 2 cache size 🔞  | 4 x 256 KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Socket           | Level 3 cache size    | 8 MB shared cache                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Caches L1 dat    |                       | 4 (L1 cache)<br>11 (L2 cache)<br>25 (L3 cache)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| nt I 1 inst      | Physical memory       | 32 GB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| LI IIISI         | Multiprocessing       | Uniprocessor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| L3: 6n<br>Bus sp |                       | <ul> <li>MMX instructions</li> <li>SSE / Streaming SIMD Extensions</li> <li>SSE2 / Streaming SIMD Extensions 2</li> <li>SSE3 / Streaming SIMD Extensions 3</li> <li>SSSE3 / Supplemental Streaming SIMD Extensions 3</li> <li>SSE4 / SSE4.1 + SSE4.2 / Streaming SIMD Extensions 4</li> <li>AES / Advanced Encryption Standard instructions</li> <li>AVX / Advanced Vector Extensions</li> <li>EM64T / Extended Memory 64 technology / Intel 64</li> <li>NX / XD / Execute disable bit</li> <li>HT / Hyper-Threading technology</li> <li>TBT 2.0 / Turbo Boost technology 2.0</li> <li>VT-x / Virtualization technology</li> <li>VT-d / Virtualization for directed I/O</li> </ul> |



## **Memory Hierarchy Levels**



### **Control structure**



• Loop (temporal locality)

```
cout << "Adding the numbers\n";
for (i = 0; i < v1.size(); i++) {
      v3[i] = v1[i] + v2[i];
}</pre>
```

Sequential (spatial locality)

```
lw $t2, 0($t3)
lw $t3, 4($t3)
beq $t2, $t3, Label #assume not equal
add $t5, $t2, $t3
sw $t5, 8($t3)
Label: j 32
```

### **Principle of Locality**



- Programs access a small proportion of their address space at any time
- Temporal locality
  - Items accessed recently are likely to be accessed again soon
  - e.g., instructions in a loop, induction variables
- Spatial locality
  - Items near those accessed recently are likely to be accessed soon
  - E.g., sequential instruction access, array data

# **Taking Advantage of Locality**



- Memory hierarchy
- Store everything on disk
- Copy recently accessed (and nearby) items from disk to smaller DRAM memory
  - Main memory
- Copy more recently accessed (and nearby) items from DRAM to smaller SRAM memory
  - Cache memory attached to CPU

## **Cache position**







(b) Three-level cache organization

### Intel



### Intel Core i7 Cache Hierarchy

Processor package



Main memory

L1 i-cache and d-cache: 32 KB, 8-way, Access: 4 cycles

L2 unified cache: 256 KB, 8-way, Access: 11 cycles

L3 unified cache: 8 MB, 16-way, Access: 30-40 cycles

Block size: 64 bytes for all caches.

### **Memory Hierarchy Levels**



- Block (aka line): unit of copying
  - May be multiple words
- If accessed data is present in upper level
  - Hit: access satisfied by upper level
    - Hit ratio: hits/accesses
- If accessed data is absent
  - Miss: block copied from lower level
    - Time taken: miss penalty
    - Miss ratio: misses/accesses= 1 hit ratio
  - Then accessed data supplied from upper level



### **Direct Mapped Cache**

- Location determined by address
- Direct mapped: only one choice
  - (referenced address) modulo (#Blocks in cache)



- #Blocks is a power of 2
- Use low-order address bits



### **Cache Memory**

- Cache memory
  - The level of the memory hierarchy closest to the CPU
- Given accesses X<sub>1</sub>, ..., X<sub>n-1</sub>, X<sub>n</sub>

| X <sub>4</sub>   |
|------------------|
| X <sub>1</sub>   |
| X <sub>n-2</sub> |
|                  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
|                  |
| X <sub>3</sub>   |

| X <sub>4</sub>   |
|------------------|
| X <sub>1</sub>   |
| X <sub>n-2</sub> |
|                  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
| X <sub>n</sub>   |
| X <sub>3</sub>   |

- How do we know if the data is present?
- Where do we look?

b. After the reference to  $X_n$ 

a. Before the reference to  $X_n$ 

### **Tags and Valid Bits**



- How do we know which particular block is stored in a cache location?
  - Store block address as well as the data
  - Actually, only need the high-order bits
  - Called the tag
- What if there is no data in a location?
  - Valid bit: 1 = present, 0 = not present
  - Initially 0

## **Cache Example**



- 8-blocks, 1 word/block, direct mapped
- Initial state

| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |



| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 22        | 10 110      | Miss     | 110         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | N |     |            |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |



| Word addr | Binary addr | Hit/miss | Cache block |
|-----------|-------------|----------|-------------|
| 26        | 11 010      | Miss     | 010         |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |



| Word addr | Binary addr | Hit/miss | Cache block |  |
|-----------|-------------|----------|-------------|--|
| 22        | 10 110      | Hit      | 110         |  |
| 26        | 11 010      | Hit      | 010         |  |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | N |     |            |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | N |     |            |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |





| Word addr | Binary addr | Hit/miss | Cache block |  |
|-----------|-------------|----------|-------------|--|
| 16        | 10 000      | Miss     | 000         |  |
| 3         | 00 011      | Miss     | 011         |  |
| 16        | 10 000      | Hit      | 000         |  |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | Y | 10  | Mem[10000] |
| 001   | N |     |            |
| 010   | Υ | 11  | Mem[11010] |
| 011   | Y | 00  | Mem[00011] |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |



| Word addr | Binary addr | Hit/miss | Cache block |  |
|-----------|-------------|----------|-------------|--|
| 18        | 10 010      | Miss     | 010         |  |

| Index | V | Tag | Data       |
|-------|---|-----|------------|
| 000   | Υ | 10  | Mem[10000] |
| 001   | N |     |            |
| 010   | Υ | 10  | Mem[10010] |
| 011   | Υ | 00  | Mem[00011] |
| 100   | N |     |            |
| 101   | N |     |            |
| 110   | Υ | 10  | Mem[10110] |
| 111   | N |     |            |

# Mapping from memory to cache



| 0 | 1                         | 2 | 3 | 4            | 5 | 6 | 7            | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |  |
|---|---------------------------|---|---|--------------|---|---|--------------|---|---|----|----|----|----|----|----|--|
| 0 | 1                         | 2 | 3 | 0            | 1 | 2 | 3            | 0 | 1 | 2  | 3  | 0  | 1  | 2  | 3  |  |
| E | Block offset Block offset |   |   | Block offset |   |   | Block offset |   |   |    |    |    |    |    |    |  |
|   | 0 1                       |   |   | 2            | 2 |   |              | 3 | 3 |    |    |    |    |    |    |  |

Program is divided into equal chunks of the same size as the cache block

BlockIndex = x / block\_size

BlockOffset = x mod block\_size

For example: x=14

- BlockIndex = 14 / 4 = 3
- BlockOffset = 14 mod 4 = 2

Map: use BlockIndex for calculating the Block in the cache =>

index= BlockIndex mod #Cache block

### **Address Subdivision**

### Address (showing bit positions)







- 64 blocks, 16 bytes/block, 32 bit address regs
  - To what block number does address 1200 map?
- Offset=?
- Index=?
- Tag=?

| 31 |      | 10 | 9      | 4           | 3   | 0    |
|----|------|----|--------|-------------|-----|------|
| Ta | ıg   |    | Inde   | X           | Off | fset |
| 22 | bits |    | 6 bits | <del></del> | 41  | oits |

### Cache usage protocol



- Identify the index, tag, offset of the reference
- Check the valid bit
  - If v=valid, check the tag
    - If two tags are equal => return the data from the offset (cache hit)
    - Else raise a cache miss => Load the data into the WHOLE block, update tag and v=valid, return the data
  - If v=invalid, raise a cache miss
    - Load the data into the WHOLE block, update tag and v=valid, return the data

### **Example**

- Suppose a cache 16KB, block size=32 bytes, address reg=32 bit. Identify the bits for tag, index and offset (ignore tag and valid bit).
- Given the below cache with direct map
  - Cache with 64 blocks, block size=32 bytes, address reg=16 bits
  - Suppose the cache is currently empty
  - Show hit/miss for the reference sequence of MIPS instructions: 184, 188, 192, 196, 200, 204, 208, 212, 216, 192, 196, 200, 204.

### **Associative Caches**



- Fully associative
  - Allow a given data to go in any cache block
  - Requires all blocks to be searched at once
  - Comparator per block (expensive)
- n-way set associative
  - Each set contains n blocks
  - Apply direct map for set, associative for blocks in a set
    - (Block number) modulo (#Sets in cache)
  - Search all blocks in a given set at once
  - n comparators (less expensive)

# **Associative Cache Example**





### **Spectrum of Associativity**





| Block  | Tag | Data |
|--------|-----|------|
| 0      |     |      |
| 1      |     |      |
| 2      |     |      |
| 2<br>3 |     |      |
| 4      |     |      |
| 5      |     |      |
| 6      |     |      |
| 7      |     |      |
|        |     |      |

### Two-way set associative

| Set | Tag | Data | Tag | Data |
|-----|-----|------|-----|------|
| 0   |     |      |     |      |
| 1   |     |      |     |      |
| 2   |     |      |     |      |
| 3   |     |      |     |      |

### Four-way set associative

| Set | Tag | Data | Tag | Data | Tag | Data | Tag | Data |
|-----|-----|------|-----|------|-----|------|-----|------|
| 0   |     |      |     |      |     |      |     |      |
| 1   |     |      |     |      |     |      |     |      |

### Eight-way set associative (fully associative)

| Tag | Data |
|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|
|     |      |     |      |     |      |     |      |     |      |     |      |     |      |     |      |



### **Associativity Example**

- Compare 4-block caches
  - Direct mapped, 2-way set associative, fully associative
  - Block access sequence: 0, 8, 0, 6, 8

### Direct mapped

| Block   | Cache | Hit/miss | Cache content after access |   |        |   |  |  |
|---------|-------|----------|----------------------------|---|--------|---|--|--|
| address | index |          | 0                          | 1 | 2      | 3 |  |  |
| 0       | 0     | miss     | Mem[0]                     |   |        |   |  |  |
| 8       | 0     | miss     | Mem[8]                     |   |        |   |  |  |
| 0       | 0     | miss     | Mem[0]                     |   |        |   |  |  |
| 6       | 2     | miss     | Mem[0]                     |   | Mem[6] |   |  |  |
| 8       | 0     | miss     | Mem[8]                     |   | Mem[6] |   |  |  |

## **Associativity Example**



### 2-way set associative

| Block Cache |       | Hit/miss | (      | Cache conter | t after access |  |  |
|-------------|-------|----------|--------|--------------|----------------|--|--|
| address     | index |          | Set 0  |              | Set 1          |  |  |
| 0           | 0     | miss     | Mem[0] |              |                |  |  |
| 8           | 0     | miss     | Mem[0] | Mem[8]       |                |  |  |
| 0           | 0     | hit      | Mem[0] | Mem[8]       |                |  |  |
| 6           | 0     | miss     | Mem[0] | Mem[6]       |                |  |  |
| 8           | 0     | miss     | Mem[8] | Mem[6]       |                |  |  |

### Fully associative

| Block   | Hit/miss | Cache content after access |               |        |  |  |  |
|---------|----------|----------------------------|---------------|--------|--|--|--|
| address |          |                            |               |        |  |  |  |
| 0       | miss     | Mem[0]                     |               |        |  |  |  |
| 8       | miss     | Mem[0]                     | <b>Mem[8]</b> |        |  |  |  |
| 0       | hit      | Mem[0]                     | Mem[8]        |        |  |  |  |
| 6       | miss     | Mem[0]                     | Mem[8]        | Mem[6] |  |  |  |
| 8       | hit      | Mem[0]                     | Mem[8]        | Mem[6] |  |  |  |

### **How Much Associativity**



- Increased associativity decreases miss rate
  - But with diminishing returns
- Simulation of a system with 64KB
   D-cache, 16-word blocks, SPEC2000
  - 1-way: 10.3%
  - 2-way: 8.6%
  - 4-way: 8.3%
  - 8-way: 8.1%

# **Set Associative Cache Organization**





### **Exercise**



- Given a 4-way cache, size =128KB (for data), block size=32 bytes, the address register=32 bits.
  - Identify the components of the register.
  - Given a reference x=1864, identify the components

# Replacement Policy



- Direct mapped: no choice
- Set associative
  - Prefer non-valid entry, if there is one
  - Otherwise, choose among entries in the set
- Least-recently used (LRU)
  - Choose the one unused for the longest time
    - Simple for 2-way, manageable for 4-way, too hard beyond that
- Random
  - Gives approximately the same performance as LRU for high associativity

#### **Block Size Considerations**



- Larger blocks should reduce miss rate
  - Due to spatial locality
- But in a fixed-sized cache
  - Larger blocks ⇒ fewer of them
    - More competition ⇒ increased miss rate
  - Larger blocks ⇒ pollution
- Larger miss penalty
  - Can override benefit of reduced miss rate
  - Early restart and critical-word-first can help

### **Cache Misses**



- On cache hit, CPU proceeds normally
- On cache miss
  - Stall the CPU pipeline
  - Fetch block from next level of hierarchy
  - Instruction cache miss
    - Restart instruction fetch
  - Data cache miss
    - Complete data access

# Write-Through

- On data-write hit, could just update the block in cache
  - But then cache and memory would be inconsistent
- Write through: also update memory
- But makes writes take longer
  - e.g., if base CPI = 1, 10% of instructions are stores, write to memory takes 100 cycles
    - Effective CPI = 1 + 0.1×100 = 11
- Solution: write buffer
  - Holds data waiting to be written to memory
  - CPU continues immediately
    - Only stalls on write if write buffer is already full

### Write-Back



- Alternative: On data-write hit, just update the block in cache
  - Keep track of whether each block is dirty
- When a dirty block is replaced
  - Write it back to memory
  - Can use a write buffer to allow replacing block to be read first

### **Write Allocation**



- What should happen on a write miss?
- Alternatives for write-through
  - Allocate on miss: fetch the block
  - Write around: don't fetch the block
    - Since programs often write a whole block before reading it (e.g., initialization)
- For write-back
  - Usually fetch the block

# Main Memory Supporting Cac

ches

- Use DRAMs for main memory
  - Fixed width (e.g., 1 word)
  - Connected by fixed-width clocked bus
    - Bus clock is typically slower than CPU clock
- Example cache block read
  - 1 bus cycle for address transfer
  - 15 bus cycles per DRAM access
  - 1 bus cycle per data transfer
- For 4-word block, 1-word-wide DRAM
  - Miss penalty = 1 + 4×15 + 4×1 = 65 bus cycles
  - Bandwidth = 16 bytes / 65 cycles = 0.25 B/cycle

# Increasing Memory Bandwidth



a. One-word-wide memory organization



- 4-word wide memory
  - Miss penalty = 1 + 15 + 1 = 17 bus cycles
  - Bandwidth = 16 bytes / 17 cycles = 0.94 B/cycle
- 4-bank interleaved memory
  - Miss penalty = 1 + 15 + 4×1 = 20 bus cycles
  - Bandwidth = 16 bytes / 20 cycles = 0.8 B/cycle

### **Average Access Time**



- Hit time is also important for performance
- Average memory access time (AMAT)
  - AMAT = Hit time + Miss rate × Miss penalty
- Effective CPI
  - ECPI=CPI (ideal)+miss rate<sub>1</sub> × Miss penalty<sub>1</sub> + ...
- Example
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, I-cache miss rate = 5%
  - AMAT =  $1 + 0.05 \times 20 = 2$ 
    - 2 cycles per instruction

### **Average Access Time**



- If there is no cache
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, I-cache miss rate = 100%
  - AMAT =  $1 \times 20 = 20$
  - CPU with cache is 20/2=10 times

# Cache Performance Example



- Given
  - I-cache (instruction) miss rate = 2%
  - D-cache (data) miss rate = 4%
  - Miss penalty = 100 cycles
  - Base CPI (ideal cache) = 2
  - Loads & stores are 36% of instructions
- Miss cycles per instruction
  - I-cache:  $0.02 \times 100 = 2$
  - D-cache:  $0.36 \times 0.04 \times 100 = 1.44$
- Actual CPI = 2 + 2 + 1.44 = 5.44
  - Ideal CPU is 5.44/2 = 2.72 times faster

# Cache Performance Example



- If there is no cache
  - Miss rate=100%
  - Miss penalty = 100 cycles
  - Base CPI (ideal cache) = 2
  - Load & stores are 36% of instructions
- Miss cycles per instruction
  - I-cache: 1 × 100 = 100
  - D-cache:  $0.36 \times 1 \times 100 = 36$
- Effective CPI = 2 + 100 + 36 = 138
  - CPU with cache is 138/5.44 = 25.4 times faster

### **Multilevel Caches**



- Primary cache attached to CPU
  - Small, but fast
- Level-2 cache services misses from primary cache
  - Larger, slower, but still faster than main memory
- Main memory services L-2 cache misses
- Some high-end systems include L-3 cache

# Multilevel Cache Example



- Given
  - CPU base CPI = 1, clock rate = 4GHz
  - Miss rate/instruction = 2%
  - Main memory access time = 100ns
- With just primary cache
  - CPU clock cycle= $1/(4*10^9) = \frac{1}{4} \text{ ns} = 0.25 \text{ ns}$
  - Miss penalty = 100ns/0.25ns = 400 cycles
  - Effective CPI =  $1 + 0.02 \times 400 = 9$

# Multilevel Cache Example



- No cache
  - CPU base CPI = 1, clock rate = 4GHz
  - Miss rate/instruction = 100%
  - Main memory access time = 100ns
- Performance
  - CPU clock cycle= $1/(4*10^9) = \frac{1}{4} \text{ ns} = 0.25 \text{ ns}$
  - Miss penalty = 100ns/0.25ns = 400 cycles
  - Effective CPI = 1 + 1 × 400 = 401
  - CPU with cache is 401/9=44.6 times faster

# **Example (cont.)**





- Now add L-2 cache
  - Access time = 5ns
  - Global miss rate to main memory = 0.5%
- Primary miss with L-2 hit
  - Penalty = 5ns/0.25ns = 20 cycles
- Primary miss with L-2 miss
  - Extra penalty = 500 cycles
- ECPI =  $1 + 0.02 \times 20 + 0.005 \times 500 = 3.9$
- Improved performance = 9/3.9 = 2.3 times

# **Example (cont.)**



- No cache
- CPU with cache performance ratio is 401/3.9
  - = 102.8 times faster

# **Performance Summary**



- When CPU performance increased
  - Miss penalty becomes more significant
- Decreasing base CPI
  - Greater proportion of time spent on memory stalls
- Increasing clock rate
  - Memory stalls account for more CPU cycles
- Can't neglect cache behavior when evaluating system performance