#### ECE408/CS483/CSE408 Spring 2025

Applied Parallel Programming

# Lecture 21: Alternatives to CUDA

#### Course Reminders

- Lab 8 is due next week
  - This is our last lab
- PM2 is due this Friday
- PM3 is due in 3 weeks
  - This is a much more involved PM, start early, do not wait to submit until last minute!
  - Competition description will be out too, but first you need to finish PM3.
- MT2 is coming, see Canvas for details
  - If you have a conflict with the exam time, please email me by Monday, April 28<sup>th</sup>.

## Upcoming Guest Lectures

- 4/15/24, on-line via zoom
- Guest lecture by **Katrina Riehl**, NVIDIA
  - The CUDA Python Developer's Toolbox
  - Dr. Riehl is a Principal Technical Product
    Manager at NVIDIA supporting CUDA and
    Python. For over two decades, she has
    worked extensively in the fields of scientific
    computing, machine learning, data science,
    and visualization. Most notably, she has
    helped lead initiatives at the University of
    Texas Austin Applied Research Laboratory,
    Anaconda, Apple, Expedia Group,
    Cloudflare, and Snowflake. She is an active
    volunteer in the Python open-source scientific
    software community and currently serves on
    the Advisory Council for NumFOCUS.



## Upcoming Guest Lectures

- 4/17/24, in-person in-class
- Guest lecture by Prof. Sanjay Patel, NVIDIA
  - Tensor Processing APIs
  - Dr. Patel is a Distinguished Senior
    Compute Platforms Architect / DGX Cloud
    at NVIDIA. Led the team that developed
    the world's first physics co-processor and
    PhysX framework at Ageia Technologies.
    Ageia was acquired by Nvidia in 2008.
    Prior to joining NVIDIA in 22024, Dr.
    Patel was a Professor of ECE and CS at
    Illinois. Dr. Patel's research has focused on
    computer architecture, and massively
    parallel chip design, with a focus on
    emerging use cases.



# Accelerated Computing is no longer a question















GPU vendors include:

Nvidia

**AMD** 

Intel

Samsung

Apple

Qualcomm

**ARM** 

etc....

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/CSE408, ECE 498AL, University of Illinois, Urbana-Champaign

**É**A12

# CUDA is just one model for Compute Acceleration



Existing frameworks such as MPI, TBB, OpenCV adapted to provide support. New frameworks such as Caffe, TensorFlow, R, PyCUDA natively support acceleration.

# OpenCL, HIP, OpenACC, MPI

• OpenCL: An Open Standard Acceleration API

• Heterogeneous-Computing Interface for Portability (HIP)

• OpenACC: A "Low-Code" Acceleration API

• MPI: A Large Scale, Multi-Node Parallel API

#### Common Traits for Acceleration APIs

#### HARDWARE

- Hierarchy of lightweight cores
- Local scratchpad memories
- Lack of HW coherence
- Slow global atomics
- Threading

#### SOFTWARE

- Kernel oriented acceleration
- Device memory vs. Host memory
- Software managed memory
- Grids, Blocks, Threads
- Bulk Synchronous Parallelism

## OpenCL

- Framework for CPUs, GPUs, DSPs, FPGAs, etc. (not just NVIDIA GPUs)
- Initially developed by Apple with support from AMD, IBM, Qualcomm, Intel, and Nvidia. OpenCL 1.0 launched in 2008.
- OpenCL 2.2 launched in May 2017
- Apple announces dropping of OpenCL in 2018

# OpenCL Memory Model



#### OpenCL MatMult

- Notice similarity to CUDA
- WorkGroup similar to Block
- WorkItem similar to Thread
- \_\_local similar to shared

```
1.// Tiled and coalesced version
2. kernel void myGEMM2(int M, int N, int K, global float*A, global float*B, global float*C) {
     // Thread identifiers
     const int row = get local id(0); // Local row ID (max: TS)
     const int col = get local id(1); // Local col ID (max: TS)
     const int globalRow = TS*get group id(0) + row; // Row ID of C (0..M)
     const int globalCol = TS*get group id(1) + col; // Col ID of C (0..N)
9.
      // Local memory to fit a tile of TS*TS elements of A and B
10.
11.
      local float Asub[TS][TS];
12.
      local float Bsub[TS][TS];
13.
14.
      // Initialise the accumulation register
15.
      float acc = 0.0f;
      // Loop over all tiles
16.
      const int numTiles = K/TS;
17.
18.
      for (int t=0; t<numTiles; t++) {</pre>
19.
20.
         // Load one tile of A and B into local memory
21.
         const int tiledRow = TS*t + row;
22.
         const int tiledCol = TS*t + col;
23.
         Asub[col][row] = A[tiledCol*M + globalRow];
24.
         Bsub[col][row] = B[globalCol*K + tiledRow];
25.
         // Synchronise to make sure the tile is loaded
26.
27.
         barrier(CLK LOCAL MEM FENCE);
28.
29.
         // Perform the computation for a single tile
30.
         for (int k=0; k<TS; k++)</pre>
31.
            acc += Asub[k][row] * Bsub[col][k];
32.
33.
         // Synchronise before loading the next tile
34.
         barrier(CLK LOCAL MEM FENCE);
35.
36.
37.
      // Store the final result in C
      C[globalCol*M + globalRow] = acc;
39.}
```

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2

#### HIP

- Heterogeneous-Computing Interface for Portability (HIP)
  - C++ dialect designed to ease conversion of CUDA applications to portable C++ code.
  - Provides a C-style API and a C++ kernel language.
  - The C++ interface can use templates and classes across the host/kernel boundary.
- HIP code can run on AMD hardware (through the HCC compiler) or NVIDIA hardware (through the NVCC compiler).
- The HIPify tool automates much of the conversion work by performing a source-to-source transformation from CUDA to HIP.

#### vectorAdd with HIP

```
global void vecAdd(double *a, double *b, double *c, int n) {
  int id = blockIdx.x*blockDim.x+threadIdx.x;
  if (id < n) c[id] = a[id] + b[id];
  hipMalloc(&d a, nbytes);
  hipMalloc(&d b, nbytes);
  hipMalloc(&d c, nbytes);
  hipMemcpy(d a, h a, bytes, hipMemcpyHostToDevice);
  hipMemcpy(d b, h b, bytes, hipMemcpyHostToDevice);
  blockSize = 1024;
  gridSize = (int)ceil((float)n/blockSize);
  hipLaunchKernelGGL (vecAdd, dim3 (gridSize), dim3 (blockSize), 0, 0, d a, d b, d c, n);
  hipDeviceSynchronize();
  hipMemcpy(h c, d c, bytes, hipMemcpyDeviceToHost);
```

#### OpenACC

The OpenACC Application Programming Interface (API) provides a set of

- compiler directives (pragmas),
- library routines, and
- environment variables

that enable

- FORTRAN, C and C++ programs
- to execute on accelerator devices
- including GPUs and CPUs.

#### Pragmas Provide Extra Information

In C and C++,

- the #pragma directive
- provides the compiler with
- information not specified in the language.

For OpenACC, they look like this:

**#pragma acc** [ the information goes here ]

#### The OpenACC Abstract Machine Model



#### The OpenACC Directives

```
Manage
              #pragma acc data copyin(x,y) copyout(z)
Data
Movement
                 #pragma acc parallel
Initiate
                 #pragma acc loop gang vector
Parallel
                     for (i = 0; i < n; ++i) {
Execution
                         z[i] = x[i] + y[i];
Optimize
Loop
Mappings
```

#### Simple Matrix-Matrix Multiplication in OpenACC

```
void computeAcc(float *P, const float *M, const float *N, int Mh, int Mw, int Nw) {
    #pragma acc parallel loop copyin(M[0:Mh*Mw]) copyin(N[0:Nw*Mw]) copyout(P[0:Mh*Nw])
    for (int i=0; i<Mh; i++) {
        #pragma acc loop
        for (int j=0; j<Nw; j++) {
            float sum = 0;
            for (int k=0; k<Mw; k++) {
8
                float a = M[i*Mw+k];
                float b = N[k*Nw+j];
10
                sum += a*b;
11
12
            P[i*Nw+j] = sum;
13
14
15 }
```

# Add Pragmas to Sequential Code

#### The **code** is

- identical to the sequential version
- except for the two pragmas
- at lines 2 and 4.

OpenACC uses the compiler directive mechanism to extend the base language.

#### Simple Matrix-Matrix Multiplication in OpenACC

```
void computeAcc(float *P, const float *M, const float *N, int Mh, int Mw, int Nw) {
    #pragma acc parallel loop copyin(M[0:Mh*Mw]) copyin(N[0:Nw*Mw]) copyout(P[0:Mh*Nw])
    for (int i=0; i<Mh; i++) {
        #pragma acc loop
                                         tells compiler
        for (int j=0; j<Nw; j++) {
                                         • to execute 'i' loop
            float sum = 0:
                                            (lines 3 through 14)
            for (int k=0; k<Mw; k++) {
               float a = M[i*Mw+k];
                                           in parallel on accelerator.
               float b = N[k*Nw+j];
10
                sum += a*b;
11
12
            P[i*Nw+j] = sum;
```

#### copyin/copyout specify

- how matrix data
- should be transferred between memories.

13

14

**15** }

#### Simple Matrix-Matrix Multiplication in OpenACC

```
void computeAcc(float *P, const float *M, const float *N, int Mh, int Mw, int Nw) {
    #pragma acc parallel loop copyin(M[0:Mh*Mw]) copyin(N[0:Nw*Mw]) copyout(P[0:Mh*Nw])
3
    for (int i=0; i<Mh; i++) {
        #pragma acc loop =
        for (int j=0; j<Nw; j++) {
            float sum = 0;
6
            for (int k=0; k<Mw; k++) {
               float a = M[i*Mw+k];
               float b = N[k*Nw+j];
                                          tells compiler
10
                sum += a*b;
                                          • to map 'j' loop
11
                                             (lines 5 through 13)
12
            P[i*Nw+j] = sum;
13
                                           to second level
14
                                             of parallelism on accelerator.
15 }
```

## Motivating Goal: One Version of Code

#### OpenACC programmers

- can often start with a sequential version,
- then annotate their program with directives,
- leaving most kernel details and data transfers
- to the OpenACC compiler.

OpenACC code can be compiled by non-OpenACC compilers by ignoring the pragmas.

# Reality is More Complicated

#### Reality check:

- can be difficult to write code
- that works correctly and well
- with and without pragmas.

#### Some OpenACC programs

- behave differently or even incorrectly
- if pragmas are ignored.

# Pitfall: Strong Dependence on Compiler

#### Some OpenACC pragmas

- are hints to the OpenACC compiler,
- which may or may not be able to act accordingly

#### **Performance depends** heavily

- on the quality of the compiler
- (more so than with CUDA or OpenCL).

#### OpenACC Device Model



Currently OpenACC does not allow user-specified synchronization across threads.

# OpenACC Execution Model (Terminology: Gangs and Works)



## Parallel vs. Loop Constructs

```
#pragma acc parallel loop copyin(M[0:Mh*Mw]) copyin(N[0:Nw*Mw]) copyout(P[0:Mh*Nw])
for (int i=0; i<Mh; i++) {
                                     is equivalent to:
#pragma acc parallel copyin(M[0:Mh*Mw]) copyin(N[0:Nw*Mw]) copyout(P[0:Mh*Nw])
   #pragma acc loop
   for (int i=0; i<Mh; i++) {
```

(a parallel region that consists of just a loop)

#### Parallel Construct

- A parallel construct is executed on an accelerator
- One can specify the number of gangs and number of works in each gang
- Programmer's directive

```
#pragma acc parallel copyout(a) num_gangs(1024) num_workers(32)
{
    a = 23;
}
```

1024\*32 workers will be created. a=23 will be executed redundantly by all 1024 gang leads

# What does each "Gang Loop" do?

```
#pragma acc parallel num gangs(1024)
                                           #pragma acc parallel num gangs(1024)
  for (int i=0; i<2048; i++) {
                                           #pragma acc loop gang
                                              for (int i=0; i<2048; i++) {
                                                  The 2048 iterations of the
    The for-loop will be
    redundantly executed by
                                                  for-loop will be divided
                                                  among 1024 gangs for
    1024 gangs
```

execution

## Worker Loop

```
#pragma acc parallel num_gangs(1024) num_workers(32)
  #pragma acc loop gang
  for (int i=0; i<2048; i++) {
     #pragma acc loop worker
     for (int j=0; j<512; j++) {
        foo(i,j);
```

1024\*32=32K workers will be created, each executing 1M/32K = 32 instance of foo()

## A More Complex Example

```
#pragma acc parallel num_gangs(32)
   Statement 1; Statement 2;
   #pragma acc loop gang
   for (int i=0; i< n; i++) {
     Statement 3; Statement 4;
   Statement 5; Statement 6;
   #pragma acc loop gang
   for (int i=0; i < m; i++) {
     Statement 7; Statement 8;
   Statement 9;
   if (condition)
     Statement 10;
```

- Statements 1 and 2 are redundantly executed by 32 gangs
- The n for-loop iterations are distributed to 32 gangs

#### Kernel Regions

```
#pragma acc kernels
   #pragma acc loop num_gangs(1024)
   for (int i=0; i<2048; i++) {
      a[i] = b[i];
   #pragma acc loop num_gangs(512)
   for (int j=0; j<2048; j++) {
      c[i] = a[i] * 2;
   for (int k=0; k<2048; k++) {
      d[k] = c[k];
```

 Kernel constructs are descriptive of programmer intentions (suggestions)

#### Reduction

```
#pragma acc parallel loop
reduction(+:sum)
for(int i=0;i<n;i++) {
    sum +=
    xcoefs[i]*ycoefs[i];
}</pre>
```

- Because each iteration of the loop adds to the variable sum, we must declare a reduction.
- A parallel reduction may return a slightly different result than a sequential addition due to floating point limitations.

#### C/C++ vs. FORTRAN

```
// C or C++
#pragma acc <directive> <clauses>
{ ... }

! Fortran
!$acc <directive> <clauses>
...
!$acc end <directive>
```

# Top 5 Supercomputers (Fall 2022)

| Rank | System                                                                                                                                                                                         | Cores      | Rmax<br>(PFlop/s) | Rpeak<br>(PFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | El Capitan - HPE Cray EX255a, AMD 4th Gen EPYC 24C<br>1.8GHz, AMD Instinct MI300A, Slingshot-11, TOSS, HPE<br>D0E/NNSA/LLNL<br>United States                                                   | 11,039,616 | 1,742.00          | 2,746.38           | 29,581        |
| 2    | Frontier - HPE Cray EX235a, AMD Optimized 3rd<br>Generation EPYC 64C 2GHz, AMD Instinct MI250X,<br>Slingshot-11, HPE Cray OS, HPE<br>DOE/SC/Oak Ridge National Laboratory<br>United States     | 9,066,176  | 1,353.00          | 2,055.72           | 24,607        |
| 3    | Aurora - HPE Cray EX - Intel Exascale Compute Blade,<br>Xeon CPU Max 9470 52C 2.4GHz, Intel Data Center GPU<br>Max, Slingshot-11, Intel<br>DOE/SC/Argonne National Laboratory<br>United States | 9,264,128  | 1,012.00          | 1,980.01           | 38,698        |
| 4    | Eagle - Microsoft NDv5, Xeon Platinum 8480C 48C<br>2GHz, NVIDIA H100, NVIDIA Infiniband NDR, Microsoft<br>Azure<br>Microsoft Azure<br>United States                                            | 2,073,600  | 561.20            | 846.84             |               |
| 5    | HPC6 - HPE Cray EX235a, AMD Optimized 3rd<br>Generation EPYC 64C 2GHz, AMD Instinct MI250X,<br>Slingshot-11, RHEL 8.9, HPE<br>Eni S.p.A.<br>Italy                                              | 3,143,520  | 477.90            | 606.97             | 8,461         |

# **ORNL** Frontier 9472 AMD CPUs 37,888 AMD GPUs AMD GPU (ORNL) 2 nodes per blade To Slingshot COPYRIGHT 2020 HPE

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/CSE408, ECE 498AL, University of Illinois, Urbana-Champaign

# Blue Waters @ UIUC (2013-2021)







#### Delta

**CPU NODES** 

135 x CPU Compute Nodes

8 x CPU Utility Nodes

**GPU NODES** 

100 x A100 x 4 GPU 100 x A40 x 4 GPU

6 x 8 A100 GPU & High Mem

18 AMD MI100 GPU & High Mem



MODEL

**STORAGE** 

6 PB on Delta 1 PB on Center-wide FS 3PB Flash (Red/IME)

**DDN SFA 7990x** 

**PERF** 

60 GB/sec for home + scratch, 500GB/s Flash





500 x AMD EPYC 7763 **CPUs** 64 core "Milan" 448 x NVIDIA A100 **GPUs 400 x NVIDIA A40** 8 x AMD MI100 10+ PF double-precision **PERF** 100+ PF single-precision 200+ PF tensor



**Hewlett Packard** Enterprise









#### Abstract CUDA-based Node

• Each node contains N GPUs





# CUDA Support for Multiple GPUs

- cudaSetDevice() sets the current GPU
- Current GPU can be changed while async calls (kernels, memcopies) are running
  - It is also OK to queue up a bunch of async calls to a GPU and then switch to another GPU

```
cudaSetDevice( 0 );
kernel<<>>(...);
cudaMemcpyAsync(...);
cudaSetDevice( 1 );
kernel<<>>(...);
```

#### MPI Model

Many processes distributed in a cluster



- Each process computes part of the output
- Processes communicate with each other through message passing (not global memory)
- Processes can synchronize through messages

#### MPI Initialization, Info

- User launches an MPI job with X processes by executing in the command shell
   MPIrun -np X
- int MPI\_Init(int \*argc, char \*\*\*argv)
  - Initialize MPI
- MPI\_COMM\_WORLD
  - MPI group formed with all allocated nodes
- int MPI\_Comm\_rank(MPI\_Comm comm, int \*rank)
  - Rank of the calling process in group of comm
- int MPI\_Comm\_size(MPI\_Comm comm, int \*size)
  - Number of processes in the group of comm

#### Vector Addition: Main Process

```
int main(int argc, char *argv[]) {
    int vector size = 1024 * 1024 * 1024;
    int pid=-1, np=-1;
   MPI Init(&argc, &argv);
    MPI_Comm_rank(MPI_COMM_WORLD, &pid);
    MPI Comm size(MPI COMM WORLD, &np);
    if(np < 3) {
        if(0 == pid) printf("Nedded 3 or more processes.\n");
        MPI Abort( MPI COMM WORLD, 1 ); return 1;
    if(pid < np - 1)
        compute_node(vector_size / (np - 1));
    else
        data_server(vector_size);
    MPI_Finalize();
    return 0;
```

# MPI Sending Data

- int MPI\_Send(void \*buf, int count, MPI\_Datatype datatype, int dest, int tag, MPI\_Comm comm)
  - buf: Starting address of send buffer
  - count: Number of elements in send buffer (nonnegative integer)
  - datatype: Datatype of each send buffer element
  - dest: Rank of destination (integer)
  - tag: Message tag (integer)
  - comm: Communicator (handle)

## MPI Sending Data

- int MPI\_Send(void \*buf, int count, MPI\_Datatype datatype, int dest, int tag, MPI\_Comm comm)
  - Buf: Initial address of send buffer
  - Count: Number of elements in send buffer (nonnegative integer)
  - Datatype: Datatype of each send buffer element
  - Dest: Rank of destination (integer)
  - Tag: Message tag (integer)
  - Comm: Communicator (handle)



## MPI Receiving Data

- int MPI\_Recv(void \*buf, int count, MPI\_Datatype datatype, int source, int tag, MPI\_Comm comm, MPI\_Status \*status)
  - buf: Starting address of receive buffer
  - count: Maximum number of elements in receive buffer (non-negative integer)
  - datatype: Datatype of each receive buffer element
  - source: Rank of source (integer)
  - tag: Message tag (integer)
  - comm: Communicator (handle)
  - status: Status object

# MPI Receiving Data

- int MPI\_Recv(void \*buf, int count, MPI\_Datatype datatype, int source, int tag, MPI\_Comm comm, MPI\_Status \*status)
  - Buf: Initial address of receive buffer
  - Count: Maximum number of elements in receive buffer (non-negative integer)
  - Datatype: Datatype of each receive buffer element
  - Source: Rank of source (integer)
  - Tag: Message tag (integer)
  - Comm: Communicator (handle)
  - Status: Status object (Status)



### Vector Addition: Server Process (I)

```
void data_server(unsigned int vector_size) {
    int np, num nodes = np - 1, first node = 0, last node = np - 2;
    unsigned int num bytes = vector size * sizeof(float);
    float *input a = 0, *input b = 0, *output = 0;
   /* Set MPI Communication Size */
   MPI Comm size(MPI COMM WORLD, &np);
   /* Allocate input data */
    input a = (float *)malloc(num bytes);
    input b = (float *)malloc(num bytes);
    output = (float *)malloc(num_bytes);
    if(input_a == NULL || input_b == NULL || output == NULL) {
        printf("Server couldn't allocate memory\n");
        MPI Abort( MPI COMM WORLD, 1 );
    /* Initialize input data */
    random_data(input_a, vector_size , 1, 10);
    random data(input_b, vector_size ,
```

#### Vector Addition: Server Process (II)

```
/* Send data to compute nodes */
float *ptr a = input a;
float *ptr b = input b;
for (int process = 1; process < last node; process++) {</pre>
    MPI_Send(ptr_a, vector_size / num_nodes, MPI_FLOAT,
            process, DATA DISTRIBUTE, MPI COMM WORLD);
    ptr a += vector size / num nodes;
    MPI_Send(ptr_b, vector_size / num_nodes, MPI_FLOAT,
            process, DATA_DISTRIBUTE, MPI_COMM_WORLD);
    ptr b += vector size / num nodes;
```

### Vector Addition: Server Process (III)

```
/* Wait for compute to complete*/
MPI_Barrier(MPI_COMM_WORLD);
/* Collect output data */
MPI Status status;
for (int process = 0; process < num nodes; process++) {</pre>
    MPI Recv(output + process * num points / num nodes,
        num_points / num_comp_nodes, MPI_REAL, process,
        DATA COLLECT, MPI COMM WORLD, &status );
/* Store output data */
store_output(output, dimx, dimy, dimz);
/* Release resources */
free(input);
free(output);
```

#### Vector Addition: Compute Process (I)

```
void compute_node(unsigned int vector_size ) {
    int np;
    unsigned int num_bytes = vector_size * sizeof(float);
    float *input a, *input b, *output;
   MPI Status status;
   MPI Comm size(MPI COMM WORLD, &np);
    int server process = np - 1;
    /* Alloc host memory */
    input_a = (float *)malloc(num_bytes);
    input b = (float *)malloc(num bytes);
    output = (float *)malloc(num bytes);
    /* Get the input data from server process */
    MPI_Recv(input_a, vector_size, MPI_FLOAT, server_process,
            DATA DISTRIBUTE, MPI COMM WORLD, &status);
   MPI_Recv(input_b, vector_size, MPI_FLOAT, server_process,
            DATA DISTRIBUTE, MPI COMM WORLD, &status);
```

#### Vector Addition: Compute Process (II)

```
/* Compute the partial vector addition */
for (int i = 0; i < vector_size; ++i) {
    output[i] = input_a[i] + input_b[i];
/* Or, can offload to GPU here */
/* cudaMalloc(), cudaMemcpy(), kernel launch, etc. */
MPI Barrier(MPI COMM WORLD);
/* Send the output */
MPI_Send(output, vector_size, MPI_FLOAT,
        server_process, DATA_COLLECT, MPI_COMM_WORLD);
/* Release memory */
free(input_a);
free(input b);
free(output);
```

## ANY MORE QUESTIONS? READ CHAPTER 15

Also see https://developer.nvidia.com/intro-to-openacc-course-2016