# Optimizing GPU kernels with cuBLAS

Manvi, Nishi, Knud, Sam

# What is cuBLAS?

High Level Overview

#### cublas = cuda + blas

- BLAS = <u>B</u>asic <u>L</u>inear <u>A</u>lgebra <u>S</u>ubprogram
  - O A fundamental linear algebra operation.
  - Includes vector addition, matrix multiplication, dot product, linear combination, etc...
- Three classes of fundamental BLAS operations/routines
  - Level 1: O(n).

$$\mathbf{y} \leftarrow \alpha \mathbf{x} + \mathbf{y}$$

o Level 2: 0(n^2)

$$\mathbf{y} \leftarrow \alpha \mathbf{A} \mathbf{x} + \beta \mathbf{y}$$



Real numbers: alpha, beta Vectors: x, y Matrices: A, B, C, T T is triangular

o Level 3: 0(n^3)

$$C \leftarrow \alpha \mathbf{AB} + \beta \mathbf{C}$$

$$B \leftarrow \alpha \mathbf{T}^{-1} \mathbf{B}$$

#### The cuBLAS API Specification/Organization

- Organized in the 3 levels (4 if you count helpers/utils)
- Each BLAS can be fine-tuned with hyper-parameters

$$C = lpha \mathrm{op}(A) \mathrm{op}(B) + eta C$$

This function performs the symmetric rank- 2k update  $C = \alpha({
m op}(A){
m op}(B)^T + {
m op}(B){
m op}(A)^T) + \beta C$ 

- Methods support variable-precision:
- o cublas<t>FUNCTION NAME()
  - cublas<u>Sgemm()</u>: Real Single-precision (float)
  - cublasDgemm() : Real Double-precision (double)
  - cublasCgemm() : Complex, Single-precision (cuComplex)
  - cublasZgemm() : Complex, Double-precision (cuDoubleComplex)

## How to Use cuBLAS

API Usage

#### What does using cuBLAS look like?

Computing C = A\*B

Lab3 ... Tedious!

dim3 GRID\_DIM (NUM\_X\_TILES, NUM\_Y\_TILES, 1);
dim3 BLOCK DIM (TILE SIZE, TILE SIZE, 1);
MatrixMultiply<<<GRID DIM, BLOCK\_DIM>>>(C, B, A);

cudaDeviceSynchronize();

Lab3 using cuBLAS!

```
#define TILE SIZE (32)
global void MatrixMultiply(float* C, float* A, float* B) {
                                                                                          #define CUBLAS ARGS CUBLAS HANDLE, CUBLAS OP N,
           __shared__ float A_TILE[TILE_SIZE * TILE_SIZE];
           shared float B TILE[TILE SIZE * TILE SIZE];
           int tx = threadIdx.x; int ty = threadIdx.y;
                                                                                         CUBLAS OP N, By, Ax, Ay, &alpha, B, Bx, dA, Ay, &beta,
           int OUT X = blockIdx.x * blockDim.x + threadIdx.x;
           int OUT Y = blockIdx.y * blockDim.y + threadIdx.y;
           if (OUT X + OUT Y * Cx < Cx * Cy)
                                                                                         dC, Bx
           printf("Out of range! Thread idx: (%d, %d) \n", tx, ty);
                                                                                                    cublasStatus t CUBLAS ERR;
           int NUM TILES = (Ax + TILE SIZE - 1) / TILE SIZE;
           float sum = 0.0f;
                                                                                                     cublasHandle t CUBLAS HANDLE;
           for (int i = 0; i < NUM TILES; i++) {
           int TILE_LOC = tx + ty * TILE_SIZE;
           int A GLOB = (tx + i * TILE SIZE) + ty * Ax; // offset x dim
                                                                                                     CUBLAS ERR = cublasCreate(&CUBLAS HANDLE);
           int B GLOB = tx + (ty + i * TILE SIZE) * Bx; // offset y dim
           if (A GLOB < Ax * Ay && TILE LOC < TILE SIZE * TILE SIZE)
                                                                                                     const float alpha = 1.0;
                      A TILE[TILE LOC] = A[A GLOB];
           if (B GLOB < Bx * By && TILE LOC < TILE SIZE * TILE SIZE)
                     B TILE[TILE LOC] = B[B GLOB];
                                                                                                     const float beta = 0.0;
           syncthreads():
           for (int j = 0; j < TILE_SIZE; j++) {
                     int c1 = (j + ty * TILE SIZE < TILE SIZE * TILE SIZE);
                      int c2 = (tx + j * TILE SIZE < TILE SIZE * TILE SIZE);
                     if (c1 && c2)
                      sum += A TILE[j + ty * TILE SIZE] * B TILE[tx + j * TILE SIZE];
                                                                                                     CUBLAS ERR = cublasSgemm (CUBLAS ARGS);
           syncthreads();
           C[OUT X + OUT Y * Cx] = sum;
                                                                                                     cublasDestroy(CUBLAS HANDLE);
           int NUM X TILES = (Cx + TILE SIZE - 1) / TILE SIZE;
           int NUM Y TILES = (Cy + TILE SIZE - 1) / TILE SIZE;
```

### Suppose we want to compute many small





X\_DIM = A Y\_DIM = B Z DIM = C

Math: C x B x A matrix

CUDA: dim3 DIM(A, B, C)



#### I.E.

For i=0 to i=BatchSize-1



This is the correct logical operation

However, it is not this easy because of how we have laid
out these matrices in Host/Device Global Memory.

#### Serializing Matrices for cuBLAS

- So far in class we have only been dealing with row-major convention.
- cuBLAS assumes its inputs are column-major!
  - O This is because it wants to support Legacy Fortran API implementations.
- This is equivalent to an "implicit transpose" of the logical dimensions we imagine (and thus store) in row-major.
  - Transpose(Transpose(i, j)) = Transpose(j, i) = (i, j)



The matrix we store



The logical Matrix cuBLAS interprets from reading our RAM

#### Our RAM

0 1 2 3 0 1 2 3 0 1 2 3

#### Correcting

For i=0 to i=BatchSize-1

To compute output of dimension (B x X) with row-major convention

OUTPUT[i\*X\*B] = INPUT[i\*A\*B] @ WEIGHTS

(B  $\times$  X) = (B  $\times$  A) @ (A  $\times$  X)

If we output (X x B)
matrix in column-major,
this is equivalent to a (B
x X) matrix in row-major

Already implicitly transposed when read by cuBLAS!

 $(X \times B) = (? \times ?) @ (? \times ?)$ 

 $(X \times B) = (X \times A) \otimes (A \times B)$ 

OUTPUT[i\*X\*B] = WEIGHTS @ INPUT[i\*A\*B]

#### Using cuBLAS GEMM

$$(X \times B) = (X \times A) \otimes (A \times B)$$
m n lda k ldb n

transa = transb = CUBLAS\_OP\_N
(already implicitly transposed)

$$C = \alpha \operatorname{op}(A)\operatorname{op}(B) + \beta C$$

where  $\alpha$  and  $\beta$  are scalars, and A, B and C are matrices stored in column-major format with dimensions  $\operatorname{op}(A)$   $m \times k$ ,  $\operatorname{op}(B)$   $k \times n$  and C  $m \times n$ , respectively. Also, for matrix A

$$\operatorname{op}(A) = \left\{ egin{aligned} A & ext{if transa} == \operatorname{CUBLAS\_OP\_T} \ A^T & ext{if transa} == \operatorname{CUBLAS\_OP\_T} \ A^H & ext{if transa} == \operatorname{CUBLAS\_OP\_C} \end{aligned} 
ight.$$

| Param. | Memory            | In/out | Meaning                                                                                                                                                |
|--------|-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| handle |                   | input  | Handle to the cuBLAS library context.                                                                                                                  |
| transa |                   | input  | Operation op( A ) that is non- or (conj.) transpose.                                                                                                   |
| transb |                   | input  | Operation op(B) that is non- or (conj.) transpose.                                                                                                     |
| m      |                   | input  | Number of rows of matrix op( A ) and c .                                                                                                               |
| n      |                   | input  | Number of columns of matrix op( B ) and C .                                                                                                            |
| k      |                   | input  | Number of columns of op(A) and rows of op(B).                                                                                                          |
| alpha  | host or<br>device | input  | <type> scalar used for multiplication.</type>                                                                                                          |
| A      | device            | input  | <pre><type> array of dimensions lda x k with lda &gt;= max(1, m) if transa == CUBLAS_OP_N and lda x m with lda &gt;= max(1, k) otherwise.</type></pre> |
| lda    |                   | input  | Leading dimension of two-dimensional array used to store the matrix A.                                                                                 |
| В      | device            | input  | <type> array of dimension ldb x n with ldb &gt;= max(1, k) if transb == CUBLAS_OP_N and ldb x k with ldb&gt;=max(1, n) otherwise.</type>               |
| 1db    |                   | input  | Leading dimension of two-dimensional array used to store matrix B.                                                                                     |
| beta   | host or<br>device | input  | <type> scalar used for multiplication. If beta == 0, c does not have to be a valid input.</type>                                                       |
| С      | device            | in/out | <pre><type> array of dimensions ldc x n with ldc &gt;= max(1, m) .</type></pre>                                                                        |
| ldc    |                   | input  | Leading dimension of a two-dimensional array used to store the matrix c.                                                                               |

#### Level 3 cuBLAS API calls

- **cublasSgemm():** Function which performs single-precision general matrix-matrix multiplication (GEMM)
  - Optimized for large matrix operations which ensures efficient GPU usage and max throughput

$$C[i] = lpha \mathrm{op}(A[i]) \mathrm{op}(B[i]) + eta C[i], \ \mathrm{for} \ \mathrm{i} \ \in [0, batchCount-1]$$

• cublas<T>gemmBatched(): Executes the same GEMM over a uniform batch of matrices in one call

 $C + i * strideC = \alpha \mathrm{op}(A + i * strideA) \mathrm{op}(B + i * strideB) + \beta(C + i * strideC), \text{ for } i \in [0, batchCount - 1]$ 

#### cuBLAS Basic Parameters

- cublasHandle\_t: Maintains context for all cuBLAS calls, enables multithreading and multi-GPU setups
- alpha/beta: Scale matrix vals in GEMM, allows asynchronous execution
- Ida/ldb/ldc: Leading dims define memory layout, indicate row stride between elements which is important bc cuBLAS is col-major
- cudaStream\_t: Launches operations asynchronously, allows overlap w/ other GPU work
- m,n,k: Define matrix shapes
- Pointer Mode: Controls whether scalars are stored on host/device

# cuBLAS Under the Hood

What Makes It Good

#### cuBLAS Heuristics

#### Recommender System:

- > Chooses fastest implementation at runtime (before launch)
- Guarantees 93% of peak performance when using the kernel it picked (all kernel families)
- Customizable (via cublasLtMatmulAlgoGetHeuristic)



Figure 2. Sampling of various GEMMs using multiple configurations (kernels and launch parameters) in different kernel families available in the cuBLAS library plotted against the GPU roofline at a set frequency (x-axis is log-scale)

Heuristics usage in cuBLAS: https://developer.nvidia.com/blog/introducing-grouped-gemm-apis-in-cublas-and-more-performance-updates/#library\_performance\_and\_benchmarking

#### cuBLAS Memory Access Patterns Example

(kernel: Ampere SGemm 64x32 sliced1x4 tn)

- $\succ$  0% L1 Cache Hit Rate (but high DRAM to L2 activity)
- $\succ$  Bypass L1 Cache (loads through constant cache from DRAM)



```
ff314340 @P3
              LDG.E.LTC128B.CONSTANT R72, [R78]
ff314350 @!P3 MOV R72, RZ
ff314360 @P1 IADD3 R78, P2, R78, c[0x0][0x180], RZ
ff314370 @P1 IADD3.X R79, R79, c[0x0][0x184], RZ, P2, !PT
ff314380 @P4
              LDG.E.LTC128B.CONSTANT R73, [R78]
ff314390 @!P4 MOV R73, RZ
ff3143a0 @P1
              IADD3 R78, P2, R78, c[0x0][0x180], RZ
ff3143b0 @P1
              IADD3.X R79, R79, c[0x0][0x184], RZ, P2, !PT
ff3143c0 @P5
              LDG.E.LTC128B.CONSTANT R74, [R78]
ff3143d0 @!P5 MOV R74, RZ
ff3143e0 @P1
              IADD3 R78, P2, R78, c[0x0][0x180], RZ
ff3143f0 @P1
              IADD3.X R79, R79, c[0x0][0x184], RZ, P2, !PT
ff314400 @P6
              LDG.E.LTC128B.CONSTANT R75, [R78]
ff314410 @LD6 MOV R75 R7
```

Forum and Docs on SASS and data movement:

#### cuBLAS's Memory Accesses are NOT Coalesced??

They are, just not the way we expect.

- > Each thread loads from multiple adjacent memory locations in ONE load instruction (same clock cycle)
- > Memory controller will coalesce these reads too as they can still be served by the same DRAM burst



Vectorized Loading: https://developer.nvidia.com/blog/cuda-pro-tip-increase-performance-with-vectorized-memory-access/

#### Split-K Kernel

For large K values (hidden dimension) in matmul

cuBLAS assigns multiple threads to partially compute each output value, splitting along the K dimension



#### WMMA vs WGMMA in cuBLAS

- ➤ WMMA(Warp Matrix Multiply-Accumulate):
  - Volta+ Architectures (available for our A40 GPUs)
  - Used under the hood by cublasGemmEx and cublasLtMatmul
  - Benefit: No \_\_syncthreads() as there is no inter-warp dependency
     Threads in a warp run lock-step
  - O Issue: warps work on output tiles independently, redundantly load input copies into Shared Memory even if overlapping input is loaded to use by another warp
  - O Adds unnecessary DRAM traffic
- ➤ WGMMA (Warp-Group Matrix Multiply-Accumulate):
  - Hopper+ Architectures, replaces WMMA in *cublasGemmEx and cublasLtMatmul*
  - Warps cooperate as a group to compute bigger tiles (more reuse)
  - Shared memory storage redundancy is greatly reduced
  - Less DRAM traffic and less stalling(overall less loads compared to WMMA)
  - My Speculation: avoids inter-warp synchronization overheads with warp shuffles (not documented clearly)

#### Disclaimer: NVIDIA Likes to Keep Secrets



AFAIK, NVIDIA does not document the elapsed cycles for any (PTX or) SASS instruction.

#### Disclaimer: NVIDIA Likes to Keep Secrets



I think the safe assumption is that there is no particular order of assignment of warps to SMSP's, AFAIK it is unspecified by NVIDIA. Yes, there are some who will claim that consecutive warps are distributed to consecutive SMSPs. I've never seen that documented and I can think of cases where it might not make sense. Finally, I know of no way to verify it conclusively. In trivial cases it is probably safe to assume that consecutive warps get assigned to consecutive SMSPs, in a round-robin fashion (otherwise, the machine would be foolishly crippling itself). Since it is probably commonly the case, and I have no way to disprove otherwise, it may well be always the case, but AFAIK it is undocumented. I don't know of any documented statements that suggest that the pattern be disturbed somehow if the the warps in question have or don't have warma ops in their instruction stream, somewhere.

AFAIK it is undocumented.

AFAIK it is unspecifi I don't know

AFAIK it is unspecifi I don't know

I don't know that you are wrong.

never seen that documented

...\_crovella D Moderator

3LAS is not an open-source library, and the source code for it is not published by NVIDIA.

I know of no way to verify it conclusively.

AFAIK, NVIDIA does not document the elapsed cycles for any (PTX or) SASS instruction.

#### cuBLAS Timeline

We are here



cuBLAS 1.0 — ▶ 8.0

Baseline

- ★ Tensor Cores
  - **★**Fusion
- ★ Grouped GEMM

#### **TensoreCore Transition 2.0**

cuBLAS 10.1

Backend: cuBLASLt

- Tensor Cores
  - ✓ Fusion
- **★**Grouped GEMM

#### Current

cuBLAS 12.x+

Backend: cuBLASLt

64-bit/indexed APIs, TF32 & FP8

Fusion + extended epilogues

Tensor cores + TF32/FP32/FP8

- Tensor Cores
  - Fusion
- ✓ Grouped GEMM

#### **TensoreCore Transition 1.0**

cuBLAS 9.0 — ▶ 10.0

Backend: wmma

- ✓ Tensor Cores
- × Fusion
- Grouped GEMM

#### **TensorCore Transition 3.0**

cuBLAS 10.1 — ▶ 11.6

Backend: cuBLASLt

Tensor cores + TF32

- ✓ Tensor Cores
- ✓ Fusion
- ★ Grouped GEMM

# Further Details

#### cuBLAS Architecture Enabling Speed

- Multi-kernel Architecture: 100s of optimized kernels autotuned for specific shapes, data types, and hardware
- Peak efficiency with cuBLAS reaching 245
   FLOPS/byte, saturating compute throughput
- Warp-level tiling distributes "chunks" of work across schedulers
- cuBLAS internally selects tensor-core-backed kernels if data alignment and math mode permits it
- Streamed execution and shared workspaces which allow concurrent kernel launches across streams
- Heuristics cuBLAS can select optimal kernel variants (ex: with tensor cores, split-K, or vectorized loads) based on matrix dimensions, memory alignment, and compute type to maximize occupancy and throughput
- Register blocking each thread computes multiple outputs using thread-local registers which minimizes redundant loads

#### Pseudocode

#### Initialize cuBLAS handle

#### For each task:

Create a separate CUDA stream
Assign the stream to the cuBLAS handle
// Optionally set user-owned workspace for determinism
Set pointer mode to device for async scalar inputs
Configure math mode (for example, allow Tensor Core use)

Check data is aligned (ex: 16-byte alignment) for Tensor Core eligibility Prepare matrices A, B, and C

#### Call GEMM function:

- cuBLAS selects optimized kernel from hundreds available
- Applies warp-level tiling to divide matrix into tiles per warp
- Each thread computes multiple outputs using register blocking
- Vectorized loads reduce memory transactions (float4 aligned)
- Heuristics choose algorithm based on shape, datatype, and layout

//Optionally batch or stream similar operations for concurrency

Synchronize streams if necessary Destroy cuBLAS handle

#### Useful cublas API Calls

- cublasSgemmStridedBatched(): for GEMM operations between matrices of the same size
  - "Strided" implies matrices are evenly spaced in memory
- **cublasSgemmGroupedBatched()** for GEMM operations between matrices of differing sizes
  - "Grouped" implies the operation groups matrices of the same size together

#### Updated Gemm functions

- cublasGemmEx() is a newer cublasSgemm()
  - O Allows for mixed precision workflows beyond FP32 and FP64 (FP16,BF16,INT32,etc...)
  - Allows you to control tensor cores per-call
  - Autotuning via cublasgemmAlgo t
  - O Introduced with the Pascal architecture series
- **cublasLtMatmul()** is the most involved cublas GEMM for extreme performance tuning:
  - Introduces low precision data types like FP4 and FP8
  - O Allows you to fuse epilogue kernels to your operation
  - Handle optimizations like Split-K automatically
  - cublasLtMatmulAlgoGetHeuristic() to autotune

#### cuBlAS Performance Tuning Procedure

Tuning process is very straightforward

- 1. Choose the minimum required precision of the operation (FP32, TF32, FP8, etc...) and the appropriate api call
- 2. Ensure you are utilizing tensor-cores in your call
- 3. Choose between batching or grouping
- 4. Exploit stream level overlap
- 5. Split-K when K is large
- 6. Allocate a workspace buffer if needed
- 7. Profile using Nsight and iterate this procedure till satisfied

# Thanks for listening!!!

# Appendix

#### Bonus - CUTLASS

- CUTLASS is the open-source library for GEMM implemented in CUDA C++
- Provides the underlying strategies used in cuBLAS
  - Unlike cuBLAS, CUTLASS decomposes GEMM into modular building blocks
- Uses hierarchical tiling which basically breaks matmul into thread block, warp, and thread tiles
  - O This optimizes data reuse at each memory level
- Supports Tensorcore Acceleration with WMMA API
- Performs comparably to cuBLAS for scalar GEMM computations
  - O Main advantage: Open source so tile sizes, etc. can be tweaked
  - O Drawback: Not production ready and not fully optimized

#### **NVIDIA Tesla V100 GEMMs**

CUTLASS performance relative to cuBLAS



(float\*)input + 0 3D Input Tensor in Memory (0, 0) ... (0, A-1) (Row, Col) (B-1, 0) ... (B-1, X DIM = A(S, S) ... (S, Y DIM = Bz dim = cS+A-1) int S = A \* B \* i; (float\*)input + S (S+B-1, S) ... (S+B-1, S+A-1)

- The cuBLAS API provides optimized BLAS methods.
- What are the benefits of using API?
- You don't have to worry about bugs in your code. We can trust the cuBLAS maintainers.
  - The cuBLAS kernels are already optimized.
  - The same BLAS kernel can compute many different things, we just have to tweak some parameters.
  - o cuBLAS is written by NVIDIA engineers who keep the library updated with the release of new architectures.

#### Disclaimer: NVIDIA Likes to Keep Secrets



I think the safe assumption is that there is no particular order of assignment of warps to SMSP's. AFAIK it is unspecified by NVIDIA. Yes, there are some who will claim that consecutive warps are distributed to consecutive SMSPs. I've never seen that documented and I can think of cases where it might not make sense. Finally, I know of no way to verify it conclusively. In trivial cases it is probably safe to assume that consecutive warps get assigned to consecutive SMSPs, in a round-robin fashion (otherwise, the machine would be foolishly crippling itself). Since it is probably commonly the case, and I have no way to disprove otherwise, it may well be always the case, but AFAIK it is undocumented. I don't know of any documented statements that suggest that the pattern may be disturbed somehow if the the warps in question have or don't have wgmma ops in their instruction stream, somewhere.

#### AFAIK it is unspecified by NVIDIA.

I've never seen that documented

I know of no way to verify it conclusively.

AFAIK, NVIDIA does not document the elapsed cycles for any (PTX or) SASS instruction.



Robert\_Crovella ♥ Moderator May 31 '16

CUBLAS is not an open-source library, and the source code for it is not published by NVIDIA.

AFAIK it is undocumented.

I don't know

**NVIDIA Forum Post Source:** 

https://forums.developer.nvidia.com/t/question-about-wgmma-inst ruction-in-hopper/311023/2