## Page 2

Power supplies

## Page 3

USB 2.0 interface, LPC4370 USB, reset, crystal, jtag/swd

## Page 4

Boot mode, LPC4370 IOs, external spi flash

# Page 5

External JTAG/Cortex debug interface

# Page 6

Analog channel, digital channels, jtag/swd/trace interface



UL = UnLoaded = normally not mounted component.

Default jumper settings are indicated in the schematic. However, always check jumper positions on actual boards since there is no guarantee that all jumpers are in default place.

# **NXP Semiconductors**

TITLE: LPC-Link2\_v3\_RevB

Document Number: REU:

Date: 4/27/2015 8:39:07 AM Sheet: 1/6





#### Boot mode - DFU USB0 (0b0101) - SPIFI (0b0001) VIO\_3V3 BOOT0\_LED BOOT1 BOOT2 BOOT3 LPC4370 IOs SGPIO0 SGPIO4 TRACEDATAO G SSP1 SCK TP\_P6\_0 VIO 3V3 GPIO3\_SGPIO7\_TRACEDATA3 H P6\_0 P6\_1 P6\_2 P6\_4 P6\_5 P6\_9 P6\_11 C4 C3 External SPI Flash BOOTO LED GPIO3 0 SSP1\_MISO SSP1\_MOSI GPIO3 4 SGPIO15\_TMS\_SWDIO\_TXFN SGPIO14\_TMS\_SWDIO TP\_P3\_0 GPIO1\_0 GPIO1\_1 SPIFI\_CS P3\_0 P3\_1 P3\_2 P3\_3 P3\_4 P3\_5 P3\_6 P3\_7 P3\_8 CE# VDD SPIFI\_MISO SPIFI\_SIO3 SO/SIO1 SIO3 GPIO1 4 SGPIO8\_TRACECI K\_RTCK SGPIO\_9 SPIFI\_SIO2 SIO2 SPIFI\_SCK SCK VIO\_3V3 SGPIO10\_TDO\_SWO SGPIO2\_SGPIO6\_TRACEDATA2 SPIFI MOSI VSS SI/SIO0 TP\_ISP W25Q80BVSSIG SGPIO3 SGPIO7 TRACEDATA3 TP\_P1\_19 SGPIO11 TCK SWCLK SGPIO12 JTAG TDI P2\_5 P2\_6 P2\_7 P2\_8 P2\_9 P2\_10 P2\_11 P2\_12 P2\_13 GPIO5 5 JTAG RESET GND GPIO5\_6\_JTAG\_RESET\_TXEN ISP\_N SGPIO0\_SGPIO4\_TRACEDATA0\_G SGPIO1\_SGPIO5\_TRACEDATA1\_G BOOT3 UART2 TXD

# NXP Semiconductors TITLE: LPC-Link2\_v3\_RevB Document Number: REU: Date: 4/27/2015 8:39:07 AM Sheet: 4/6

LPC4370-TFBGA100\_2







# Digital channels



# Serial Expansion Interface



# **NXP Semiconductors**

TITLE: LPC-Link2\_v3\_RevB

Document Number: REU:

Date: 4/27/2015 8:39:07 AM Sheet: 6/6