

RTL9600 SINGLE-CHIP PON

## NOT FOR PUBLIC RELEASE

### **GPIO Application Note**

(CONFIDENTIAL: Development Partners Only)

Rev. 1.0.0 21 June 2013



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211 Fax: +886-3-577-6047

www.realtek.com



#### **COPYRIGHT**

©2013 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **USING THIS DOCUMENT**

Though every effort has been made to assure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### CONFIDENTIALITY

This document is confidential and should not be provided to a third-party without the permission of Realtek Semiconductor Corporation.

#### **REVISION HISTORY**

| Revision | Release Date | Summary       |
|----------|--------------|---------------|
| 1.0.0    | 2013/06/21   | First Release |

Single chip PON i Rev. 1.0.0



#### **Table of Contents**

| 1. | OVE   | RVIEW                      | 1 |
|----|-------|----------------------------|---|
| 2. | GPIO  | PINS                       | 1 |
| 3. | SHAF  | RED I/O PIN FUNCTIONS      | 2 |
|    | 3.1.  | STRAP PIN                  |   |
|    | 3.1.  | PARALLEL LED.              |   |
|    | 3.3.  | SERIAL LED                 | 5 |
|    |       | NAND FLASH.                |   |
|    | 3.5.  | UART                       |   |
|    | 3.6.  | JTAG                       |   |
|    | 3.7.  | VoIP                       |   |
|    | 3.8.  | MDC/MDIO                   | 8 |
|    | 3.9.  | PON OE INPUT               | 2 |
|    | 3.10. | INTERRUPT PIN              | 8 |
|    | 3.11. | GENERAL PURPOSE INTERFACES | 5 |
| 1  | A DT  |                            | r |
| 4. | AP1   |                            |   |
|    | 4.1.  | SET GPIO MODE              | 2 |
|    | 4.2.  | ENABLE GPIO PIN            | _ |
|    | 4.3.  | GET GPIO INPUT VALUE       |   |
|    | 1.1   | CET CDIO OLITRUIT VALUE    | 1 |



#### **List of Tables**

| TABLE 1. GPIO PINS                                  |
|-----------------------------------------------------|
| TABLE 2. LED IO ENABLE REGISTER.                    |
| TABLE 3. MISC IO ENABLE REGISTER                    |
| TABLE 4. EJTAG IO ENABLE REGISTER.                  |
| TABLE 5. RGMII IO ENABLE REGISTER.                  |
| TABLE 6. PARALLEL LED PINS                          |
| TABLE 7. SERIAL LED PINS                            |
| TABLE 8. NAND SPI FLASH CONTROL PINS                |
| TABLE 9. UART PINS                                  |
| Table 10. JTAG Pins                                 |
| TABLE 11. VOIP SHARED I/O PIN MAPPING               |
| Table 12. MDIO I/O Pins                             |
| TABLE 13. PON OE MODULE INPUT I/O PINS              |
| TABLE 14. INTERRUPT I/O PINS                        |
| TABLE 15 GENERAL PURPOSE INTERFACES PIN DEFINITIONS |

# CONFIDENTIAL CONFIDENTIAL for Loso Technology, Inc.



#### 1. Overview

This application note introduces how to control RTL9600 GPIO function. RTL9600 provide GPIO function. Some MISC function share the same I/O pins with GPIO, such as LED, EJTAG, UART, NAND flash, I2C, MDIO, RGMII, VoIP ... This Application will also introduce all I/O pins for each function.

#### 2. GPIO PINs

System provides 52 GPIO pins. Here list all GPIO pins.

Table 1. GPIO Pins

| Pin Name | Pin No. | Туре              | Description                                   |
|----------|---------|-------------------|-----------------------------------------------|
| GPIO0    | 57      | I/O <sub>PD</sub> | General Purpose Input/Output Interfaces IOO.  |
| GPIO6    | 58      | I/O               | General Purpose Input/Output Interfaces IO6.  |
| GPIO7    | 59      | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO7.  |
| GPIO8    | 61      | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO8.  |
| GPIO9    | 62      | I/O               | General Purpose Input/Output Interfaces IO9.  |
| GPIO10   | 63      | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO10. |
| GPIO11   | 65      | I/O               | General Purpose Input/Output Interfaces IO11. |
| GPIO15   | 66      | I/O               | General Purpose Input/Output Interfaces IO15. |
| GPIO16   | 67      | I/O               | General Purpose Input/Output Interfaces IO16. |
| GPIO17   | 68      | I/O               | General Purpose Input/Output Interfaces IO17. |
| GPIO18   | 69      | I/O               | General Purpose Input/Output Interfaces IO18. |
| GPIO19   | 70      | I/O               | General Purpose Input/Output Interfaces IO19. |
| GPIO20   | 71      | I/O               | General Purpose Input/Output Interfaces IO20. |
| GPIO1    | 73      | I/O               | General Purpose Input/Output Interfaces IO1.  |
| GPIO31   | 74      | I/O               | General Purpose Input/Output Interfaces IO31. |
| GPO27    | 75      | I/O <sub>PU</sub> | General Purpose Output Interfaces O27.        |
| GPO29    | 76      | I/O <sub>PU</sub> | General Purpose Output Interfaces O29.        |
| GPIO28   | 77      | I/O               | General Purpose Input/Output Interfaces IO28. |
| GPO25    | 78      | I/O <sub>PU</sub> | General Purpose Output Interfaces O25.        |
| GPO26    | 79      | I/O <sub>PU</sub> | General Purpose Output Interfaces O26.        |
| GPO33    | 80      | I/O <sub>PU</sub> | General Purpose Output Interfaces O33.        |
| GPIO32   | 81      | I/O               | General Purpose Input/Output Interfaces IO32. |
| GPIO30   | 82      | I/O               | General Purpose Input/Output Interfaces IO30. |
| GPIO21   | 83      | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO21. |
| GPIO22   | 84      | I/O               | General Purpose Input/Output Interfaces IO22. |
| GPIO37   | 116     | I/O               | General Purpose Input/Output Interfaces IO37. |
| GPIO38   | 117     | I/O               | General Purpose Input/Output Interfaces IO38. |
| GPIO34   | 118     | I/O               | General Purpose Input/Output Interfaces IO34. |
| GPIO35   | 119     | I/O               | General Purpose Input/Output Interfaces IO35. |
| GPIO36   | 120     | I/O               | General Purpose Input/Output Interfaces IO36. |
| GPIO41   | 193     | I/O               | General Purpose Input/Output Interfaces IO41. |

Single chip PON 1 Rev.1.0.0



| Pin Name | Pin No. | Type              | Description                                   |
|----------|---------|-------------------|-----------------------------------------------|
| GPIO42   | 194     | I/O               | General Purpose Input/Output Interfaces IO42. |
| GPIO43   | 195     | I/O               | General Purpose Input/Output Interfaces IO43. |
| GPIO44   | 196     | I/O               | General Purpose Input/Output Interfaces IO44. |
| GPO50    | 203     | I/O <sub>PU</sub> | General Purpose Output Interfaces O50.        |
| GPO51    | 204     | I/O <sub>PU</sub> | General Purpose Output Interfaces O51.        |
| GPO53    | 207     | I/O <sub>PU</sub> | General Purpose Output Interfaces O53.        |
| GPIO54   | 208     | I/O               | General Purpose Input/Output Interfaces IO54. |
| GPO58    | 209     | I/O <sub>PU</sub> | General Purpose Output Interfaces O58.        |
| GPIO59   | 210     | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO59. |
| GPO60    | 211     | I/O <sub>PU</sub> | General Purpose Output Interfaces O60.        |
| GPIO61   | 212     | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO61. |
| GPIO12   | 213     | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO12. |
| GPO13    | 214     | I/O <sub>PU</sub> | General Purpose Output Interfaces O13.        |
| GPIO23   | 215     | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO23. |
| GPO24    | 216     | I/O <sub>PU</sub> | General Purpose Output Interfaces O24.        |
| GPIO45   | 3       | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO45. |
| GPO46    | 4       | I/O <sub>PU</sub> | General Purpose Output Interfaces O46.        |
| GPIO47   | 5       | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO47. |
| GPO48    | 6       | I/O <sub>PU</sub> | General Purpose Output Interfaces O48.        |
| GPIO49   | 7       | I/O <sub>PU</sub> | General Purpose Input/Output Interfaces IO49. |
| GPO52    | 8       | I/O <sub>PU</sub> | General Purpose Output Interfaces O52.        |

#### 3. Shared I/O pin Functions

Here list functions which share the I/O pin with GPIO function. GPIO and these functions can not be used simultaneously. Here list the register how to enable/disable these functions.

Table 2. LED IO Enable Register

REGISTER ADDRESS: 0xBB023014

| Register         | Description                | Bit position |
|------------------|----------------------------|--------------|
| SERI_LED_EN      | enable serial LED          | 17           |
|                  | 0b0: disable serial LED IO |              |
|                  | 0b1: enable serial LED IO  |              |
| LEDn_EN (n=0~16) | enable LEDn                | 0~16         |
|                  | 0b0: disable LEDn IO       |              |
|                  | 0b1: enable LEDn IO        |              |

Table 3. MISC IO Enable Register

REGISTER ADDRESS: 0xBB023018

| Register           | Description                   | Bit position |
|--------------------|-------------------------------|--------------|
| UART1_TX_EN        | 0b0: disable                  | 26           |
|                    | 0b1: enable                   |              |
| EXT_INTRPT_EN      | 0b0: disable                  | 21           |
|                    | 0b1: enable                   |              |
| OE_MODULE_TX_SD_EN | For PON OE module TX_SD input | 19           |

Single chip PON 2 Rev.1.0.0



|                  | 0b0: disable        |      |
|------------------|---------------------|------|
|                  | 0b1: enable         |      |
| VOIP_SLIC_PCM_EN | 0b0: disable        | 18   |
|                  | 0b1: enable         |      |
| VOIP_SLIC_SPI_EN | 0b0: disable        | 17   |
|                  | 0b1: enable         |      |
| VOIP_SLIC_ZSI_EN | 0b0: disable        | 16   |
|                  | 0b1: enable         |      |
| VOIP_SLIC_ISI_EN | 0b0: disable        | 15   |
|                  | 0b1: enable         |      |
| I2C1_EN          | 0b0: disable        | 14   |
|                  | 0b1: enable         |      |
| I2C0_EN          | 0b0: disable        | 13   |
|                  | 0b1: enable         |      |
| INTRPT1_EN       | 0b0: disable        | 12   |
|                  | 0b1: enable         |      |
| INTRPT2_EN       | 0b0: disable        | 11   |
|                  | 0b1: enable         |      |
| MDX_M_EN         | For mdc/mdio master | 10:9 |
|                  | 0b0: disable        |      |
|                  | 0b1: enable         |      |
| UART0_TX_EN      | 0b0: disable        | 5    |
|                  | 0b1: enable         |      |
| UART1_RX_EN      | 0b0: disable        | 4    |
|                  | 0b1: enable         |      |
| UART0_RX_EN      | 0b0: disable        | 3    |
|                  | 0b1: enable         |      |

Table 4. EJTAG IO Enable Register

REGISTER ADDRESS: 0xBB000194

| Register  | Description                                    | Bit position |
|-----------|------------------------------------------------|--------------|
| DIS_3171G | Enable / Disable JTAG interface 0: Enable JTAG | 9            |
|           | 1: Disable JTAG                                |              |

Table 5. RGMII IO Enable Register

REGISTER ADDRESS: 0xBB00014C

| Register | Description                     | Bit position |
|----------|---------------------------------|--------------|
| MODE EXT | 0000:Disable                    | 3:0          |
|          | 0001:EXT MAC with RGMII         |              |
|          | 0010:EXT MAC with MII MAC mode  |              |
|          | 0011:EXT MAC with MII PHY mode  |              |
|          | 0100:EXT MAC with TMII MAC mode |              |
|          | 0101:EXT MAC with TMII PHY mode |              |
|          | 0110:Disable (same as 0000)     |              |
|          | 0111:EXT MAC with RMII MAC mode |              |
|          | 1000:EXT MAC with RMII PHY mode |              |



#### 3.1. Strap PIN

The pin name which prefix is "GPO" are strap pins. The I/O pin using as trapping pin would only be using as "output PIN".

#### 3.2. Parallel LED

Parallel LED function may occupy some GPIO pins. Here list parallel led occupied pins.

Table 6. Parallel LED Pins

| Pin Name  | Decoviration                                       |
|-----------|----------------------------------------------------|
| Pin Name  | Description                                        |
|           |                                                    |
| LED0/     | LED0 Output Signal.                                |
| GPO52/    | LED indicates information is defined by register.  |
| UTXD0     |                                                    |
| LED1/     | LED1 Output Signal.                                |
| GPIO49/   | LED indicates information is defined by register.  |
| URXD0     |                                                    |
| LED2/     | LED2 Output Signal.                                |
| GPO48/    | LED2 indicates information is defined by register. |
| JTAG_nRST |                                                    |
| LED3/     | LED3 Output Signal.                                |
| GPIO47    | LED3 indicates information is defined by register. |
| LED4/     | LED4 Output Signal.                                |
| GPO46/    | LED4 indicates information is defined by register. |
| JTAG_CK   | , ,                                                |
| LED5/     | LED5 Output Signal.                                |
| GPIO45    | LED5 indicates information is defined by register. |
| LED6/     | LED6 Output Signal.                                |
| GPO24/    | LED6 indicates information is defined by register. |
| URXD1/    | , ,                                                |
| DDR_TYPE_ |                                                    |
| FREQ[0]   |                                                    |
| LED7/     | LED7 Output Signal.                                |
| GPIO23/   | LED7 indicates information is defined by register. |
| INT1      |                                                    |
| LED8/     | LED8 Output Signal.                                |
| GPO13/    | LED8 indicates information is defined by register. |
| UTXD1/    |                                                    |
| BTUP_TYP  |                                                    |
| LED9/     | LED9 Output Signal.                                |
| GPIO12/   | LED9 indicates information is defined by register. |
| INTO/     |                                                    |
| JTAG_TDI  |                                                    |
| LED10/    | LED Output Signal.                                 |
| GPIO61/   | LED indicates information is defined by register.  |
| SDA1/     |                                                    |
| MDIO      |                                                    |



| Pin Name  | Description                                         |
|-----------|-----------------------------------------------------|
|           |                                                     |
| LED11/    | LED9 Output Signal.                                 |
| GPO60/    | LED9 indicates information is defined by register.  |
| SCK1/     |                                                     |
| MDC       |                                                     |
| LED12/    | LED12 Output Signal.                                |
| GPIO59/   | LED12 indicates information is defined by register. |
| SLED_DA/  |                                                     |
| JTAG_TMS  |                                                     |
| LED13/    | LED13 Output Signal.                                |
| GPO58/    | LED13 indicates information is defined by register. |
| SLED_CK/  |                                                     |
| JTAG_TDO/ |                                                     |
| DIS_JTAG  |                                                     |
| LED15     | LED15 Output Signal.                                |
|           | LED15 indicates information is defined by register. |
| LED16     | LED16 Output Signal.                                |
|           | LED16 indicates information is defined by register. |

#### 3.3. Serial LED

Serial LED function may occupy some GPIO pins. Here list serial led occupied pins.

Pin Name

SLED\_CK/
GPO58/LED13/
JTAG\_TDO/
DIS\_JTAG

SLED\_DA/
GPIO59/
LED12/
JTAG\_TMS

Description

Serial LED Output Signal Clock.

Serial LED Output Signal Data.

Table 7. Serial LED Pins

#### 3.4. NAND Flash

The NAND flash I/O is decided by trapping. When NAND enabled some GPIO pins will be occupied by NAND flash. Here list NAND flash occupied pins.

Single chip PON 5 Rev.1.0.0



Table 8. NAND SPI Flash Control Pins

| Pin Name     | Description                                                                                                                                 |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|              |                                                                                                                                             |  |  |
| nMCS/        | CHIP Select                                                                                                                                 |  |  |
| SPIF_nCS/    | The nMCS input is the device selection control. When the device is in                                                                       |  |  |
| NAFC_RC[1]   | the Busy state, CE high is ignored, and the device does not return to                                                                       |  |  |
|              | standby mode in program or erase operation.                                                                                                 |  |  |
| nFWE/        | WRITE ENABLE                                                                                                                                |  |  |
| SPIF_CLK/    | The nFWE input controls writes to the I/O port. Commands, address                                                                           |  |  |
| SPIF4BEN     | and data are latched on the rising edge of the WE pulse.                                                                                    |  |  |
| ALE/         | ADDRESS LATCH ENABLE                                                                                                                        |  |  |
| GPO50/       | The ALE input controls the activating path for address to the internal                                                                      |  |  |
| NAF_AC[0]    | address registers. Addresses are latched on the rising edge of WE                                                                           |  |  |
| CV EV        | with ALE high.                                                                                                                              |  |  |
| CLE/         | COMMAND LATCH ENABLE                                                                                                                        |  |  |
| GPO51/       | The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the       |  |  |
| NAF_AC[1]    | command register through the I/O ports on the rising edge of the WE                                                                         |  |  |
|              | signal.                                                                                                                                     |  |  |
| nFRE/        | READ ENABLE                                                                                                                                 |  |  |
| GPO53/       | The nFRE input is the serial data-out control, and when active drives                                                                       |  |  |
| NAFC_RC[0]   | the data onto the I/O bus. Data is valid tREA after the falling edge of                                                                     |  |  |
| ,            | RE which also increments the internal column address counter by                                                                             |  |  |
|              | one.                                                                                                                                        |  |  |
| RDY_BSY/     | READY/BUSY OUTPUT                                                                                                                           |  |  |
| GPIO54       | The RDY_BSY output indicates the status of the device operation.                                                                            |  |  |
| _            | When low, it indicates that a program, erase or random read operation                                                                       |  |  |
|              | is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is |  |  |
|              | deselected or when outputs are disabled.                                                                                                    |  |  |
|              | R/B can simply wired-or together.                                                                                                           |  |  |
| SIO7/GPIO41  | DATA INPUTS/OUTPUTS                                                                                                                         |  |  |
| SIO6/GPIO42  | The I/O pins are used to input command, address and data, and to                                                                            |  |  |
| SIO5/GPIO43  | output data during read operations. The I/O pins float to high-z when                                                                       |  |  |
| SIO4/GPIO44  | the chip is deselected or when the outputs are disabled.                                                                                    |  |  |
| SIO3/SPIF_D2 |                                                                                                                                             |  |  |
| SIO2/SPIF_D1 |                                                                                                                                             |  |  |
| SIO1/SPIF_D0 |                                                                                                                                             |  |  |
| SIO0/SPIF_D3 |                                                                                                                                             |  |  |

#### 3.5. **UART**

UART function may occupy some GPIO pins. Here list UART occupied pins.



Table 9. UART Pins

| Pin Name     | Description                                                         |  |  |
|--------------|---------------------------------------------------------------------|--|--|
| UTXD0/       | Data Transmit Serial Output of UART0.                               |  |  |
| GPO52/       | Data Transmit Serial Output of CARTO.                               |  |  |
| LED0/        |                                                                     |  |  |
| RESERVED     |                                                                     |  |  |
| URXD0/       | Data Receive Serial Input of UART0.                                 |  |  |
| GPIO49/      | _                                                                   |  |  |
| LED1         | Note: This pin must be pulled low via an external 4.7k ohm when the |  |  |
|              | UART interface enabled.                                             |  |  |
| UTXD1/       | Data Transmit Serial Output of UART1.                               |  |  |
| GPO13/       |                                                                     |  |  |
| LED8/        |                                                                     |  |  |
| BTUP_TYP     |                                                                     |  |  |
| URXD1/       | Data Receive Serial Input of UART1.                                 |  |  |
| GPO24/       |                                                                     |  |  |
| LED6/        | Note: This pin must be pulled low via an external 4.7k ohm when the |  |  |
| DDR_TYPE_FRE | UART interface enabled.                                             |  |  |
| Q[0]         |                                                                     |  |  |

#### 3.6. JTAG

JTAG function may occupy some GPIO pins. Here list JTAG occupied pins.

Table 10. JTAG Pins

| Pin Name   | Description            |
|------------|------------------------|
|            |                        |
| JTAG_CK/   | JTAG Test Clock.       |
| GPO46/     |                        |
| LED4       |                        |
| JTAG_TMS/  | JTAG Test Mode Select. |
| GPIO59/    |                        |
| LED12/     |                        |
| SLED_DA    |                        |
| JTAG_TDO/  | JTAG Test Data Output. |
| GPO58/     |                        |
| LED13/     |                        |
| SLED_CK/   |                        |
| DIS_JTAG   |                        |
| JTAG_TDI/  | JTAG Test Data In.     |
| GPIO12/    |                        |
| LED9/      |                        |
| INT0       |                        |
| JTAG_nRST/ | JTAG Test Reset.       |
| GPO48/     |                        |
| LED2       |                        |



#### 3.7. VoIP

Table 11. VOIP Shared I/O Pin Mapping

| GPIO   | SPI+PCM      | ZSI               | ISI        |  |
|--------|--------------|-------------------|------------|--|
| GPIO31 | SLICSPI_nCS1 | -                 | -          |  |
| GPO27  | SLICPCM_CLK  | ZPAPCK            | -          |  |
| GPO29  | SLICSPI_MOSI | ICSPI_MOSI Z0MOSI |            |  |
| GPIO28 | SLICSPI_MISO | Z0MISO            | MSIF0_PSDI |  |
| GPO25  | SLICSPI_CLK  | -                 | MSI_CLK24M |  |
| GPO26  | SLICPCM_FS   | Z0SYNC            | -          |  |
| GPO33  | SLICPCM_TXD  | Z1MOSI            | MSIF1_PSDO |  |
| GPIO32 | SLICPCM_RXD  | M_RXD Z1MISO      |            |  |
| GPIO30 | SLICSPI_nCS0 | Z1SYNC            | -          |  |

#### 3.8. MDC/MDIO

Table 12. MDIO I/O Pins

| Pin Name | Description |  |  |
|----------|-------------|--|--|
| GPO60    | MDC         |  |  |
| GPIO61   | MDIO        |  |  |

#### 3.9. PON OE Input

Table 13. PON OE Module Input I/O Pins

| Pin Name | Description         |  |
|----------|---------------------|--|
|          |                     |  |
| GPIO35   | PON OE module TX_SD |  |

#### 3.10. Interrupt PIN

Table 14. Interrupt I/O Pins

| Pin Name | Description           |  |
|----------|-----------------------|--|
|          |                       |  |
| GPIO12   | Interrupt 0 input pin |  |
| GPIO23   | Interrupt 1 input pin |  |



#### 3.11. General Purpose Interfaces

The RTL9607 supports multi-function General Purpose Interfaces that can be configured as extra interfaces of Extension or other Digital I/O interfaces. The RTL9607 supports one extension interface for connecting with an external PHY, or MAC in specific applications. The extension interface support RGMII, (T)MII MAC mode, (T)MII PHY mode, RMII clock in mode, or RMII clock out mode via register configuration. The General Purpose Interface also could be configured to General Purpose Input/Output Interfaces when the GMII interface is disabled.

| GPIO             | RGMII Mode               | (T)MII<br>MAC Mode       | (T)MII<br>PHY Mode       | RMII<br>Clock In mode    | RMII<br>Clock Out mode  |
|------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|
| GPIO11           | RG_TXCLK<br>(Output)     | MM_TXCLK<br>(Input)      | MP_RXCLK<br>(Output)     | RMM_CLK<br>(Input)       | RMM_CLK<br>(Output)     |
| GPIO10           | RG_TXCTL<br>(Output)     | MM_TXEN (Output)         | MP_RXDV<br>(Output)      | RMM_TXEN (Output)        | RMM_TXEN (Output)       |
| GPIO6<br>GPIO7   | RG_TXD [3:2]<br>(Output) | MM_TXD [3:2]<br>(Output) | MP_RXD [3:2]<br>(Output) | -                        | -                       |
| GPIO8<br>GPIO9   | RG_TXD [1:0]<br>(Output) | MM_TXD [1:0]<br>(Output) | MP_RXD [1:0]<br>(Output) | RMM_TXD[1:0]<br>(Output) | RMM_TXD[1:0] (Output)   |
| GPIO15           | RG_RXCLK<br>(Input)      | MM_RXCLK<br>(Input)      | MP_TXCLK<br>(Input)      | UUY,                     | - 11110                 |
| GPIO16           | RG_RXCTL (Input)         | MM_RXDV<br>(Input)       | MP_TXEN<br>(Input)       | RMM_CRS_DV<br>(Input)    | RMM_CRS_DV (Input)      |
| GPIO20<br>GPIO19 | RG_RXD [3:2]<br>(Input)  | MM_RXD [3:2]<br>(Input)  | MP_TXD [3:2]<br>(Input)  | -                        | -                       |
| GPIO18<br>GPIO17 | RG_RXD [1:0]<br>(Input)  | MM_RXD [1:0]<br>(Input)  | MP_TXD [1:0]<br>(Input)  | RMM_RXD[1:0]<br>(Input)  | RMM_RXD[1:0]<br>(Input) |
| GPIO0            | -                        | MP_CRS                   | _                        | -                        | -                       |

Table 15. General Purpose Interfaces Pin Definitions

#### **4. API**

Realtek API provides a series of interface to let users setup the GPIO without writing register and table directly. This section will discuss these APIs.

#### 4.1. Set GPIO Mode

The *rtk\_gpio\_mode\_set* API will set GPIO mode. The GPIO mode would be GPIO\_INPUT/GPIO\_OUTPUT.

Example:



```
/*
    Set GPIO10 to output mode
*/
int32 ret ;
if((ret= rtk_gpio_mode_set (10,GPIO_OUTPUT))) != RT_ERR_OK)
{
    return ret;
}
```

#### 4.2. Enable GPIO PIN

The rtk \_gpio\_state\_set API would enable GPIO function for given GPIO id.

Example:

```
/* Enable GPIO10 */
int32 ret;
if((ret= rtk _gpio_state_set (10,ENABLED)) != RT_ERR_OK)
    return ret;
```

#### 4.3. Get GPIO Input Value

The *rtk\_gpio\_databit\_get* API would get the gpio pin input value.

Example:

```
/*
  get input value from GPIO pin 10
*/
unit32 data;
int32 ret;

if((ret= rtk_gpio_databit_get (10, &data)) != RT_ERR_OK)
  return ret;
```



#### 4.4. Get GPIO Output Value

The *rtk\_gpio\_databit\_set* API would set the gpio pin output value.

Example:

```
/*
   Set GPIO pin 10 output value to 1
*/
unit32 data;
int32 ret;

Data =1;
if((ret= rtk_gpio_databit_set (10, data)) != RT_ERR_OK)
   return ret;
```

# for Loso Technology, Inc



# RealteK CONFIDENTIAL for Loso Technology, Inc

Realtek Semiconductor Corp.

Headquarters

No. 2, Innovation Road II, Hsinchu Science Park,

Hsinchu 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com