# Principles of Computer Architecture

**CSE 240A**Fall 2024

Hadi Esmaeilzadeh

hadi@ucsd.edu

**University of California, San Diego** 





### Processor Cheat Sheet

#### The Processor: Datapath & Control

- We're ready to look at an implementation of MIPS simplified to contain only:
  - arithmetic-logical instructions: add, sub, and, or, slt
  - arithmetic-logical instructions with immediates: addi, subi, andi, ori, slt
  - memory-reference instructions: lw, sw
  - control flow instructions: beq, jr, j, jal
- Generic Implementation:
  - use the program counter (PC) to supply instruction address
  - get the instruction from memory
  - read registers
  - use the instruction to decide exactly what to do
- Two sets of registers
  - Architecturally visible: PC, Reg File
  - Architecturally invisible: Multi-cycle physical registers, Pipe registers

#### The MIPS Instruction Formats

• All MIPS instructions are 32 bits long. The three instruction formats:



#### The MIPS Subset

- R-type
  - add rd, rs, rt
  - sub, and, or, slt
  - 6 bits 5 bits
  - jr rs => Function Call / Function Call Return: jr \$ra = jr \$r31

rs

26

op

LOAD and STORE

• lw rt, rs, imm16

• sw rt, rs, imm16

| 31 | . 26   | 21     | 16     | 0         |
|----|--------|--------|--------|-----------|
|    | op     | rs     | rt     | immediate |
|    | 6 bits | 5 bits | 5 bits | 16 bits   |

16

rt

5 bits

11

rd

5 bits

6

funct

6 bits

shamt

5 bits

26 21

• BRANCH:

• beg rs, rt, imm16

16 displacement rt op rs 5 bits 6 bits 5 bits 16 bits

- JUMP
  - j label
  - jal label => Function call

| Category   | Instr            | Op Code  | Example              | Meaning                              |
|------------|------------------|----------|----------------------|--------------------------------------|
| Arithmetic | add              | 0 and 32 | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3                   |
| (R format) | subtract         | 0 and 34 | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3                   |
| Data       | load word        | 35       | lw \$s1, 100(\$s2)   | \$s1 = Memory(\$s2+100)              |
| transfer   | store word       | 43       | sw \$s1, 100(\$s2)   | Memory(\$s2+100) = \$s1              |
| (I format) | load byte        | 32       | lb \$s1, 101(\$s2)   | \$s1 = Memory(\$s2+101)              |
| ,          | store byte       | 40       | sb \$s1, 101(\$s2)   | Memory(\$s2+101) = \$s1              |
| Cond.      | br on equal      | 4        | beq \$s1, \$s2, L    | if (\$s1==\$s2) go to L              |
| Branch     | br on not equal  | 5        | bne \$s1, \$s2, L    | if (\$s1 !=\$s2) go to L             |
|            | set on less than | 0 and 42 | slt \$s1, \$s2, \$s3 | if (\$s2<\$s3) \$s1=1 else<br>\$s1=0 |
| Uncond.    | jump             | 2        | j <b>2</b> 500       | go to 10000                          |
| Jump       | jump register    | 0 and 8  | jr \$t1              | go to \$t1                           |
|            | jump and link    | 3        | jal (2500)           | go to 10000 \$ra=PC+4                |

\$ra is the Return Address register, which is R31

#### Namesapce Data Transfer Language

• is a mechanism for describing the movement and manipulation of data between storage elements:

```
R[3] <- R[5] + R[7]

PC <- PC + 4 + R[5]

R[rd] <- R[rs] + R[rt]

R[rt] <- Mem[R[rs] + immed]
```

# First Step: Namespace Data Transfer Language Implementation (Single Cycle)

```
• arithmetic-logical instructions:
   add, sub, and, or, slt
    - PC <- PC + 4
    - RegFile[rd] <- RegFile[rs] + RegFile[rt]</pre>
 arithmetic-logical instructions with immediates:
   addi, subi, andi, ori, slt
    - PC <- PC + 4
    - RegFile[rt] <- RegFile[rs] + sign ext(imm)</pre>
  memory-reference instructions: lw, sw
    - PC <- PC + 4
    - RegFile[rt] <- Mem[rs + sign ext(imm)]</pre>
    - Mem[rs + sign ext(imm)] <= RegFile[rt]</pre>
• control flow instructions: beg/bne
    - if (rs ==/!= rt) {PC <- PC + sign ext(imm << 2)} else {PC <- PC + 4}
  jump instructions:
    - jr : PC <- RegFile[rs]</pre>
    - j: PC <- {PC[31:28], target address << 2}</pre>
    jal
    - RegFile[31] <- PC + 4 // $r31 = $ra = return address register
    - PC <- {PC[31:28], target address << 2}</pre>
```



#### MIPS operands

| Name::                 | Example                       | Comments                                                                    |
|------------------------|-------------------------------|-----------------------------------------------------------------------------|
|                        | \$s0-\$s7, \$t0-\$t9, \$zero, | Fast locations for data. In MIPS, data must be in registers to perform      |
| 32 registers           | \$a0-\$a3, \$v0-\$v1, \$gp,   | arithmetic. MIPS register \$zero always equals 0. Register \$at is          |
|                        | \$fp, \$sp, \$ra, \$at        | reserved for the assembler to handle large constants.                       |
|                        | Memory[0],                    | Accessed only by data transfer instructions. MIPS uses byte addresses, so   |
| 2 <sup>30</sup> memory | Memory[4],,                   | sequential words differ by 4. Memory holds data structures, such as arrays, |
| words                  | Memory[4294967292]            | and spilled registers, such as those saved on procedure calls.              |

#### MIPS assembly language

| <u>.</u>      |                         |                      |                                                        |                                   |
|---------------|-------------------------|----------------------|--------------------------------------------------------|-----------------------------------|
| Category      | Instruction             | Example              |                                                        | Comments                          |
|               | add                     | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3                                     | Three operands; data in registers |
| Arithmetic    | subtract                | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3                                     | Three operands; data in registers |
|               | add immediate           | addi \$s1, \$s2, 100 | \$s1 = \$s2 + 100                                      | Used to add constants             |
|               | load word               | lw \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100]                              | Word from memory to register      |
|               | store word              | sw \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                              | Word from register to memory      |
| Data transfer | load byte               | lb \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100]                              | Byte from memory to register      |
|               | store byte              | sb \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                              | Byte from register to memory      |
|               | load upper<br>immediate | lui \$s1, 100        | \$s1 = 100 * 2 <sup>16</sup>                           | Loads constant in upper 16 bits   |
|               | branch on equal         | beq \$s1, \$s2, 25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100                | Equal test; PC-relative branch    |
| Conditional   | branch on not equa      | bne \$s1, \$s2, 25   | if (\$s1 != \$s2) go to<br>PC + 4 + 100                | Not equal test; PC-relative       |
| branch        | set on less than        | slt \$s1, \$s2, \$s3 | <pre>if (\$s2 &lt; \$s3) \$s1 = 1; else \$s1 = 0</pre> | Compare less than; for beq, bne   |
|               | set less than immediate | slti \$s1, \$s2, 100 | <pre>if (\$s2 &lt; 100) \$s1 = 1; else \$s1 = 0</pre>  | Compare less than constant        |
|               | jump                    | j 2500               | go to 10000                                            | Jump to target address            |
| Uncondi-      | jump register           | jr \$ra              | go to \$ra                                             | For switch, procedure return      |
| tional jump   | jump and link           | jal 2500             | \$ra = PC + 4; go to 10000                             | For procedure call                |

#### Putting it All Together: A Single Cycle Datapath

We have everything except control signals













# Single Cycle

| en antique de la company d | at nearly ship the second control of the second | СРІ | СТ |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|----|
| Single Cycle                                                                                                   |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |
|                                                                                                                |                                                                                                                |     |    |

#### Why a Multiple Clock Cycle CPU?

- The problem => single-cycle cpu has a cycle time long enough to complete the longest instruction in the machine
- The solution => break up execution into smaller tasks, each task taking a cycle, different instructions requiring different numbers of cycles or tasks
- Other advantages => reuse of functional units (e.g., ALU, memory)



# Breaking Execution Into Clock Cycles

- Introduces extra registers when:
  - signal is computed in one clock cycle and used in another, AND
  - the inputs to the functional block that outputs this signal can change before the signal is written into a state element.
- The goal is to balance the amount of work done each cycle.
- Significantly complicates control. Why?

# Multi-cycle Review: Breaking Execution Into Clock Cycles

- We will have five execution steps (not all instructions use all five)
  - fetch
  - decode & register fetch
  - execute
  - memory access
  - write-back

### Cutting up Single Cycle



#### Multicycle datapath



Intermediate latches.

One ALU

One memory (can we do self-modifying code?)



#### Summary of execution steps

We can use Namespace Data Transfer Language to describe these steps

| Step                                              | R-type                                                                                 | Memory                                     | Branch                   |  |
|---------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------|--------------------------|--|
| Instruction Fetch                                 | IR = Mem[PC]<br>PC = PC + 4                                                            |                                            |                          |  |
| Instruction Decode/<br>register fetch             | A = Reg[IR[25-21]]<br>B = Reg[IR[20-16]]<br>ALUout = PC + (sign-extend(IR[15-0]) << 2) |                                            |                          |  |
| Execution, address computation, branch completion | ALUout = A op B                                                                        | ALUout = A + sign-<br>extend(IR[15-0])     | if (A==B) then PC=ALUout |  |
| Memory access or R-<br>type completion            | Reg[IR[15-11]] =<br>ALUout                                                             | memory-data = Mem[ALUout] or Mem[ALUout]=B |                          |  |
| Write-back                                        |                                                                                        | Reg[IR[20-16]] =<br>memory-data            |                          |  |



### Single Cycle vs. Multi-cycle

| el Sambourie de l'estre de la serie de serie de la many de la Maria de Recolós de serie de la manifesticidad d | e isologik poolistis petramakinistal lakiristan mpanjunin likerinis aktronist sepetram mpanjunin likerini saknoolistis | СРІ | CT |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|----|
| Single Cycle                                                                                                   |                                                                                                                        |     |    |
|                                                                                                                |                                                                                                                        |     |    |
|                                                                                                                |                                                                                                                        |     |    |
| Multi-cycle                                                                                                    |                                                                                                                        |     |    |
| lw                                                                                                             |                                                                                                                        |     |    |
| SW                                                                                                             |                                                                                                                        |     |    |
| beq                                                                                                            |                                                                                                                        |     |    |
| beq<br>r-type                                                                                                  |                                                                                                                        |     |    |
|                                                                                                                |                                                                                                                        |     |    |

| IF = 200ps |
|------------|
| ID = 200ps |
| EX = 200ps |
| M = 200ps  |
| WB = 200ps |
|            |

A coworker at MIPS told you she thinks she can improve the MIPS single cycle processor performance. She tells you that she wants to remove base+displacement memory addressing and replace it with register direct addressing since only 10% of instructions are memory instructions which use a non-zero displacement.

Your coworker asks you whether or not this would be a good idea. You say? (Hint. Think about implications to the ISA as well as hardware)

| Selection | Good idea? | Reason                                                                          |
|-----------|------------|---------------------------------------------------------------------------------|
| A         | Yes        | IC stays the same. CPI stays the same. CT decreases (20%)                       |
| В         | Yes        | IC increases by $\sim 10\%$ . CPI stays the same. CT decreases (20%)            |
| С         | No         | IC stays the same. CPI stays the same. CT increases (20%)                       |
| D         | No         | IC increases by $\sim 10\%$ . CPI stays the same. CT stays the same.            |
| Е         | No         | IC stays the same. CPI stays the same. CT stays the same. Complexity increases. |



# What type of processor encouraged having many different CISC instructions?

|   | Processor Type | Best explanation                                                                                                   |
|---|----------------|--------------------------------------------------------------------------------------------------------------------|
| Α | Single-Cycle   | Specialized CISC instructions improved performance                                                                 |
| В | Single-Cycle   | The specialized nature of CISC instructions meant a variety of instructions were needed just to perform most tasks |
| С | Multi-Cycle    | Specialized CISC instructions improved performance                                                                 |
| D | Multi-Cycle    | The specialized nature of CISC instructions meant a variety of instructions were needed just to perform most tasks |
| Е | Pipeline       | Specialized CISC instructions improved performance                                                                 |

Suppose you work on an embedded *multi-cycle MIPS32 processor* and your software team tells you that every program which executes has to go through memory and zero 1k bytes of data fairly often (averages 10% of ET). You realize you could just have a single instruction do this called zero1k (rs) which does:

M[rs] = 0 ... M[rs+1020] = 0.

Your coworker thinks you are crazy. You reply?

| Selection | Crazy? | Reason                                                                                              |
|-----------|--------|-----------------------------------------------------------------------------------------------------|
| А         | Yes    | The complexity of such an instruction combined with no performance gain is just silly.              |
| В         | Yes    | The complexity of such an instruction combined with minimal performance gain (<5%) is not worth it. |
| C         | No     | The minimal performance gains (<5%) still rationalize this simple instruction.                      |
| D         | No     | The significant performance gains (>5%) clearly rationalize this complex instruction.               |
| Е         | Maybe  | None of the above.                                                                                  |









## **ALU Control SIGNALS**

#### Full ALU

Consolidate to 3 wires since Binvert and CIn are always the same



#### ALU control bits

• Recall: 5-function ALU

Opcode (31-26) Function code (5-0)

| ALU control input | Function | Operations  |
|-------------------|----------|-------------|
| 000               | And      | and         |
| 001               | Or       | or          |
| 010               | Add      | add, Iw, sw |
| 110               | Subtract | sub, beq    |
| 111               | Slt      | slt         |

- based on Opcode (31-26) and Function code (5-0) from instruction
- ALU doesn't need to know all opcodes--we will summarize opcode with ALUOp (2 bits):



#### Generating ALU control

| Instruction opcode | ALUOp | Instruction operation | Function<br>code | Desired<br>ALU<br>action | ALU<br>control<br>input |
|--------------------|-------|-----------------------|------------------|--------------------------|-------------------------|
| lw                 | 00    | load word             | XXXXXX           | add                      | 010                     |
| SW                 | 00    | store word            | XXXXXX           | add                      | 010                     |
| beq                | 01    | branch eq             | XXXXXX           | subtract                 | 110                     |
| R-type             | 10    | add                   | 100000           | add                      | 010                     |
| R-type             | 10    | subtract              | 100010           | subtract                 | 110                     |
| R-type             | 10    | AND                   | 100100           | and                      | 000                     |
| R-type             | 10    | OR                    | 100101           | or                       | 001                     |
| R-type             | 10    | slt                   | 101010           | slt                      | 111                     |

Essentially a truth table, and we can design logic to do this.