# آشنایی با نحوه عملکرد pها

مطالعه موردي Z80

Dr. Aref Karimiafshar A.karimiafshar@ec.iut.ac.ir



میکروپروسسور Z80

- By Zilog
- 1976
- Enhancement of the Intel 8080
- Used mainly at embedded systems
  - Also, desktop and home computers
    - from the 1970s to the mid-1980s.
- Designed by
  - Federico Faggin and Masatoshi Shima





At Intel led the work on the Intel 4004, the 8080 and several other ICs

# میکروپروسسور Z80

- 8-bit microprocessor
- Instruction set is binary compatible with Intel 8080
  - most 8080 code would run unmodified on the Z80
- groups instructions into the following categories:
  - Load and Exchange
  - Block Transfer and Search
  - Arithmetic and Logical
  - Rotate and Shift
  - Bit Manipulation (set, reset, test)
  - Jump, Call and Return
  - Input/Output
  - Basic CPU Control

No explicit multiply instructions are available in the original Z80

# میکروپروسسور 280



Hitachi HD64180



Toshiba TMPZ84C015



Zilog Z180



# معماری Z80



# معماری Z80

Main Register Set

Alternate Register Set

| Accumulator | Flags | Accumulator | Flags |                        |
|-------------|-------|-------------|-------|------------------------|
| Α           | F     | Α'          | F'    |                        |
| В           | С     | В'          | В'    | General                |
| D           | E     | D'          | E'    | > Purpose<br>Registers |
| Н           | L     | Н'          | L'    | Registers              |

| Interrupt Vector | Memory Refresh |
|------------------|----------------|
| 1                | R              |
| Index Register   | IX             |
| Index Register   | IY             |
| Stack Pointer    | SP             |
| Program Counter  | · PC           |

Special Purpose Registers

#### Accumulator

The accumulator is an 8-bit register that is part of the Arithmetic/Logic unit (ALU) and is also identified as register A. This register is used to store 8-bit data and to perform arithmetic and logic operations. The result of an operation performed in the ALU is also stored in the accumulator. For example, in an 8-bit addition, the instruction ADD always assumes that one of the numbers is the byte in the accumulator, and the result of the addition is stored in the accumulator by replacing the previous byte.

| Accumulator A      | Flags F          |
|--------------------|------------------|
| В                  | С                |
| D                  | E                |
| Н                  | L                |
| Index Re           | egister IX       |
| Index Re           | egister IY       |
| Stack Po           | ointer SP        |
| Program C          | Counter PC       |
| Interrupt Vector I | Memory Refresh R |

| Alternate R    | legisters |
|----------------|-----------|
| Accumulator A' | Flags F'  |
| B'             | C′        |
| D'             | E'        |
| H'             | L'        |

## Flag Registers

| $\mathbf{D}_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----------------|-------|-------|-------|-------|-------|-------|-------|
| S              | z     |       | Н     |       | P/V   | N     | С     |

S = Sign

P/V = Parity/Overflow

Z = Zero

N = Add/Subtract

H = Half-Carry

C = Carry

## **General Purpose Registers**

The Z80 microprocessor has six programmable general-purpose registers named B, C, D, E, H, and L, as shown in Figure 3.1. These are 8-bit registers used for storing data during the program execution. They can be combined as register pairs—BC, DE, HL—to perform 16-bit operations or to hold memory addresses.

The programmer can use these registers to *load* or copy data. For example, the instruction LD B, C copies the data from register C into register B. Conceptually, these registers can be viewed as memory locations, except that they are built inside the microprocessor and identified by specific names. Some microprocessors do not have this type of register; instead, they use memory as their registers.

|                    |                  | Alternate R    | egisters |
|--------------------|------------------|----------------|----------|
| Accumulator A      | Flags F          | Accumulator A' | Flags F' |
| В                  | С                | В'             | C′       |
| D                  | Е                | D'             | E'       |
| Н                  | L                | H'             | L'       |
| Index Re           | egister IX       | 1              |          |
| Index R            | egister IY       |                |          |
| Stack P            | ointer SP        |                |          |
| Program Counter PC |                  |                |          |
| Interrupt Vector I | Memory Refresh R |                |          |

### **Alternate Registers**

In addition to the general-purpose registers, the Z80 includes a similar set of six alternate registers designated as B', C', D', E', H', and L'. These are 8-bit registers used for exchanging data with the general-purpose registers. They are not directly available to the programmer, except through the exchange instructions.

|                    |                  | Alternate R    | egisters |
|--------------------|------------------|----------------|----------|
| Accumulator A      | Flags F          | Accumulator A' | Flags F' |
| В                  | С                | B'             | C′       |
| D                  | Е                | D'             | E'       |
| Н                  | L                | H'             | L'       |
| Index R            | egister IX       |                |          |
| Index R            | egister IY       |                |          |
| Stack P            | ointer SP        |                |          |
| Program (          | Counter PC       |                |          |
| Interrupt Vector I | Memory Refresh R |                |          |

## **Index Registers**

The Z80 has two 16-bit index registers called IX and IY. Each register is used to specify a memory address by the 16-bit address it holds and a displacement count. For example, if the IX register holds 2050<sub>H</sub>, a higher memory address such as 2060<sub>H</sub> can be specified by adding the displacement count of 10<sub>H</sub>. Similarly, a lower memory address such as 2040<sub>H</sub> can be specified by adding the negative of 10<sub>H</sub> in 2's complement.

In addition to the index registers, the HL pair is frequently used as a memory pointer. Similarly, the BC and DE pairs can be used also as memory pointers in a limited way. However, no displacement byte can be added to the contents of these pairs.

|                    |                  |              | Alternate Re | egisters |
|--------------------|------------------|--------------|--------------|----------|
| Accumulator A      | Flags F          | Accumu       | lator A'     | Flags F' |
| В                  | С                | В            | ,            | C′       |
| D                  | Е                | D            | ,            | E'       |
| Н                  | L                | Н            |              | L'       |
| Index Re           | egister IX       | <del>\</del> |              |          |
| Index Re           | egister IY       |              |              |          |
| Stack Pointer SP   |                  |              |              |          |
| Program Counter PC |                  |              |              |          |
| Interrupt Vector I | Memory Refresh R |              |              |          |

## Stack Pointer (SP)

The stack pointer is also a 16-bit register used to point to the memory location called the **stack**. The stack is a defined area of memory locations in R/W memory, and the beginning of the stack is defined by loading a 16-bit address into the stack pointer.

|                                     |                  | Alternate R    | egisters |
|-------------------------------------|------------------|----------------|----------|
| Accumulator A                       | Flags F          | Accumulator A' | Flags F' |
| В                                   | С                | B'             | C′       |
| D                                   | Е                | D'             | E'       |
| Н                                   | L                | H'             | L'       |
| Index R                             | egister IX       |                |          |
| Index Register IY                   |                  |                |          |
| Stack Pointer SP Program Counter PC |                  |                |          |
|                                     |                  |                |          |
| Interrupt Vector I                  | Memory Refresh R |                |          |

## Program Counter (PC)

This register functions as a 16-bit counter. The microprocessor uses this register to sequence the execution of instructions. The program counter points to the memory address from which the next byte is to be fetched, and when the microprocessor places an address on the address bus to fetch the byte from memory, it then increments the program counter by one to point to the next memory location.

|                    |                  | Alternate R    | legisters |
|--------------------|------------------|----------------|-----------|
| Accumulator A      | Flags F          | Accumulator A' | Flags F'  |
| В                  | С                | B'             | C'        |
| D                  | Е                | D'             | E'        |
| Н                  | L                | H'             | L'        |
| Index Re           | egister IX       |                |           |
| Index Re           | egister IY       |                |           |
| Stack Pointer SP   |                  |                |           |
| Program (          | Counter PC       | ]              |           |
| Interrupt Vector I | Memory Refresh R | •              |           |

## Interrupt Vector Register (I)

This is an 8-bit register used in the interrupt process. When an external device interrupts the microprocessor with a request to do something else, the microprocessor should be directed to a 16-bit address in memory where it can find what to do next. The I register is used to store the high-order eight bits of the 16-bit address; the low-order eight bits must be supplied by the interrupting device.

|                                                                         |           | Alternate Re   | egisters |
|-------------------------------------------------------------------------|-----------|----------------|----------|
| Accumulator A                                                           | Flags F   | Accumulator A' | Flags F' |
| В                                                                       | С         | В'             | C′       |
| D                                                                       | Е         | D'             | E'       |
| Н                                                                       | L         | H'             | L'       |
| Index Reg                                                               | gister IX |                |          |
| Index Register IY                                                       |           |                |          |
| Stack Pointer SP Program Counter PC Interrupt Vector I Memory Refresh R |           |                |          |
|                                                                         |           |                |          |
|                                                                         |           |                |          |

## Memory Refresh Register (R)

The memory refresh register (R) is also an 8-bit register which is used as a 7-bit counter to provide an address of memory cells to be refreshed in dynamic memory.

|                                                                         |           | Alternate Re   | egisters |
|-------------------------------------------------------------------------|-----------|----------------|----------|
| Accumulator A                                                           | Flags F   | Accumulator A' | Flags F' |
| В                                                                       | c         | В'             | C′       |
| D                                                                       | E         | D'             | E'       |
| Н                                                                       | L         | H'             | L'       |
| Index Re                                                                | gister IX |                |          |
| Index Register IY                                                       |           |                |          |
| Stack Pointer SP Program Counter PC Interrupt Vector I Memory Refresh R |           |                |          |
|                                                                         |           |                |          |
|                                                                         |           | ]              |          |



## **Control Signals**

- M<sub>1</sub>—Machine Cycle One: This is an active low signal indicating that an opcode is being fetched from memory. This signal is also used in an interrupt operation to generate an interrupt acknowledge signal.
- ☐ MREQ—Memory Request: This is an active low tri-state line. This signal indicates that the address bus holds a valid address for a memory read or write operation.
- □ IORQ—I/O Request: This is an active low tri-state line. This signal indicates that the low-order address bus (A<sub>7</sub>-A<sub>0</sub>) holds a valid address for an I/O read or write operation. This signal is also generated for an interrupt operation.
- □ RD—Read: This is an active low tri-state line. This signal indicates that the microprocessor is ready to read data from memory or an I/O device. This signal should be used in conjunction with MREQ for the Memory Read (MEMRD) operation and with IORQ for the I/O Read (IORD) operation.
- □ WR—Write: This is an active low tri-state line. This signal indicates that the micro-processor has already placed a data byte on the data bus and is ready to write into memory or an I/O device. This signal should be used in conjunction with MREQ for the Memory Write (MEMWR) operation and with IORQ for the I/O Write (IOWR) operation.

### **External Requests**

- RESET—Reset: This is an active low signal used to reset the microprocessor. When RESET is activated, the program counter (PC), the interrupt register (I), and the memory refresh register (R) are all cleared to 0. During the reset time, the address bus and the data bus are in high impedance state, and all control signals become inactive. This signal also disables interrupt and refresh. The RESET signal can be initiated by an external key or switch and must be active at least for three clock periods to complete the reset operation.
- □ INT—Interrupt Request: This is an active low signal, initiated by an I/O device to interrupt the microprocessor operation. When the microprocessor accepts the interrupt request, it acknowledges by activating the IORQ signal during the M₁ cycle. The INT signal is maskable, meaning it can be disabled through a software instruction.
- □ NMI—Nonmaskable Interrupt: This is a nonmaskable interrupt; it cannot be disabled. It is activated by a negative edge-triggered signal from an external source. This signal is used primarily for implementing emergency procedures. There is no signal or pin to acknowledge this signal; it is accepted provided the Bus Request signal is inactive.

### **External Requests**

- BUSRQ—Bus Request: This is an active low signal initiated by external I/O devices such as the DMA (Direct Memory Access) controller. An I/O device can send a low signal to BUSRQ to request the use of the address bus, the data bus, and the control signals. The external device can use the buses, and when its operations are complete, it returns the control to the microprocessor. This signal is used primarily for the direct WAIT—Wait: This is an active low signal and can be used by memory or I/O devices to
- add clock cycles to extend the Z80 operations. This signal is used when the response time of memory or I/O devices is slower than that of the Z80. When this signal goes low, it indicates to the microprocessor that the addressed memory or I/O device is not yet ready for data transfer. As long as this signal is low, the Z80 keeps adding cycles to its operation.

\_

#### Bus Acknowledge and Special Signals

- BUSAK—Bus Acknowledge: This is an active low output signal initiated by the Z80 in response to the Bus Request signal. This signal indicates to the requesting device that the address bus, the data bus, and the control signals (RD, WR, MREQ, and IORQ) have entered into the high impedance state and can be used by the requesting device.
- □ HALT—Halt: This is an active low output signal used to indicate that the MPU has executed the HALT instruction.
- □ RFSH—Refresh: This is an active low signal indicating that the address bus A<sub>6</sub>-A<sub>0</sub> (low-order seven bits) holds a refresh address of dynamic memory; it should be used in conjunction with MREQ to refresh memory contents.

### Power and Frequency Signals

- □ φ—Clock: This pin is used to connect a single phase frequency source. The Z80 does not include a clock circuit on its chip; the circuit must be built separately.
- □ +5 V and GND—These pins are for a power supply and ground reference; the Z80 requires one +5 V power source.

#### Instructions

- 158 different instructions
  - Each instruction
    - Operation code
    - Operand
- Instruction
  - 1-Byte
  - Multi-byte
- No direct relationship
  - Between number of byte of instruction and number of operations

#### Instruction

#### OUT (10H), A

- $\square$  Byte 1: OUT  $\rightarrow$  This is the opcode to output data.
- $\Box$  Byte 2: (10H\*), A  $\rightarrow$  This is the operand to specify that the byte should be sent from the accumulator to Port 10<sub>H</sub>.

But the Z80 has to perform three operations: (1) read Byte 1 from memory, (2) read Byte 2 from memory, (3) send data to port 10<sub>H</sub>.

| Memory<br>Address | Machine<br>Code | Mnemonics          | Memory<br>Contents                |
|-------------------|-----------------|--------------------|-----------------------------------|
| 2050              | D3              | OUT (10H), A; 2050 | $11010011 = D3_{H}$               |
| 2051              | 10              | ; 2051             | $0\ 0\ 0\ 0\ 1\ 0\ 1\ 0 = 10_{H}$ |

#### Instruction

instructions are divided into a few basic operations called machine cycles, machine cycles are divided into precise system clock periods.

external communication functions

- 1. Memory Read and Write.
- 2. I/O Read and Write.
- 3. Request Acknowledge.

**Instruction cycle** is defined as the time required to complete the execution of an instruction. The Z80 instruction cycle consists of one to six machine cycles or one to six operations.

Machine cycle is defined as the time required to complete one operation of accessing memory, accessing I/O, or acknowledging an external request. This cycle may consist of three to six T-states.

T-state is defined as one subdivision of the operation performed in one clock period. These subdivisions are internal states synchronized with the system clock, and each T-state is precisely equal to one clock period. The terms T-state and clock period are often used synonymously.

24

#### Instruction

The Z80 Machine Cycles and Control Signals

| Machine Cycle                              | $\overline{\mathbf{M}}_{1}$ | MREQ | ĪŌRQ | RD | WR |
|--------------------------------------------|-----------------------------|------|------|----|----|
| Opcode Fetch $(\overline{M}_1)$            | 0                           | 0    | 1    | 0  | 1  |
| Memory Read                                | 1                           | 0    | 1    | 0  | 1  |
| Memory Write                               | 1                           | 0    | 1    | 1  | 0  |
| I/O Read                                   | 1                           | 1    | 0    | 0  | 1  |
| I/O Write                                  | 1                           | 1    | 0    | 1  | 0  |
| Interrupt Acknowledge                      | 0                           | 1    | 0    | 1  | 1  |
| Non-maskable Interrupt                     | 0                           | 0    | 1    | 0  | 1  |
| Bus Acknowledge ( $\overline{BUSAK} = 0$ ) | 1                           | Z    | Z    | Z  | Z  |

NOTE: Logic 0 = Active, Logic 1 = Inactive, Z = High Impedance

### **Opcode Fetch Machine Cycle**

- The Z80 places the contents of the program counter (2002<sub>H</sub>) on the address bus, and increments the program counter to the next address, 2003<sub>H</sub>. The program counter always points to next byte to be executed.
- 2. The address is decoded by the external decoding circuit and the register 2002<sub>H</sub> is identified.
- 3. The Z80 sends the control signals (MREQ and RD) to enable the memory output buffer.
- 4. The contents of the memory register (opcode 47<sub>H</sub>) are placed on the data bus and brought into the instruction decoder of the microprocessor.
- The Z80 decodes the opcode and executes the instruction, meaning it copies the contents of the accumulator into register B.

### **Opcode Fetch Machine Cycle**



### **Opcode Fetch Machine Cycle**



### Memory Read Machine Cycle

| Address                                | Machine Code |          | Instruction | Comment                      |
|----------------------------------------|--------------|----------|-------------|------------------------------|
| 2000 <sub>н</sub><br>2001 <sub>н</sub> | 1 1          | 3E<br>9F | LD A, 9FH   | ;Load 9FH in the accumulator |

- 1. The first machine cycle (Opcode Fetch) is identical in bus timings with the machine cycle illustrated in Example 3.2, except for the bus contents. The address bus contains 2000<sub>H</sub> and the data bus contains the opcode 3E<sub>H</sub>. When the Z80 decodes the opcode during the T<sub>3</sub> state, it realizes that a second byte must be read.
- 2. After the completion of the Opcode Fetch cycle, the Z80 places the address 2001<sub>H</sub> on the address bus and increments the program counter to the next address, 2002<sub>H</sub>. To differentiate the second cycle from the Opcode Fetch cycle, the M<sub>1</sub> signal remains inactive (high).
- 3. After the falling edge of T<sub>1</sub> of the Memory Read cycle, the control signals MREQ and RD are asserted. These signals along with the memory address are used to identify the register 2001<sub>H</sub> and enable the memory chip.
- 4. After the leading edge of T<sub>3</sub>, the Z80 activates the data bus as an input bus; memory places the data byte 9F<sub>H</sub> on the data bus, and the Z80 reads and stores the byte in the accumulator during T<sub>3</sub>.
- 5. After the falling edge of T<sub>3</sub>, both control signals become inactive (high), and at the end of T<sub>3</sub>, the next machine cycle begins.

#### Memory Read Machine Cycle



### Memory Write Machine Cycle

Instruction: LD (HL), A ;Copy contents of the accumulator into memory location, the address of which is stored in HL register.

- 1. In the Opcode Fetch machine cycle, the Z80 places the address 2003<sub>H</sub> on the address bus and gets the code 77<sub>H</sub> by using the control signals MREQ and RD as in the previous examples. The program counter is also incremented to the next address, 2004<sub>H</sub>.
- During the T<sub>3</sub> and T<sub>4</sub> states, the Z80 decodes the machine code 77<sub>H</sub> and prepares for the memory write operation.
- 3. At the beginning of the next machine cycle (Memory Write), it places the contents (2350<sub>H</sub>) of the HL register on the address bus. At the falling edge of T<sub>1</sub>, MREQ goes low and the data byte 9F<sub>H</sub> from the accumulator is placed on the data bus.
- 4. After allowing one T-state (after MREQ) to stabilize the address, the Z80 asserts the control signal Write (WR), which is used to write the data byte at the address shown on the address bus.
- 5. After the falling edge of T<sub>3</sub>, both control signals become inactive, and one-half T-state later, the data bus goes into high impedance state.

### **Memory Write Machine Cycle**



#### **Out Instruction**

| Memory<br>Address | Machine<br>Code | Mnemonics          | Memory<br>Contents                |
|-------------------|-----------------|--------------------|-----------------------------------|
| 2050              | D3              | OUT (07H), A; 2050 | $11010011 = D3_{H}$               |
| 2051              | 07              | ; 2051             | $0\ 0\ 0\ 0\ 0\ 1\ 1\ 1 = 07_{H}$ |

The first two machine cycles are similar as before

- The Z80 places the port address 07<sub>H</sub> on the low-order address bus and the contents of the accumulator on the data bus.
- 2. During T<sub>2</sub>, it asserts the IORQ and WR control signals; the assertion of IORQ indicates that it is an I/O operation.
- The Z80 automatically inserts a single Wait state T<sub>w</sub> after T2 to allow sufficient response time for an I/O device; this Wait state is added regardless of the WAIT signal status.
- **4.** During  $T_3$ , the control signals  $\overline{IORQ}$  and  $\overline{WR}$  become inactive.

#### **Out Instruction**



### **Interfacing LED Output Port**









#### Intel 8085



#### **Address Latch**



### حل یک مسئله ساده با 8085

Let us say, we have some 8-bit number in a symbolic memory location X. We want to compute its 2's complement and store the result in symbolic memory location Y, overwriting the previous contents of memory location Y.



```
LDA F840H ; (A) = 12H

CMA ; (A) = EDH

INR A ; (A) = EEH

STA F850H ; (F850) = EEH
```



معماری داخلی 8085

# سیگنالهای وضعیت

Status signals IO/M\*, S1 and S0: An instruction cycle (to be discussed later) requires one to five machine cycles, depending on the instruction. Each machine cycle performs a specific operation, like read from memory. A machine cycle needs a fixed number of clock cycles, the minimum being three clock cycles. The first clock cycle is termed as T1 (T for time period), the second clock cycle as T2, etc.

The type of machine cycle that 8085 is going to execute is indicated by the status signals IO/M\*, S1, and S0. This is shown in the following table. These status signals are emitted by the 8085 during T1 of a machine cycle.

| <i>IO/M*</i> | S1 | SO | Machine cycle                 |
|--------------|----|----|-------------------------------|
| 0            | 0  | 1  | Memory write (MW)             |
| 0            | 1  | 0  | Memory read (MR)*             |
| 0            | 1  | 1  | Opcode fetch (OF)             |
| 1            | 0  | 1  | I/O write (IOW)               |
| 1            | 1  | 0  | I/O read (IOR)                |
| 1            | 1  | 1  | Interrupt acknowledge (INA)** |

# سیگنالهای کنترل

Control signals RD\*, WR\*, and INTA\*: During T1, the status signals and address are sent out. Only after the address has become stable, the control signals are emitted by the 8085 during T2 of a machine cycle. The values of the control signals for the various machine cycles are shown in the following table. INTA\* signal will be discussed in detail in the chapter on 8085 interrupts.

| Machine cycle | RD* | WR* | INTA* |
|---------------|-----|-----|-------|
| OF, MR, IOR   | 0   | 1   | 1     |
| MW, IOW       | 1   | 0   | 1     |
| INA           | 1   | 1   | 0     |
| BI            | 1   | 1   | 1     |

#### Opcode fetch

Execution of 'MOV A, B' instruction.

Address information is sent out on  $AD_{7-0}$  only during T1. In T2, the 8085 stops sending out the address and tristates  $AD_{7-0}$ . It expects that memory chip should now drive the  $AD_{7-0}$  pins with the opcode.

Logic 1 value is sent out on ALE pin during T1. During this clock period, LS byte of address is sent out on AD<sub>7-0</sub>. The address latch does latching of this LS byte of address, when ALE is made 0 before the end of T1. Only during the beginning of T2, RD\* will be made 0. This enables the memory to output the opcode after the access time of the memory chip.

At the end of T2, the 8085 will sense Ready input. If it is 0, the 8085 understands that memory is not yet ready to supply the opcode. In such a case, the next clock cycle is not termed as T3. It will be termed as  $T_{\text{wait}}$ . At the end of  $T_{\text{wait}}$  Ready input will be sensed once again. If it is still logic 0, it enters another  $T_{\text{wait}}$  state once again. The 8085 goes to T3 state only when Ready signal is at logic 1 when sensed by the 8085 at the end of T2 or  $T_{\text{wait}}$ .

Thus in three clock cycles (if there are no wait states), the opcode is received in IR register. The decoding is done in T4 state. The control unit understands that the opcode corresponds to the 1-byte instruction whose mnemonic is 'MOV A, B'. Then it generates control signals such that B register contents are moved to A the register, via the multiplexer and the internal bus. This decoding and execution is completed in T4.



زمانبندی بارگذاری یک کد دستور در 8085 زمانبندی بارگذاری یک کد دستور در 8085 در حالتی که داده از سوی حافظه با تاخیر آماده شود!















| Address | Contents | Description      |
|---------|----------|------------------|
| 100     | 86       | Load A Immediate |
| 101     | 25       | Data             |
| 102     | D6       | Load B Direct    |
| 103     | 35       | Address          |
| 104     | В7       | STA A Extended   |
| 105     | 40       | Address          |
| 106     | 02       |                  |

- 1. Addresses 100 and 101 (two cycles):
- Cycle 1: (a) The contents of the P counter (100) are placed on the address bus.
  - (b) The P counter is then incremented by 1 (to 101).
  - (c) The contents of address 100 (86) are placed on the data bus, latched into the MPU instruction register (IR), and decoded as a load A Immediate instruction (R/W and VMA are "1").
- Cycle 2: (a) The contents of the P counter (101) are placed on the address bus.
  - (b) The P counter is then incremented by 1 (to 102).
  - (c) The contents of address 101 (25) are placed on the data bus and then latched into the A accumulator (R/W and VMA are "1").

## پایان

موفق و پیروز باشید