Name: Xinyu Hadrian Hu, and Duan Wei Zhang

Student Number: 500194233, and 500824903

Date: June 26, 2020

COE 608: Computer Architecture and Design

#### COE 608: Lab 3, Part 2 Report

#### **Purpose**

The purpose of this lab is to generate the components of an 8-bit ALU, with six different operations. The addition and subtraction units must be done in structural form of VHDL. We also have to include the seven-segment display driver into the build for this ALU. This is a simplified version of the 32-bit ALU for testing before implementing the 32-bit ALU.

### **Design and Implementation**

The following: Figure 1, Figure 2, Figure 3, and Figure 4 are the 8-bit ALU, operational inverter, BCD to seven-segment display driver, and the 8-bit register codes needed for the function of the 8-bit ALU. The truth table for the 8-bit ALU is from the waveforms generated in Quartus II. The values of the 8-bit register are placed as HEX values for the input and output of d and Q, respectively, otherwise the table will be unreasonably large and unhelpful to the reader. There is no need to show the 8-bit adder, since the operations of the 8-bit adder is the same as those of the 32-bit and 1-bit adders from the previous lab 3a.

| 8-bit ALU     |          |            |                        |  |  |  |
|---------------|----------|------------|------------------------|--|--|--|
| OP Name       | Neg/Tsel | ALU-Select | Operation Performed 🔻  |  |  |  |
| AND (logical) | 0        | 0 0        | Result <= a AND b      |  |  |  |
| OR (logical)  | 0        | 0 1        | Result <= a OR b       |  |  |  |
| ADD           | 0        | 10         | Result $\leq a + b$    |  |  |  |
| SUB           | 1        | 10         | Result $\leq a - b$    |  |  |  |
| ROL           | 1        | 0 0        | Result $\leq a \leq 1$ |  |  |  |
| ROR           | 1        | 0 1        | Result $\leq a >> 1$   |  |  |  |

Figure 1: 8-bit ALU Truth Table

Page **2** of **6** 

| Op Inverter |        |  |  |  |  |
|-------------|--------|--|--|--|--|
| OP _        | not OP |  |  |  |  |
| 0           | 1      |  |  |  |  |
| 1           | 0      |  |  |  |  |

Figure 2: Op Inverter Truth Table

| BCD to 7 segment display |           |        |  |  |  |
|--------------------------|-----------|--------|--|--|--|
| BCD Code                 | 7seg Code | Symbol |  |  |  |
| 0000                     | 0000001   | 0      |  |  |  |
| 0001                     | 1001111   | 1      |  |  |  |
| 0010                     | 0010010   | 2      |  |  |  |
| 0011                     | 0000110   | 3      |  |  |  |
| 0100                     | 1001100   | 4      |  |  |  |
| 0101                     | 0100100   | 5      |  |  |  |
| 0110                     | 0100000   | 6      |  |  |  |
| 0 1 1 1                  | 0001111   | 7      |  |  |  |
| 1000                     | 0000000   | 8      |  |  |  |
| 1001                     | 0000100   | 9      |  |  |  |
| 1010                     | 0001000   | A      |  |  |  |
| 1011                     | 1100000   | В      |  |  |  |
| 1100                     | 0110001   | С      |  |  |  |
| 1 1 0 1                  | 1000010   | D      |  |  |  |
| 1110                     | 0110000   | Е      |  |  |  |
| 1111                     | 0111000   | F ,    |  |  |  |

Figure 3: BCD to 7-segment display converter Truth Table

Page **3** of **6** 

| 8 bit register |       |   |     |           |  |  |
|----------------|-------|---|-----|-----------|--|--|
| clk ▼          | clr ▼ |   |     | • Q (hex) |  |  |
| 0              | 0     | 1 | 0 0 | 0.0       |  |  |
| 1              | 0     | 1 | 0 1 | 0 1       |  |  |
| 0              | 0     | 1 | 0.2 | 0 1       |  |  |
| 1              | 0     | 1 | 0.3 | 03        |  |  |
| 0              | 0     | 1 | 0 4 | 03        |  |  |
| 1              | 0     | 1 | 0.5 | 0.5       |  |  |
| 0              | 0     | 1 | 0 6 | 0.5       |  |  |
| 1              | 0     | 1 | 0.7 | 0.7       |  |  |
| 0              | 0     | 1 | 0.8 | 0 7       |  |  |
| 1              | 0     | 1 | 0 9 | 0.9       |  |  |
| 0              | 0     | 1 | 0A  | 09        |  |  |
| 1              | 0     | 1 | 0B  | 0 B       |  |  |
| 0              | 0     | 1 | 0C  | 0 B       |  |  |
| 1              | 0     | 1 | 0D  | 0 D       |  |  |
| 0              | 0     | 1 | 0E  | 0 D       |  |  |
| 1              | 0     | 1 | 0F  | 0 F       |  |  |
| 0              | 0     | 1 | 10  | 0 F       |  |  |
| 1              | 0     | 1 | 11  | 11        |  |  |
| 0              | 0     | 1 | 1 2 | 11        |  |  |
| 1              | 0     | 1 | 1 3 | 13        |  |  |
| 0              | 0     | 1 | 1 4 | 1 3       |  |  |
| 1              | 0     | 1 | 1 5 | 15        |  |  |
| 0              | 0     | 1 | 1 6 | 1 5       |  |  |
| 1              | 0     | 1 | 1 7 | 1 7       |  |  |
| 0              | 0     | 1 | 1 8 | 1 7       |  |  |
| 1              | 1     | 1 | 1 9 | 0         |  |  |
| 0              | 1     | 1 | 2A  | 0         |  |  |
| 1              | 1     | 1 | 2B  | 0         |  |  |
| 0              | 1     | 1 | 2C  | 0         |  |  |
| 1              | 1     | 1 | 2D  | 0         |  |  |
| 0              | 1     | 1 | 2E  | 0         |  |  |
| 1              | 1     | 1 | 2F  | 0         |  |  |
| 0              | 1     | 1 | 3 0 | 0         |  |  |
| 1              | 1     | 1 | 3 1 | 0         |  |  |

Figure 4: 8-bit register Truth Table

The final implementation of the 8-bit ALU in block diagram, schematic format is shown in the next page:

See Figure 5 below.



Figure 5: 8-bit ALU Schematic

## **Observations and Results**

Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, and Figure 13 are the waveform results of both functional and timing for the 8-bit ALU.

## **8-bit Register: Functional and Timing Waveforms**



Figure 6: -bit register functional waveform



Figure 7: -bit register timing waveform

# **BCD to 7-segment converter: Functional and Timing Waveforms**



Figure 8:: BCD to 7-segment display functional waveform



Figure 9: BCD to 7-segment display timing waveform

## **Operational Inverter: Functional and Timing Waveforms**



Figure 10: Op-inverter functional waveform



Figure 11: Op-inverter timing waveform

## **8-bit ALU: Functional and Timing Waveforms**



Figure 12: 8-bit ALU functional waveform



Figure 13: 8-bit ALU timing waveform

# Appendices: VHDL Codes for the ALU, 7-segment displays, 8-bit register, and op inverter

The files are attached as PDF to make this document easier to read.

```
1
     library ieee;
 2
     use ieee.std_logic_1164.all;
 3
     use ieee.std_logic_arith.all;
     use ieee.std_logic_unsigned.all;
 5
7
     entity adder8 is
8
       port (
9
           cin, mode: in std_logic;
10
           x, y : in std_logic_vector(31 downto 0);
11
           s: out std_logic_vector(31 downto 0);
12
           cout: out std_logic);
13
     end adder8;
14
15
     architecture description of adder8 is
16
        signal c7, c6, c5, c4, c3, c2, c1, c0: std_logic;
17
           component adder
18
              port (
19
                 x, y, mode, cin: in std_logic;
20
                 cout, s : out std_logic);
21
           end component adder;
22
              begin
23
                 st0: adder port map (x(0), y(0), mode, mode, c1, s(0));
24
                 st1: adder port map (x(1), y(1), mode, c1, c2, s(1));
25
                 st2: adder port map (x(2), y(2), mode, c2, c3, s(2));
26
                 st3: adder port map (x(3), y(3), mode, c3, c4, s(3));
27
                 st4: adder port map (x(4), y(4), mode, c4, c5, s(4));
28
                 st5: adder port map (x(5), y(5), mode, c5, c6, s(5));
29
                 st6: adder port map (x(6), y(6), mode, c6, c7, s(6));
30
                 st7: adder port map (x(7), y(7), mode, c7, cout, s(7));
31
     end description;
32
33
34
35
36
37
38
39
40
41
42
43
```







Date: June 27, 2020 alu8.vhd 1 library ieee; use ieee.std\_logic\_1164.all; use ieee.std\_logic\_arith.all; 3 use ieee.std\_logic\_unsigned.all; 5 use ieee.numeric\_std.all; 7 entity alu8 is 8 port( 9 a, b: in std\_logic\_vector(7 downto 0); 10 op: in std\_logic\_vector(2 downto 0); result: inout std\_logic\_vector(7 downto 0); 11 12 cout, zero: out std\_logic); 13 end alu8; 14 15 architecture description of alu8 is 16 component adder8 is 17 port ( 18 cin, mode: in std\_logic; 19 x, y: in std\_logic\_vector(7 downto 0); 20 s : out std\_logic\_vector(7 downto 0); 21 cout: out std\_logic); 22 end component adder8; 23 signal addd: std\_logic\_vector(7 downto 0); 24 signal coutplus: std\_logic; 25 signal shift: std\_logic\_vector(7 downto 0); 26 begin 27 muxadd: adder8 port map (op(2), op(2), a, b, addd, coutplus); 28 process (op) 29 begin 30 if op = "000" then 31 result <= a and b; elsif op = "001" then 32 33 result <= a or b; 34 elsif op = "010" then 35 result <= addd; 36 cout <= coutplus;</pre> elsif op = "110" then 37 38 result <= addd; 39 cout <= coutplus;</pre> 40 elsif op = "100" then 41 shift(0) <= a(7);42  $shift(7 downto 1) \le a(6 downto 0);$ 43 result <= shift; 44 elsif op = "101" then 45  $shift(7) \ll a(0);$ 46  $shift(6 downto 0) \le a(7 downto 1);$ 47 result <= shift; 48 49 result <= (others => '0'); 50 end if; 51 if result = "00000000" then 52 53 zero <= '1'; 54 else 55 zero <= '0'; 56 end if; 57

end process;

58

59 60

61 62 end description;

1 of 1 Revision: alu8

Project: alu8

```
Date: June 28, 2020
                                               alu8_final.vhd
       LIBRARY ieee;
   1
   2
       USE ieee.std_logic_1164.all;
   3
   4
       LIBRARY work;
   5
      ENTITY alu8 final IS
   6
   7
          PORT
   8
          (
   9
              enable : IN STD LOGIC;
  10
             ld : IN STD_LOGIC;
             clr : IN STD_LOGIC;
  11
  12
             clk : IN STD_LOGIC;
  13
             a: IN STD_LOGIC_VECTOR (7 DOWNTO 0);
  14
             b: IN STD_LOGIC_VECTOR (7 DOWNTO 0);
  15
             op: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
  16
             hex0 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
  17
             hex1 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
             hex4 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
  18
  19
             hex5 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
             hex6 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
  20
  21
             hex7 : OUT STD_LOGIC_VECTOR (6 DOWNTO 0)
  22
           );
  23
       END alu8_final;
  24
  25
       ARCHITECTURE bdf_type OF alu8_final IS
  26
  27
       COMPONENT op_inv
  28
          PORT(enable : IN STD_LOGIC;
               op : IN STD_LOGIC_VECTOR (2 DOWNTO 0);
  29
  30
               op_out : OUT STD_LOGIC_VECTOR (2 DOWNTO 0)
  31
           );
  32
       END COMPONENT;
  33
  34
       COMPONENT alu8
  35
          PORT(a : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
              b : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
  36
  37
               op : IN STD_LOGIC_VECTOR (2 DOWNTO 0);
  38
              result : INOUT STD_LOGIC_VECTOR (7 DOWNTO 0);
  39
              cout : OUT STD_LOGIC;
  40
               zero : OUT STD_LOGIC
  41
          );
  42
      END COMPONENT;
  43
  44
       COMPONENT register8
  45
          PORT(ld : IN STD_LOGIC;
  46
              clr : IN STD_LOGIC;
  47
               clk : IN STD_LOGIC;
  48
              d: IN STD LOGIC VECTOR (7 DOWNTO 0);
  49
               Q : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
  50
           );
  51
       END COMPONENT;
  52
      COMPONENT octal_7seg
  53
  54
          PORT (neg : IN STD_LOGIC;
  55
               octal_in : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
  56
               hexDown : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
  57
               hexTop : OUT STD_LOGIC_VECTOR (6 DOWNTO 0);
               sign : OUT STD_LOGIC_VECTOR (6 DOWNTO 0)
  58
  59
           );
  60
       END COMPONENT;
  61
```

SIGNAL

SYNTHESIZED\_WIRE\_7 : STD\_LOGIC\_VECTOR (7 DOWNTO 0);

Project: alu8\_final

```
SIGNAL
              SYNTHESIZED_WIRE_8 : STD_LOGIC_VECTOR (7 DOWNTO 0);
 64 SIGNAL op_inv1 : STD_LOGIC_VECTOR (2 DOWNTO 0);
 65 SIGNAL zero1 : STD_LOGIC;
      SIGNAL SYNTHESIZED_WIRE_4 : STD_LOGIC_VECTOR (7 DOWNTO 0);
 66
 67
 68
 69
      BEGIN
 70
 71
 72
 73
      b2v_inst : op_inv
 74
     PORT MAP (enable => enable,
 75
             op => op,
 76
             op_out => op_inv1);
 77
 78
 79
     b2v_inst1 : alu8
 80 PORT MAP(a \Rightarrow A_2_ALU,
 81
             b \Rightarrow B_2_ALU,
 82
             op => op_inv1,
            result => result1,
 83
 84
             zero => zero1);
 85
 86
 87
      b2v_inst2 : register8
 88
     PORT MAP(ld => ld,
 89
            clr => clr,
 90
             clk => clk,
             d \Rightarrow a
 91
 92
             Q \Rightarrow A_2_ALU);
 93
 94
 95
      b2v_inst3 : octal_7seg
 96
     PORT MAP(neg => zero1,
 97
             octal_in => result1,
 98
             hexDown => hex1,
 99
             hexTop => hex0);
100
101
102
     b2v_inst4 : register8
103
    PORT MAP(ld => ld,
104
            clr => clr,
            clk => clk,
105
106
             d \Rightarrow b
107
             Q \Rightarrow B_2_ALU);
108
109
110
     b2v_inst5 : octal_7seg
111
    PORT MAP(octal_in => A_2_ALU,
112
             hexDown => hex6,
113
             hexTop => hex7);
114
115
116
    b2v_inst6 : octal_7seg
117
    PORT MAP(octal_in => B_2_ALU,
118
             hexDown => hex5,
119
             hexTop => hex4);
120
121
122
      END bdf_type;
```











```
1
     library ieee;
 2
     use ieee.std_logic_1164.all;
 3
   use ieee.std_logic_arith.all;
 4
     use ieee.std logic unsigned.all;
 5
    use ieee.numeric_std.all;
    use ieee.numeric_bit.all;
 7
 8
    entity bcd7seg is
9
       port (
10
            bcd_in: in std_logic_vector(3 downto 0);
11
            sevenseg: out std_logic_vector(6 downto 0));
     end bcd7seg;
12
13
14
     architecture behavior of bcd7seg is
15
        begin
16
            process (bcd_in)
17
               begin
18
                   case bcd_in is
19
                      when "0000" \Rightarrow sevenseg \Leftarrow "0000001"; --0
20
                      when "0001" \Rightarrow sevenseg \Leftarrow "1001111"; --1
                      when "0010" \Rightarrow sevenseg \Leftarrow "0010010"; --2
21
22
                      when "0011" \Rightarrow sevenseg \Leftarrow "0000110"; --3
23
                      when "0100" => sevenseg <= "1001100"; --4
24
                      when "0101" \Rightarrow sevenseg \Leftarrow "0100100"; --5
25
                      when "0110" => sevenseg <= "0100000"; --6
                      when "0111" \Rightarrow sevenseg \Leftarrow "0001111"; --7
26
27
                      when "1000" => sevenseg <= "0000000"; --8
28
                      when "1001" => sevenseg <= "0000100"; --9
29
                      when "1010" => sevenseg <= "0001000"; --A
30
                      when "1011" => sevenseg <= "1100000"; --b</pre>
                      when "1100" => sevenseg <= "0110001"; --C</pre>
31
32
                      when "1101" => sevenseg <= "1000010"; --d
                      when "1110" => sevenseg <= "0110000"; --E
33
34
                      when "1111" => sevenseg <= "0111000"; --F
35
                   end case;
            end process;
36
37
     end behavior;
38
```





Date: June 27, 2020

```
library ieee;
 2
     use ieee.std_logic_1164.all;
 3
    use ieee.std_logic_arith.all;
     use ieee.std logic unsigned.all;
 5
    use ieee.numeric_bit.all;
    use ieee.numeric_std.all;
 7
     use ieee.std_logic_misc.all;
 8
 9
     entity octal_7seg is
10
        port (
11
             neg : in std_logic;
12
             octal_in : in std_logic_vector(7 downto 0);
13
             sign, hexTop, hexDown : out std_logic_vector(6 downto 0));
14
      end octal_7seg;
15
     architecture behavior of octal_7seg is
16
17
         signal bcdTop, bcdDown : std_logic_vector(3 downto 0);
18
             begin
19
                process (octal_in)
20
                    begin
21
                       bcdTop <= octal_in(7 downto 4);</pre>
22
                       bcdDown <= octal_in(3 downto 0);</pre>
23
                           case bcdTop is
2.4
                              when "0000" \Rightarrow hexTop \Leftarrow "0000001"; --0
25
                              when "0001" \Rightarrow hexTop \Leftarrow "1001111"; --1
                              when "0010" \Rightarrow hexTop \Leftarrow "0010010"; --2
26
2.7
                              when "0011" \Rightarrow hexTop \Leftarrow "0000110"; --3
28
                              when "0100" \Rightarrow hexTop \Leftarrow "1001100"; --4
29
                              when "0101" => hexTop <= "0100100"; --5
30
                              when "0110" => hexTop <= "0100000"; --6
31
                              when "0111" => hexTop <= "0001111"; --7
                              when "1000" \Rightarrow hexTop \Leftarrow "0000000"; --8
32
33
                              when "1001" \Rightarrow hexTop \Leftarrow "0000100"; --9
34
                              when "1010" => hexTop <= "0001000"; --A
35
                              when "1011" => hexTop <= "1100000"; --b
36
                              when "1100" => hexTop <= "0110001"; --C
                              when "1101" => hexTop <= "1000010"; --d
37
3.8
                              when "1110" => hexTop <= "0110000"; --E
39
                              when "1111" => hexTop <= "0111000"; --F
40
                              when others => hexTop <= (others => '0');
41
                           end case;
42
                           case bcdDown is
                              when "0000" => hexDown <= "0000001"; --0
43
44
                              when "0001" \Rightarrow hexDown \Leftarrow "1001111"; --1
45
                              when "0010" \Rightarrow hexDown \Leftarrow "0010010"; --2
46
                              when "0011" \Rightarrow hexDown \Leftarrow "0000110"; --3
47
                              when "0100" \Rightarrow hexDown \Leftarrow "1001100"; --4
                              when "0101" \Rightarrow hexDown \Leftarrow "0100100"; --5
48
49
                              when "0110" \Rightarrow hexDown \Leftarrow "0100000"; --6
50
                              when "0111" \Rightarrow hexDown \Leftarrow "0001111"; --7
                              when "1000" => hexDown <= "0000000"; --8
51
52
                              when "1001" \Rightarrow hexDown \Leftarrow "0000100"; --9
53
                              when "1010" => hexDown <= "0001000"; --A
54
                              when "1011" => hexDown <= "1100000"; --b
55
                              when "1100" => hexDown <= "0110001"; --C
56
                              when "1101" => hexDown <= "1000010"; --d
                              when "1110" \Rightarrow hexDown \Leftarrow "0110000"; --E
57
58
                              when "1111" => hexDown <= "0111000"; --F
59
                              when others => hexDown <= (others => '0');
60
                           end case;
61
                if neg = '0' then
62
                    sign <= "11111110";
```

```
elsif neg = '1' then
sign <= "1111111";
end if;
end process;
end behavior;
68</pre>
```





```
library ieee;
 1
 2
   use ieee.std_logic_1164.all;
 3 use ieee.std_logic_arith.all;
    use ieee.std_logic_unsigned.all;
 5
 6
   entity octal_bcd_conv is
7
      port(
8
          input_8 : in std_logic_vector(7 downto 0);
9
           out_top4: out std_logic_vector(3 downto 0);
10
          out_bot4 : out std_logic_vector(3 downto 0));
11
   end octal_bcd_conv;
12
13
   architecture behavior of octal_bcd_conv is
14
      begin
15
          process(input_8)
16
             begin
17
                out_top4 <= input_8(7 downto 4);</pre>
18
                out_bot4 <= input_8 (3 downto 0);</pre>
19
          end process;
20 end behavior;
21
```





```
1
    library ieee;
2 use ieee.std_logic_1164.all;
3 use ieee.std_logic_arith.all;
   use ieee.std_logic_unsigned.all;
5
6 entity op_inv is
7
      port(
8
          enable: in std_logic;
9
          op: in std_logic_vector(2 downto 0);
10
          op_out : out std_logic_vector (2 downto 0));
11
   end op_inv;
12
13 architecture behavior of op_inv is
14
      begin
15
          process(enable, op)
16
             begin
                if enable = '0' then
17
18
                   op_out <= op;
19
                elsif enable = '1' then
20
                  op_out <= not op;
21
                else
                   op_out <= "---";
22
23
                end if;
24
         end process;
25 end behavior;
26
27
28
```





```
1
    library ieee;
 2
   use ieee.std_logic_1164.all;
3 use ieee.std_logic_arith.all;
   use ieee.std_logic_unsigned.all;
 4
5
   entity register8 is
      port (
7
       d: in std_logic_vector(7 downto 0);
8
       ld,clr,clk: in std_logic;
9
       Q: out std_logic_vector(7 downto 0));
10
   end register8;
11
12
    architecture description of register8 is
13
      begin
14
          process (ld,clr,clk)
15
             begin
                if ld = '0' or clr = '1' then
16
17
                   Q <= (others => '0');
18
                elsif rising_edge(clk) then
19
                   Q <= d;
20
                end if;
21
         end process;
    end description;
22
23
24
```



