

# Transmission Lines, Micro Strips, Striplines and Non-ideal Interconnect

Rashad.M.Ramzan, Ph.D FAST-NU, Islamabad

1



#### Today's Topics

- Transmission Lines in PCB
  - Basic Principle? What is Transmission Line?
  - Types of Transmission Lines in PCB
  - Transmission Lines Basics
    - Telegraphic Equations
    - Equivalent Circuit of Transmission Lines
    - Reflection Coefficients
    - Lattice Diagram and Design Example
- Non Ideal Interconnect
  - Capacitance, Inductance and Resistance
    - Resistance, AC Resistance, Capacitance and Inductance
    - Frequency Dependent Dielectric Losses (Lecture on PCB Materials)
    - Serpentine traces
    - ISI (Intersymbol Interference)
    - Effect of 90° Bend in trace

#### When Circuit Behaves as Transmission Line?



If  $I > \lambda/8$  then interconnection should be considered transmission line.

Also relevant on-chip if frequency at GHz.

#### Analog or RF:

Sinusoidal signal wavelength

$$\lambda = v_p / f$$

E.g. f = 2GHz,  $v_p = 1.5 \cdot 10^8$  m/sec  $\lambda = 7.5$  cm

Commercial standard 802.11a WLAN: f = 5.8GHz,  $\lambda = 2.6$  cm

For length  $> \lambda/8$  or  $\lambda/8$  transmission line problem arises

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

3

#### When Circuit Behaves as Transmission Line?





Unequal potential on the conductor!

 $t_{of} > 0.5t_{rise}$  For squrewave where  $t_{of} = \frac{l}{v}$ , called time of flight  $l_{trans-line} > \frac{\lambda}{10}$  For Sinewave

#### What is Transmission Line?

- When the edge rate (rise and fall time) of digital signal is small compared to propagation delay, the conductor do not behave a *simple short* circuit.
- Electrical signal will travel down the conductor (Transmission line) as water travel down in square pipe.
- Important transmission line parameters are *Characteristic impedance* ( $Z_O$ ) and *Propagation delay* ( $t_d$ ).



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

5

#### Why Transmission Lines Important?



$$Z = Z_0 \frac{Z_L + jZ_0 \tan \theta}{Z_0 + jZ_1 \tan \theta} \tag{1}$$

$$\lambda = \frac{V}{f} = \frac{V_f C}{f} = \frac{0.8 \times 300 \times 10^6 \,\mathrm{m}}{30 \times 10^6} = 8 \,\mathrm{m}$$

$$\theta = \frac{1 \,\mathrm{m}}{8 \,\mathrm{m}} \times 360^{\circ} = 45^{\circ}$$

Calculate the impedance  $Z_{in}$  looking into 1 m long 50  $\Omega$  transmission line. The line is terminated with  $Z_{L}$  = 100  $\Omega$  resistance. The line operates at 30 MHz and the velocity factor is 0.8. Assume the line to be lossless.

$$Z = 50\Omega \frac{100\Omega + j(50\Omega)(\tan 45^{\circ})}{50\Omega + j(100\Omega)(\tan 45^{\circ})}$$

$$Z = 50\Omega \ \frac{100\Omega + j50\Omega}{50\Omega + j100\Omega} = \frac{100\Omega + j50}{1 + j2}$$

$$Z = \frac{(100 + j50)(1 - j2)}{(1 + j2)(1 - j2)}$$

$$Z = 200\Omega - j150/5 = 40 - j30$$

$$Z = 40 - j30\Omega$$

If the length of line changes  $Z_{\text{in}}$  Changes.

Notes: Show Tline Simulation Ulticad.



#### Why Transmission Lines?





| ZL      | l/2 | 8    |           |
|---------|-----|------|-----------|
| <i></i> | 1/6 | 60 ° | -28.87j   |
| 0       | 1/6 | 60 % | 86.6 j    |
| X       | 1/4 | 90 . | 0         |
| 0       | 1/4 | 90.  | ~         |
| OC.     | 1/2 | 180° | C C       |
| 0       | 1/2 | 180° | 6         |
| X       | 1/3 | 120° | 20.87j°   |
| 0       | 1/3 | 120  | -86.60 j° |

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

7

#### Transmission Lines in PCB





#### Some Basic Transmission Lines



#### Some Basic Transmission Lines

© Rashad.M.Ramzan 2010-11



High Speed PCB Design:Lecture-5

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

9

#### Some Basic Transmission Lines



Coaxial cable



$$L_i = 200 \ln \frac{d_0}{d_i} \quad [\text{nH/m}]$$

$$v_p = \frac{3 \times 10^8}{\sqrt{\varepsilon_r}}$$
 [m/s]



Microstrip line

$$Z_{0} \approx \left(87/\sqrt{\varepsilon_{r} + 1.41}\right) \ln \frac{6h}{0.8w + t} \quad [\Omega]$$

$$v_{p} = \frac{3 \times 10^{8}}{\sqrt{\varepsilon_{eff}}} \quad [m/s]$$

Usually, software tools are needed for those calculations

11

#### Capacitance and Inductance in Microstrip Line



Cross section of a microstrip depicting the electric and magnetic fields assuming that an electrical signal is propagating down the line into the page.

Signal current



Return or image current

Important: Always have a current return path!

#### **Equivalent Circuit Model**



Equivalent circuit model of a differential section of a transmission line of length dz (RLCG model).

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

13

### Characteristic Impedance (Z<sub>0</sub>)





Method of deriving a transmission lines characteristic impedance: (a) differential section; (b) infinitely long transmission line.

#### Characteristic Impedance (Z<sub>o</sub>)



$$j\omega L(\Delta z) + R(\Delta z) = Z\Delta z$$
 (series impedance for length of line  $\Delta z$ )  
 $j\omega C(\Delta z) + G(\Delta z) = Y\Delta z$  (parallel admittance for length of line  $\Delta z$ )

Then

$$Z(\text{input}) = Z_o = \frac{(Z_o + Z \Delta z)(1/Y \Delta z)}{Z_o + Z \Delta z + 1/Y \Delta z}$$
 (assuming the load is equal to the characteristic impedance)

$$\begin{split} Z_o\left(Z\,\Delta z + Z_o + \frac{1}{Y\,\Delta z}\right) &= (Z_o + Z\,\Delta z)\frac{1}{Y\,\Delta z} \\ \Rightarrow Z_oZ\,\Delta z + Z_o^2 + \frac{Z_o}{Y\,\Delta z} &= \frac{Z_o}{Y\,\Delta z} + \frac{Z\,\Delta z}{Y\,\Delta z} \\ \Rightarrow Z_o(Z\,\Delta z + Z_o) &= \frac{Z}{Y} \\ \Rightarrow Z_oY(Z\,\Delta z + Z_o) &= Z \\ \Rightarrow \lim_{\Delta z \to 0} [Z] &= Z_o^2Y \end{split}$$

Therefore,

$$Z_o = \sqrt{\frac{Z}{Y}} = \sqrt{\frac{R + j\omega L}{G + j\omega C}}$$
 (2.1)

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

15

#### The Telegraphers Equations





$$\begin{cases} \frac{dV}{dz} = -(j\omega L + R)I \\ \frac{dI}{dz} = -(j\omega C + G)V \end{cases}$$

The First order equation

$$\begin{cases} \frac{d^2V}{dz^2} = -(j\omega L + R)\frac{dI}{dz} \\ = (j\omega L + R)(j\omega C + G)V \\ \frac{d^2I}{dz^2} = -(j\omega C + G)\frac{dV}{dz} \\ = (j\omega C + G)(j\omega L + R)I \end{cases}$$

The second order (or uncoupled) equation

#### Equivalent Circuit Model for Spice Simulation

RULE OF THUMB: Choosing a Sufficient Number of RLCG Segments

When using a distributed *RLCG* model for modeling transmission lines, the number of *RLCG* segments should be determined as follows:

segments 
$$\geq 10 \left( \frac{x}{T_r v} \right)$$

where x is the length of the line, v the propagation velocity of the transmission line, and  $T_r$  the rise (or fall) time. Each parasitic in the model should be scaled by the number of segments. For example, if the parasitics are known per unit meter, the maximum values used for a single segment must be



$$\begin{split} C_{\text{segment}} &= \frac{(x)(C/\text{meter})}{\text{segments}} \\ L_{\text{segment}} &= \frac{(x)L/\text{meter}}{\text{segments}} \\ R_{\text{segment}} &= \frac{(x)R/\text{meter}}{\text{segments}} \\ G_{\text{segment}} &= \frac{(x)G/\text{meter}}{\text{segments}} \\ \end{bmatrix} \\ TD_{\text{segment}} &= \sqrt{L_{\text{segment}}C_{\text{segment}}} \leq \frac{T_r}{10} \end{split}$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

17

#### Example: Transmission Line Model for SPICE



Creating a transmission line model: (a) cross section; (b) equivalent

Q: Create an equivalent circuit model of a loss-free 50 ohm transmission line 5 inch long (1 inch=2.54cm, 1mil=0.001 inch) for cross section shown above. Assume the driver has a minimum rise time of 2.4ns. Dielectric constant is 4.5.

#### Example (contd.,)

SOLUTION: Initially, the inductance and capacitance of the transmission line must be calculated. Since no field solver is available, the equations presented above will be used.

$$Z_o \approx \frac{60}{\sqrt{\varepsilon_r}} \ln \frac{4H}{0.67\pi(T+0.8W)} = \frac{60}{\sqrt{\varepsilon_r}} \ln \frac{4(14.7)}{0.67\pi[0.7+0.8(5)]} = 50 \ \Omega$$

$$TD = \frac{x\sqrt{\varepsilon_r}}{c} = 5 \text{ in.}(0.0254 \text{ m/in.}) \frac{\sqrt{4.5}}{3\times10^8 \text{ m/s}} = 898 \text{ ps}$$

$$v = \frac{c}{\sqrt{\varepsilon_r}} = \frac{3\times10^8 \text{ m/s}}{\sqrt{4.5}} = 1.41\times10^8 \text{ m/s}$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

19



#### Example (contd.,)

If the transmission line is a microstrip, the same procedure is used to calcula the velocity, but with the effective dielectric constant as calculated in equatic (2.6).

Since  $Z_o = \sqrt{L/C}$  and TD =  $\sqrt{LC}$ , we have two equations and two unknowns. Solve for L and C.

$$L_{\text{total}} = (\text{TD})(Z_{o}) = (898 \times 10^{-12})(50 \ \Omega) = 44.9 \text{ nH}$$

$$C_{\text{total}} = \frac{\text{TD}}{Z_{o}} = \frac{898 \times 10^{-12} \text{ s}}{50 \ \Omega} = 17.9 \text{ pF}$$

The L and C values above are the total inductance and capacitance for the 5-in, line.

segments 
$$\ge 10 \left( \frac{X}{T_{\nu}v} \right) = 10 \left[ \frac{5 \text{ in.}(0.0254 \text{ m/in.})}{2.5 \text{ ns}(1.41 \times 10^8 \text{ m/s})} \right] = 3.6$$

Because 3.6 is not a round number, we will use four segments in the model

$$C_{\text{segment}} = \frac{C_{\text{total}}}{\text{segments}} = \frac{17.9 \text{ pF}}{4} = 4.48 \text{ pF}$$

$$L_{\text{segment}} = \frac{L_{\text{total}}}{\text{segments}} = \frac{44.9 \text{ nH}}{4} = 11.23 \text{ nH}$$

Double check to ensure that the rule of thumb is satisfied.

$$\mathrm{TD}_{\mathrm{segment}} = \sqrt{L_{\mathrm{segment}}C_{\mathrm{segment}}} = \sqrt{(4.48~\mathrm{pF})(11.23~\mathrm{nH})} = 0.224~\mathrm{ns} \leq \frac{T_r}{10}$$

#### Transmission Line Reflection



Incident signal being reflected from an unmatched load.

#### Incident voltage

#### **Reflection Coefficient**

$$V_i = V_s \frac{Z_0}{Z_s + Z_0}$$

$$\rho = \frac{V_{reflected}}{V_{incident}} = \frac{Z_{t} - Z_{0}}{Z_{t} + Z_{0}}$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

21

#### **Reflection Coefficient**





#### Transmission Line with Reflection



Example of transmission line with reflections.

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

23

#### Lattice Diagram to calculate Multiple Reflection



#### Typical Case: Source Termination



- Calculate the time it takes from U1 to U2?
- Determine the wave shape seen at U2?

$$\varepsilon_{e} = \frac{\varepsilon_{r} + 1}{2} + \frac{\varepsilon_{r} - 1}{2} \left[ 1 + \frac{12H}{W} \right]^{\frac{-1}{2}} + F - 0.217(\varepsilon_{r} - 1) \frac{T}{\sqrt{WH}} \qquad v = \frac{c}{\sqrt{\varepsilon_{r}}} = \frac{3.0 \times 10^{8} \, m \, / \, s}{\sqrt{2.84}} = 1.78 \times 10^{8} \, m \, / \, s$$

$$\varepsilon_{r}(FR4) = 4 \quad , W \, / \, H = 5 \, / \, 3.2 \implies F = 0 \qquad TD = \frac{length}{c} = \frac{3.0 \times 10^{8} \, m \, / \, s}{\sqrt{2.84}} = 1.78 \times 10^{8} \, m \, / \, s$$

$$\varepsilon_{e} = \frac{4 + 1}{2} + \frac{4 - 1}{2} \left[ 1 + \frac{12(3.2)}{5} \right]^{\frac{-1}{2}} + 0 - 0.217(4 - 1) \frac{1.0}{\sqrt{5.0(3.2)}} \qquad \frac{5.0 \, in}{1.78 \times 10^{8} \, m \, / \, s} \left( \frac{0.0254 \, m}{1.0 \, in} \right) = 713 \, ps$$

$$\varepsilon_{e} = 2.84$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

25

#### Wave shape at U2





High Speed PCB Design:Lecture-5

#### Under Driven Transmission Line



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

27

#### Over Driven Transmission Line



High Speed PCB Design:Lecture-5

#### Effect of Slow Edge Rate: Overdriven Case



#### Effect of Slow Edge Rate: Underdriven Case



High Speed PCB Design:Lecture-5

#### Real world Case: Capacitive Load

The input of CMOS is capacitive in nature.

$$V_{Cap} = 2V_i(1 - e^{-(t-TD)/\tau}) :: t > TD$$
  
$$\tau = CZ_0$$



Equations for RC load

$$V_{Cap} = 2V_i \frac{R_L}{R_L + Z_0} (1 - e^{-(t - TD)/\tau_1}) :: t > TD$$

$$\tau_1 = \frac{C_L Z_0 R_L}{R_L + Z_0}$$



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

31



#### Non Ideal Interconnect

- Non Ideal Interconnect
  - Resistance, Capacitance and Inductance
    - Resistance
    - AC Resistance (Skin Effect)
    - Capacitance
    - Inductance
  - Frequency Dependent Dielectric Losses
  - Serpentine traces
  - ISI (Intersymbol Interference)
  - Effect of 90° Bend in trace



#### DC Resistance

At low or DC frequencies, a current flowing through a non-ideal conductor is uniformly distributed over the conductor cross section.



| Material       | Resistivity [Ω-m]    |  |
|----------------|----------------------|--|
| Silver (Ag)    | 1.6x10 <sup>-8</sup> |  |
| Copper (Cu)    | 1.7x10 <sup>-8</sup> |  |
| Gold (Au)      | 2.2x10 <sup>-8</sup> |  |
| Aluminium (Al) | 2.7x10 <sup>-8</sup> |  |
| Tungsten (W)   | 5.5x10 <sup>-8</sup> |  |

$$R = \frac{\rho L}{A} = \frac{\rho L}{HW}$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

33

#### AC Resistance





Current distribution on a microstrip transmission line. 63% of the current is concentrated in the darkly shaded area due to the skin effect.

$$R_{ac,signal} \approx \frac{\rho}{w\delta} = \frac{\sqrt{\rho\pi\mu f}}{w} (\Omega/m)$$

#### Resistance thus increases as square root of frequency!



#### **AC** Resistance



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

35

#### AC Resistance: Skin Effect





At high frequencies, current concentrated at the surface of the conductor, called skin effect.



#### **Total Resistance**

Model 1.

$$R_{\mathrm{total}} \approx \sqrt{R_{\mathrm{ac}}^2 + R_{\mathrm{dc}}^2}$$

Model 2.

$$R_{tot} = \begin{cases} R_{dc} & f \leq f_o \\ R_{dc} \sqrt{f/f_o} & f \geq f_o \end{cases} \quad (\Omega/m)$$



Where  $f_o = \rho/(\mu\pi t^2)$  is referred to as the break frequency at the equivalent skin depth (i.e., when the skin depth  $\delta = t$ )

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

37

#### AC Resistance as a function of Frequency



Ac resistance as a function of frequency.

High Speed PCB Design:Lecture-5

#### Resistance of Reference Ground Plane



### Current Density Distribution in GND Plane



$$I(D) \approx \frac{I_o}{\pi H} \frac{1}{1 + (D/H)^2}$$

#### Effective of Conductor Roughness



Cross section of a stripline in a typical PCB, showing surface roughness.

Conductor surface roughness increases AC resistance by 10~50% when the roughness is a significant percent of skin depth.

Careful in RF/HF Design!

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

41

### Current Density Distribution in a Striplines



$$R_{ac \ signal} = \frac{(R_{H1 \ ac \ microstripline})(R_{H2 \ ac \ microstripline})}{R_{H1 \ ac \ microstripline} + R_{H2 \ ac \ microstripline}} \qquad (\Omega / m)$$

#### AC Resistance of Ground Ref Plane 3H Rule



shows that 79.5% of the current is contained within a distance of  $\pm 3H$  (6H total width) away from the center of the conductor. Thus, the ground return path resistance can be approximated by a conductor of cross section  $A_{\rm ground} = \delta \times 6H$ . Substituting this result into equation (4.1) yields

$$R_{
m ac\ ground} pprox rac{
ho}{A_{
m ground}} = rac{
ho}{6\delta H} = rac{
ho}{6H} \sqrt{rac{\pi\mu F}{
ho}}$$

$$= rac{\sqrt{
ho\pi\mu F}}{6H} \qquad \Omega/m$$

The total ac resistance is the sum of the conductor and ground plane resistance:

$$\begin{split} R_{\rm ac\ microstrip} &= R_{\rm ac\ signal} + R_{\rm ac\ ground} \\ &\approx \frac{\sqrt{\rho\pi\mu F}}{W} + \frac{\sqrt{\rho\pi\mu F}}{6H} = \sqrt{\rho\pi\mu F} \left(\frac{1}{W} + \frac{1}{6H}\right) \qquad \Omega/{\rm m} \end{split}$$

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

43

#### Capacitance of Microstrip





#### Capacitance of Microstrip

The capacitance between two conductors is defined as



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11







Inductance is measured by the magnetic flux induced by a loop current,

$$L = \frac{\iint_{s} \vec{B} \cdot d\vec{S}}{i} = \frac{\oint_{c} \vec{A} \cdot d\vec{l}}{i}$$
 (H)

but where is the return loop?



High Speed PCB Design:Lecture-5



#### Inductance: Return Loops



High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

47

#### Effect of L, R and C





LC line:

$$t_{wtre} = t_{tof} = \frac{l}{v} = l\sqrt{L_w C_w}$$

RC line:

$$t_{wtre} = t_{tof} = \frac{1}{2} L_w C_w l^2$$

Total line delay:

$$t_{wire} - \left(t_{tof}^{-1.6} + t_{RC}^{-1.6}\right)^{1/1.6}$$

Note: above equation doesn't include driver delay.

If  $R_w l < Z_g$ , LC delay dominates; otherwise, RC delay dominates.



#### Effect of Serpentine Traces

#### Rule of Thumb.

- •Make minimum spacing between parallel sections (s) at least 3H to 4H, where H is the height of signal conductor above the reference GND plane. This will minimize the coupling between parallel sections.
- •Minimize the length of serpentine sections (Lp) to reduce the coupling.
- •Embedded traces has fewer serpentine effects.
- Do not serpentine CLK traces

Waveform at receiver

Edge rate = 30 ps

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0.05

0

Figure 4.14: Effect of a serpentine trace on signal integrity and timing.

Cross section

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

49

#### Inter-symbol Distortion (ISI)



#### Rule of Thumb ISI.

- Minimize reflection by minimizing Z discontinuities
- •Keep Interconnects as short as possible.
- •Avoid tightly couples serpentine traces
- Avoid undershoot, overshoot and ringing
- •Minimize the cross-talk.



Figure 4.16: Effect of ISI on signal integrity.

### Impedance Discontinuity: Capacitive



- Path 1 conduction current around the bend to the load and return on the reference to the source  $\rightarrow$  L<sub>p</sub>
- Path 2 displacement current die to the excess charge at the corner  $\rightarrow$  C<sub>p</sub>, to return plane and back to the source

#### Split C<sub>p</sub> in the model for symmetry

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

51

### Impedance Discontinuity: Inductive

#### Slot in GND plane

- •This give rise to long return path, which increases the loop area and hence higher inductance.
- •Some of current propagates across the gap through gap capacitance..









#### Summery

- Transmission Lines in PCB
  - What is Transmission Line?
  - Types of Transmission Lines in PCB
  - Transmission Lines Basics
    - Telegraphic Equations
    - Equivalent Circuit of Transmission Lines
    - Reflection Coefficients
    - Lattice Diagram and Design Example
- Non Ideal Interconnect
  - Capacitance, Inductance and Resistance
    - Resistance, AC Resistance, Capacitance and Inductance
    - Frequency Dependent Dielectric Losses (Lecture on PCB Materials)
    - Serpentine traces
    - ISI (Intersymbol Interference)
    - Effect of 90° Bend in trace

High Speed PCB Design:Lecture-5

© Rashad.M.Ramzan 2010-11

53

## Wakeup Please lets have Some Food....



