Hardware System Design Spring, 2023

- Vector-vector inner product
- FSM over PEStack
- Global buffer (simulated for now)
  - Dual-port Memory
  - Assume 1 port connected to CPU over AXI
  - Limited bandwidth
- Local buffer
  - SyncFIFOBuffered
  - Scalable
  - (will be) high bandwidth



## Amaranth examples

- Assignment order
- Memory
- FIFO
- FSM

#### Tutorial code

https://www.notion.so/tutorial-code-f5ba421763394b56968822fc6af7a7f0?pvs=4

## Memory layout

- Code area
  - Address 0 → 0xCAFE\_NNNN
    - Where NNNN is number of stores done
    - 0xCAFE\_0000 → code is ready
      - initialize module
      - State change from INIT to FETCH

. . .

- Address N > 0 → 0xCAFE\_CAFE
  - Mark end of code area
  - State change from FETCH to INIT
- Data area
  - Address N+1 ~



- Instruction set
  - SET\_M
  - LOAD
  - STORE
  - EXEC
  - FLUSH

- States
  - INIT
  - FETCH
  - DECODE
  - LOAD
  - EXEC
  - STORE
  - FLUSH



#### Instruction set (1/3)

- 32-bit per instruction
  - 4b OPCode + 4b V1 + 24b V2 (MSB) (LSB)
- SET\_M (set metadata)
  - SET\_M + None + fan\_in
  - fan\_in
    - Least significant cnt\_bits-bit of V2
    - number of memory lines
    - Data size = width \* fan\_in



### Instruction set (2/3)

- LOAD (global buffer → FIFO)
  - LOAD + LOAD\_DEST + gb\_addr
  - LOAD\_DEST
    - select one of {FIFO A, FIFO B}
  - gb\_addr
    - global buffer address to start loading from
    - Data size = width \* fan\_in
- STORE (PE out\_d → global buffer)
  - STORE + None + gb\_addr
  - Data size = acc\_bits \* 1



## Instruction set (3/3)

- EXEC (compute inner product)
  - EXEC+\

```
[None + reuse_b + None + activation_code]+\
value_for_activation
```

(Ignore activation\_code and value\_for\_activation for now)

- Feed PE for fan\_in cycles
- reuse\_b
  - Reuse option for FIFO B (weight)
  - If set, FIFO B feeds itself while feeding PE
- FLUSH (empty FIFO B)
  - FLUSH + None + None



out d

## **States (1/4)**

- INIT
  - Wait for global buffer address 0 == 0xCAFE0000
  - INIT → FETCH
- FETCH (fetch code from global buffer)
  - manage & use PC
  - Initialize internal registers in bulk
  - 2 cycles
    - set PC + memory read delay
  - FETCH → DECODE



## **States (2/4)**

- DECODE (decode instruction & decide next)
  - Handle SET\_M instruction
  - 1 cycle
  - DECODE → [INIT | FETCH | LOAD | EXEC | STORE | FLUSH ]
    - If undefined instruction then DECODE → INIT
- LOAD (global buffer → FIFO)
  - Destination = [FIFO A | FIFO B]
  - 1 + fan\_in \* 1 cycles
  - LOAD → FETCH



## **States (3/4)**

- EXEC (compute inner product)
  - Feed PE until at least one FIFO is empty
  - If reuse\_b, FIFO B feeds itself while feeding PE
  - fan\_in cycles
  - EXEC → FETCH
- STORE (PE out\_d → global buffer)
  - 1 cycle
  - Write number of stores done at address 0
  - STORE → FETCH



## **States (4/4)**

- FLUSH (flush FIFO B)
  - Minimum 1 cycle
  - FLUSH → FETCH



#### 1 cycle delay

- in\_r\_data=0xCAFE\_0000 to INIT → FETCH
- INIT → FETCH to addr\_io change
- addr\_io change to in\_r\_data update
- SET\_M instruction to fan\_in change









- OK if your code supports only
  - width=32
  - signed=True
- OK if your waveform is different than ours
  - Specification is important
  - If you want to change spec
     (Clarify & validate) your (intention & spec) on (code & report)
- Skeleton code

https://www.notion.so/skeleton-code-3d33625065d2401083d6f9cf3c66dc41?pvs=4

### Report

- Report should
  - be PDF
  - be Korean or English
  - explain core points of waveform & code
- Hand in zip file containing
  - Report PDF
  - Waveform (vcd file, screenshots)
  - Code (result should be reproducible)
- Due 5/2 23:59 KST on ETL
  - 1 submission per team
  - ~3 weeks
  - Start early! Midterm on 4/24

- Thorough documentation(report) will help
  - team communication
  - yourself in coming weeks

### Upcoming practice sessions

- 4/19 Q&A session
- 4/26 midterm review, Q&A session, more on mk1
- Attendance checked

- Use practice sessions effectively!
  - Team communication & implementation
  - Exploit TA

## Project sneak peek

- Matrix-matrix outer product
- Extend
  - SET\_M
    - Set sys\_h, sys\_w
    - MM size you will use
    - 0-base (sys\_h=sys\_w= $0 \rightarrow 1$  by 1)
  - LOAD
    - Data size = width \* fan\_in \* [sys\_h | sys\_w]
  - STORE
    - Data size = acc\_bits \* sys\_h \* sys\_w

