



# دانشگاه صنعتی امیرکبیر دانشکده مهندسی پزشکی

# گزارش آزمایشگاه میکروپروسسور آزمایش ۳: منابع پالس ساعت و کنترل توان

گروه ۲:

حمیدرضا ابوئی مهریزی

Click here to enter text.

تاریخ اتمام آزمایش: ۱۴۰۱/۰۲/۲۲

آن چه از این آزمایش فرا گرفتهاید:

مقدمه

پرسشها و آزمایشها

بخش اول

ان ۱: عوال ۱:

حلقه قفل فاز (Phase-Locked Loop) یا به اختصار PLL یک سیستم کنترلی است که کاربردهای فراوانی در الکترونیک و مخابرات دارد. در واقع، حلقه قفل فاز می تواند یک سیگنال خروجی را تولید کند که فاز آن به فاز سیگنال ورودی وابسته است. حلقه قفل فاز انواع مختلفی دارد، اما ساده ترین نوع آن، یک مدار الکترونیکی است که از یک اسیلاتور فرکانس متغیر (Variable Frequency Oscillator) و یک آشکارساز فاز (Phase Detector) در حلقه فیدبک تشکیل شده است. اسیلاتور در این مدار، یک سیگنال متناوب تولید می کند و آشکارساز فاز، مسئول مقایسه فاز آن سیگنال با فاز سیگنال متناوب ورودی است و در نهایت، باید اسیلاتور برای حفظ تطبیق فاز تنظیم شود.

## ? سوأل ٢:

با فرض این که مقادیر پیشفرض، روی رجیسترها مقدار 0x0000xx83 است، بنابراین ورودی فرکانس از HSI می آید و فعال است. تمام prescaler ها خاموش است و فرکانس آن برابر است با فرکانس MHz۱۶.

### 7.3.1 RCC clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31 | 30          | 29    | 28 | 27            | 26           | 25         | 24    | 23 | 22       | 21       | 20 | 19   | 18         | 17         | 16        |
|----|-------------|-------|----|---------------|--------------|------------|-------|----|----------|----------|----|------|------------|------------|-----------|
|    | Rese        | erved |    | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRD<br>Y | PLLON |    | Reserved |          |    |      | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|    |             |       |    | r             | rw           | r          | rw    |    |          |          |    | rw   | rw         | r          | rw        |
| 15 | 14          | 13    | 12 | 11            | 10           | 9          | 8     | 7  | 6        | 5        | 4  | 3    | 2          | 1          | 0         |
|    | HSICAL[7:0] |       |    |               |              |            |       |    |          | SITRIM[4 |    | Res. | HSI<br>RDY | HSION      |           |
| r  | r           | r     | r  | r             | r            | r          | r     | rw | rw       | rw       | rw | rw   |            | r          | rw        |

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 PLLI2SRDY: PLLI2S clock ready flag

Set by hardware to indicate that the PLLI2S is locked.

0: PLLI2S unlocked 1: PLLI2S locked

Bit 26 PLLI2SON: PLLI2S enable

Set and cleared by software to enable PLLI2S.

Cleared by hardware when entering Stop or Standby mode.

0: PLLI2S OFF 1: PLLI2S ON

Bit 25 PLLRDY: Main PLL (PLL) clock ready flag

Set by hardware to indicate that PLL is locked.

0: PLL unlocked 1: PLL locked

Bit 24 PLLON: Main PLL (PLL) enable

Set and cleared by software to enable PLL.

Cleared by hardware when entering Stop or Standby mode. This bit cannot be reset if PLL clock is used as the system clock.

0: PLL OFF 1: PLL ON

Bits 23:20 Reserved, must be kept at reset value.

Bit 19 CSSON: Clock security system enable

Set and cleared by software to enable the clock security system. When CSSON is set, the clock detector is enabled by hardware when the HSE oscillator is ready, and disabled by hardware if an oscillator failure is detected.

0: Clock security system OFF (Clock detector OFF)

1: Clock security system ON (Clock detector ON if HSE oscillator is stable, OFF if not)

#### Bit 18 HSEBYP: HSE clock bypass

Set and cleared by software to bypass the oscillator with an external clock. The external clock must be enabled with the HSEON bit, to be used by the device.

The HSEBYP bit can be written only if the HSE oscillator is disabled.

0: HSE oscillator not bypassed

1: HSE oscillator bypassed with an external clock

#### Bit 17 HSERDY: HSE clock ready flag

Set by hardware to indicate that the HSE oscillator is stable. After the HSEON bit is cleared, HSERDY goes low after 6 HSE oscillator clock cycles.

HSE oscillator not ready
 HSE oscillator ready

#### Bit 16 HSEON: HSE clock enable

Set and cleared by software.

Cleared by hardware to stop the HSE oscillator when entering Stop or Standby mode. This bit cannot be reset if the HSE oscillator is used directly or indirectly as the system clock.

0: HSE oscillator OFF 1: HSE oscillator ON

#### Bits 15:8 HSICAL[7:0]: Internal high-speed clock calibration

These bits are initialized automatically at startup.

#### Bits 7:3 HSITRIM[4:0]: Internal high-speed clock trimming

These bits provide an additional user-programmable trimming value that is added to the HSICAL[7:0] bits. It can be programmed to adjust to variations in voltage and temperature that influence the frequency of the internal HSI RC.

Bit 2 Reserved, must be kept at reset value.

#### Bit 1 HSIRDY: Internal high-speed clock ready flag

Set by hardware to indicate that the HSI oscillator is stable. After the HSION bit is cleared, HSIRDY goes low after 6 HSI clock cycles.

0: HSI oscillator not ready 1: HSI oscillator ready

#### Bit 0 HSION: Internal high-speed clock enable

Set and cleared by software.

Set by hardware to force the HSI oscillator ON when leaving the Stop or Standby mode or in case of a failure of the HSE oscillator used directly or indirectly as the system clock. This bit cannot be cleared if the HSI is used directly or indirectly as the system clock.

0: HSI oscillator OFF 1: HSI oscillator ON

## 7.3.3 RCC clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during a clock source switch.

| 31 | 30       | 29                    | 28 | 27       | 26       | 25       | 24         | 23        | 22 | 21          | 20 | 19   | 18   | 17  | 16  |
|----|----------|-----------------------|----|----------|----------|----------|------------|-----------|----|-------------|----|------|------|-----|-----|
| MC | 002      | MCO2 PRE[2:0] MCO1 PI |    |          | CO1 PRE[ | 2:0]     | I2SSC<br>R | MC        | 01 | RTCPRE[4:0] |    |      |      |     |     |
| rw |          | rw                    | rw | rw       | rw       | rw       | rw         | rw        | rw |             | rw | rw   | rw   | rw  | rw  |
| 15 | 14       | 13                    | 12 | 11       | 10       | 9        | 8          | 7         | 6  | 5           | 4  | 3    | 2    | 1   | 0   |
| Р  | PRE2[2:0 | 0]                    | F  | PRE1[2:0 | 0]       | Posc     | onvod      | HPRE[3:0] |    |             |    | SWS1 | SWS0 | SW1 | SW0 |
| rw | rw       | rw                    | rw | rw       | rw       | Reserved |            | rw        | rw | rw          | rw | Г    | r    | гw  | rw  |



## 6.2.7 Clock security system (CSS)

The clock security system can be activated by software. In this case, the clock detector is enabled after the HSE oscillator startup delay, and disabled when this oscillator is stopped.

If a failure is detected on the HSE clock, this oscillator is automatically disabled, a clock failure event is sent to the break inputs of advanced-control timers TIM1 and TIM8, and an interrupt is generated to inform the software about the failure (clock security system interrupt CSSI), allowing the MCU to perform rescue operations. The CSSI is linked to the Cortex®-M4 with FPU NMI (non-maskable interrupt) exception vector.

Note: When the CSS is enabled, if the HSE clock happens to fail, the CSS generates an interrupt, which causes the automatic generation of an NMI. The NMI is executed indefinitely unless the CSS interrupt pending bit is cleared. As a consequence, the application has to clear the CSS interrupt in the NMI ISR by setting the CSSC bit in the Clock interrupt register (RCC\_CIR).

If the HSE oscillator is used directly or indirectly as the system clock (indirectly meaning that it is directly used as PLL input clock, and that PLL clock is the system clock) and a failure is detected, then the system clock switches to the HSI oscillator and the HSE oscillator is disabled.

If the HSE oscillator clock was the clock source of PLL used as the system clock when the failure occurred, PLL is also disabled. In this case, if the PLLI2S was enabled, it is also disabled when the HSE fails.

امنیت سیستم کلاک:

این سیستم می تواند به صورت نرمافزاری روشن می شود و در صورت فعال شدن، آشکار ساز کلاک بعد از گذر از تاخیر شروع HSE فعال می شود. این بیت با استفاده از



این بیت مربوط به peripheral clock enable register است و در صورتی که مقدار دهی نشود، کلاک تمام امکانات جانبی سیستم از جمله پورتهای ورودی/خروجی و تایمرها خاموش خواهد بود و برای فعال کردن آنها باید این رجیسترهای بخش RCC فعال شود.

همان طور که در شکلهای زیر (که از refrence manual) برگرفته شده است ملاحظه می کنید، این دو سری رجیستر APB1END و APB1END به ترتیب کلاکهای قسمت تایمرها و پورتهای ورودی اخروجی را مدیریت می کند.

## 6.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31          | 30          | 29        | 28        | 27            | 26         | 25         | 24            | 23          | 22          | 21         | 20          | 19          | 18               | 17               | 16            |
|-------------|-------------|-----------|-----------|---------------|------------|------------|---------------|-------------|-------------|------------|-------------|-------------|------------------|------------------|---------------|
| UART8<br>EN | UART7<br>EN | DAC<br>EN | PWR<br>EN | Reser-<br>ved | CAN2<br>EN | CAN1<br>EN | Reser-<br>ved | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART<br>3<br>EN | USART<br>2<br>EN | Reser-<br>ved |
| rw          | rw          | rw        | rw        |               | rw         | rw         |               | rw          | rw          | rw         | rw          | rw          | rw               | rw               |               |
| 15          | 14          | 13        | 12        | 11            | 10         | 9          | 8             | 7           | 6           | 5          | 4           | 3           | 2                | 1                | 0             |
| SPI3<br>EN  | SPI2<br>EN  | Reserved  |           | WWDG<br>EN    | Reserved   |            | TIM14<br>EN   | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN       | TIM3<br>EN       | TIM2<br>EN    |
| rw          | rw          |           |           | rw            |            |            | rw            | rw          | rw          | rw         | rw          | rw          | rw               | rw               | rw            |

## 7.3.10 RCC AHB1 peripheral clock enable register (RCC\_AHB1ENR)

Address offset: 0x30

Reset value: 0x0010 0000

Access: no wait state, word, half-word and byte access.

| 31            | 30                      | 29          | 28                  | 27                 | 26                 | 25           | 24          | 23          | 22          | 21         | 20               | 19          | 18            | 17          | 16    |
|---------------|-------------------------|-------------|---------------------|--------------------|--------------------|--------------|-------------|-------------|-------------|------------|------------------|-------------|---------------|-------------|-------|
| Reser-<br>ved | OTGH<br>S<br>ULPIE<br>N | OTGH<br>SEN | ETHM<br>ACPTP<br>EN | ETHM<br>ACRXE<br>N | ETHM<br>ACTXE<br>N | ETHMA<br>CEN | Reserved    |             | DMA2E<br>N  | DMA1E<br>N | CCMDAT<br>ARAMEN | Res.        | BKPSR<br>AMEN | Rese        | erved |
|               | rw                      | rw          | rw                  | rw                 | rw                 | rw           |             |             | rw          | rw         |                  |             | rw            |             |       |
| 15            | 14                      | 13          | 12                  | 11                 | 10                 | 9            | 8           | 7           | 6           | 5          | 4                | 3           | 2             | 1           | 0     |
|               | Reserved                |             | CRCE N Reserved     |                    | d                  | GPIOIE<br>N  | GPIOH<br>EN | GPIOG<br>EN | GPIOFE<br>N | GPIOEEN    | GPIOD<br>EN      | GPIOC<br>EN | GPIO<br>BEN   | GPIO<br>AEN |       |
|               |                         | rw          |                     |                    |                    | rw           | rw          | rw          | rw          | rw         | rw               | rw          | rw            | rw          |       |









توضیحات مقادیر تقسیم کنندهها و ضربکنندههای فرکانس، داخل کامنتهای کد آمده است:

```
#include "stm32f4xx.h"
int main(void)
       unsigned int LED1 = 0xD;
                                           // PG13
       unsigned int LED2 = 0xE;
                                           // PG14
       unsigned char flag = 0;
       unsigned char status = 0; //0:no pll 16 MHz :\PLL 40Mhz
       unsigned long int i = 0;
       volatile uint32_t btn_val;
       RCC->AHB1ENR = 0x3FF;
       GPIOG->MODER = 0xD7FFFFFF;
       GPIOA->MODER &= 0xFFFFFFFC;
                                                   //push-button USER INPUT
                                                   //Pull-Down Push-button
       GPIOA->PUPDR &= 0xFFFFFFE;
       GPIOA->PUPDR \mid = 0x2;
```

```
GPIOG->ODR = 0x2000; // LED1 ON
GPIOG->ODR \mid= 0x1<<LED2; // LED2 ON
RCC->PLLCFGR &= 0xF0BC8000;
RCC->PLLCFGR |= 0x04012810;
while(\)
       btn_val = GPIOA->IDR;
       if ((btn_val & 0x1) == 0x1)
       }
              if (flag == 0)}
                      if (status == 0)}
                              status = 1;
                              RCC - > CR \mid = 0 \times 1000000;
                              RCC->CFGR &= 0xFFFFFFC;
                              RCC->CFGR |= 0X0000002; //PLL
                      \{else\}
                              status = 0;
                              RCC->CR &= 0xFEFFFFFF;
                              RCC->CFGR &= 0xFFFFFFC;
                              RCC->CFGR |= 0X0; //HSI
              flag = 1;
       {else}
              flag = 0;
       GPIOG->ODR = 0x1<<LED2;
       for ( i=0; i<2000000;i++);
```

```
GPIOG->ODR = 0x0;
for ( i=0; i<2000000;i++);
{</pre>
```

# ازمایش ۳:

```
CTRL-D1-DCIK= \frac{1}{8} = 2M

1 pulse \frac{1}{2} MS

? = \frac{\pi}{1} = 2\pi -D LOAD = 2 \times \pi
```

```
delay.h

1 #include "stm32f4xx.h"

2

3 void delay_ms (int x);
4 void delay_us (int x);
5 void delay_s (int x);
6
```

```
delay.h delay.c main.c*

1 #include "stm32f4xx.h"
2 #include "delay.h"
   4 int main (void)
   5 ⊟ {
         int p;
         RCC->AHB1ENR = 0x3FF;
         GPIOA->MODER &=OXFFFFFFFC;
         GPIOG -> MODER = 0xD7FFFFFF; // PG13, PG14 -> OUTPUT RCC->PLLCFGR &= 0xF0BDA810;
  10
                                                                             delay.h delay.c
  11
         RCC->PLLCFGR |= 0x12810;
                                                                                  1 #include "delay.h"
  12
         RCC->CR |=0X00000003;
  13
         RCC->CFGR = 0;
  14
                                                                                  4 □void delay_us (int x){
  15
         while(1)
                                                                                        SysTick->CTRL |= 1;
SysTick->LOAD = 2*x;
  16
                                                                                  5
  17
                                                                                   6
  18
          if (((GPIOA->IDR) & 1) == 1 ){
                                                                                        while (SysTick->VAL);
  19
             p = 1;
                                                                                  8
  20
                                                                                  9 4
          if (p == 1) {
    GPIOG ->ODR = 0x2000; // PG13 IS ON
    RCC->CR |= 0x01000000;
    RCC->CFGR = 0XA;
  21
                                                                                 10 □void delay_ms (int x){
                                                                                 11
                                                                                        SysTick->CTRL |= 1;
  23
                                                                                         SysTick->LOAD = 2000*x;
                                                                                 12
  24
                                                                                  13
                                                                                        while (SysTick->VAL);
  25 }
                                                                                 14 -}
  26
                                                                                 15 void delay_s (int x) {
16 SysTick->CTRL |= 1;
           delay_s(1);
           GPIOG->ODR = 0X0000;
  28
           delay_s(1);
GPIOG->ODR = 0X4000;
  29
                                                                                        SysTick->LOAD = 2000000*x;
                                                                                  17
  30
                                                                                 18
                                                                                        while (SysTick->VAL);
  31
                                                                                 19 }
  32
  33 }
```

| جع | مرا |
|----|-----|
| •  | •   |

[1]  $\frac{\text{https://www.linearmotiontips.com/microstepping-basics/\#:\sim:text=Microstepping\%20is\%20achieved\%20by\%20using,decreases\%20in\%20the\%20other\%20winding.}$ 

LD293 Datasheet

Stm32f429zit datasheet

Stm32f429zit Refrence Manual

Stm32f429zit Discovery board

http://pnjunctionlab.com/l293-d/