





| except some threshold, refresh any warby rows that night be affected.                                |
|------------------------------------------------------------------------------------------------------|
| (search "TRR" = tryet row redresh)                                                                   |
|                                                                                                      |
| Spectre/Melt down                                                                                    |
| Outline prerequisites:                                                                               |
| - CPC cache - Speculative execution                                                                  |
|                                                                                                      |
| - Out of order execution.                                                                            |
| CPU cache honory strage on the cpu itself is used to speed up memory access for recently used itens. |
| is used to speed up money across the                                                                 |
| recently used then s                                                                                 |
| Why? Waither for remary bus could be pretty slow (for any computer, 2 8-10 clock cycles)             |
| show (for any computer, 2 8-10 class (1)                                                             |
|                                                                                                      |
| Possible dourside : exposes a side drannel via                                                       |
| timing. By measuring how long it thees                                                               |
| to rend from some address a, you                                                                     |
| to rend from some address a, you can know if that has been recently used.                            |
|                                                                                                      |
| data you should not have access to                                                                   |
|                                                                                                      |
| Speculative execution:                                                                               |
| Each medire code instruction is booken into                                                          |
| UPS. Executed in a pipeline perhips by                                                               |
| different exception white which                                                                      |

can operate in parallel. (E.s. ALU, veder, load/monory, AGU, Silo ( 12 (000 00) } if (x+1 <5) performed & pipelined else a = c; arditectore. X+y < Z Besics of Specke Solup/Gocl: wont to road nonery at location S

Say S is aliased by A[x] (= xs)

When A an array of 5:2e NA.

(So X Z NA (out & bounds)) Suppose attacker can control x for code like this: if (x < nA) // bounds check t = B[A[x] \* 4096]; Note: address in buffer B to be accossed could depend on secret data. Supse we have Cachel Not cached A, B (the pointers) VA \*S = A[x] BCOJ, BCIJ, BCng. 13

Suppose Rathor that branch predictor has been trained that usually  $\times < v_A$ Than the fetch of B[A[x] x 4096]

ney be issued while (po is still evaluating X < NA. Eventually CPU sees X & NA and rewinds. So what? The nevery fetch BCACX \* 40963 hus a mensurable side-effect: BC-3 is now Now we can learn secret + 5 as follows: Time access to BEOJ, BE40963, BE2+40963, ....
and see if one access was factor than
the rest. This tells you & S! Whe: we multiply by 4096 assuming this is the size Of a cade line (realing address a will also pull 4096 reighbors into the cache) man; pulate registers used in an indirect jump. Meltdown Basic attack cade:

Sity: Say &rcx is addr. of secret byte

You want (naybe in harry!)

Say &rbx points to a buffer he can red.

In asserby:

// flush cade clflush KOT 9. MAX, 8, MAX // (%rcx) = \*rcx movb (&rcx), &rax shl \$12, &rax 1 miliply vax by 2" = 4096 mov (8 rbx + 2 rax), 3 rdx // read from allows that lipseds on secret value! Be how it or not, (5) might hoppen out of order before

The exception valid by (3)

is processed! With specke, it was just bad branch mediction. Here, the code will rase an exception! (SegV) Vant to san (206x), (506x + 4096), -. -(3 rbx + 255 x 4096)
to see which entry has a faster access time.
But our pryrum hits a segret of ion violation What to do? Clarky solution: fork() first. Better solution: write a signal handler that Other solutions: make use of transactional many (RTX) Mitigations? The one essential that lemed nonery was Solution: Stop making kernel page talks available at all via user space virtual addresses.

See "Recool Page Table I solution".
Works, but horts performance.

What about for Specie?

- Corpiler options to produce harder to
exploit bluries. (see - mindirect-branch in
- present register manipulation see does)