### National University of Computer and Emerging Sciences, Lahore Campus



Course: **Computer Architecture Course Code: Program: BS**(Computer Science) Semester: 180 Minutes **Total Marks: Duration:** Date: 16-05-2018 Weight **Section:** Page(s): All Exam: **Final Solution Student Id:** 

**NOTE:** Answer in the space provided. You can ask for rough sheets but they won't be graded. In case some information is missing, make assumption and mention it at the top of your solution.

**Question 1 [Marks: 2+2+2+2+2]** 

Provide reasoning for the following questions!

1. We may need to add a cycle before and a cycle after branch instruction to solve hazards. Does both of these stalls are due to control hazard?

#### **Answer:**

No. A cycle before a branch instruction may be required due to data hazard if branch instruction is dependent on some previous instruction. Cycle after the branch instruction are usually due to control hazard.

2. Stalls can be added to solve hazards. Can we solve false dependencies (WAR, WAW) using stalls?

#### Answer:

No. False dependencies does not cause any harm to the output of the program unless and until we change the flow of the program. So stall does not provide any help to remove false dependencies. A simple solution to resolve them is 'renaming the registers'. By renaming we remove false dependencies and now these independent instructions can be used to remove stalls in the program.

**EE204** 

70

8

45%

Spring 18

3. What is execution hazard in RAW? If forwarding is implemented, do we still need stalls to remove this hazard?

#### **Answer:**

An instruction could be dependent on previous instruction. If the previous instruction is not load instruction then the result of this instruction will be available after execution and current instruction required it at the start of execution. Such a RAW is called execution hazard.

If forwarding is implemented then no stalls is required as execution stage of second instruction will start when the execution of first stage is completed.

4. Why we need loop unrolling? Suppose a loop has 22 iterations and we want to unroll it by degree 3. In this scenario, how we will execute 22 iterations?

#### **Answer:**

An efficient way to solve RAW dependency instead of stalls is to find independent instructions and put them between dependent instructions.

If dependency is among instructions within a loop then normally we don't have enough independent instructions to replace all stalls. One way to increase the number of independent instructions is to unroll the loop in which the working instructions are repeated without repeating loop overhead instructions.

If an original loop has 22 iterations and loop is unrolled by degree 3 then this loop can be run 7 times thus completing 21 iteration of the original loop and remaining one iteration can completed by running the original loop 1 time.

5. What is a VLIW processor? Does VLIW processor always provide speedup of more than 1?

#### **Answer:**

Very large instruction Word is a type of processor where multiple instructions are combined into a large instruction in order to achieve parallelism. Number of instructions depends on the architecture of the processor and the dependency among instructions. In order to combine multiple instructions into a single instruction all of them should be independent from each other. If all instructions are dependent on each other and we cannot combine instructions then there is no speed up and performance would be equal to a scalar processor.

## Question 2: [Marks: 2+3+5]



This is the diagram of Register file which is built using different components (Registers, Decoders, multiplexers).

a) How many registers are there in this register file and what is the size of each register?

## Total 8 registers of 4 bit each

- b) In order to implement complete functionality of this register file, which components are required, in what quantity and what would be the size of each component (number of inputs and outputs).
  - 8 Registers
  - 2 multiplexors with 8 input and 1 output of 4 bit each
  - 13-8 decoder
- c) Draw circuit with all Registers and circuitry required to select a particular register by reading port **Read register 1** and providing data on **Read data 1**. Detail of other functionalities is not required!



# **Question 3:** [Marks: 8+2+3+2]

Consider the following program fragment executing on a basic 5-stage MIPS pipeline with no data forwarding. All stages take 1 cycle, except the Execute stage, which takes a variable number of cycles, depending on the functional unit used:

| Functional unit           | Number of EX cycles |
|---------------------------|---------------------|
| Integer ALU               | 1                   |
| Floating Point Add        | 2                   |
| Floating Point Load/Store | 2                   |
| Floating Point Multiply   | 4                   |

a. For each instruction, determine in which clock cycle the instruction is safely completed (i.e., when does its write back stage occur) after inserting stalls. **F** at the end of instruction op-code denotes floating point instruction e.g. MULT**F**.

Assume no data forwarding occurs. Ignore false dependencies while scheduling.

| Instruction         | Write Back Cycle |
|---------------------|------------------|
| 1: MULTF F1, F2, F3 | 8                |
| 2: ADD R1, R1, R2   | 6                |
| 3: LF F5, 0(R1)     | 10               |
| 4: SUBF F5, F6, F1  | 12               |
| 5: SF F5, 0(R1)     | 16               |
| 6: MULTF F5, F3, F4 | 13               |

Show timing in the table below:



b. Identify false dependencies in the above code and tell whether they created any problem in the above code schedule or not.

No, they have not created any problem in the above code!

c. Calculate the average CPI and throughput (in instructions per cycle) of the processor for the above code.

d. If we run this program on a processor with frequency of 1 MHZ, what would be its execution time?

# Question No. 4 [Marks: 10]

Consider a machine with a byte addressable main memory of 64 Kbytes. Assume we have a 2-way see associative cache of 4K data bytes size and 8 bytes block size that is being used with this machine.

no of sets = 
$$\frac{4kB}{88} = 2^{12-3} = \frac{2^9}{2} = 2^8$$
  
index bits =  $\log_2(2^8) = 8$  bits  
As main memory address =  $8000 \log_2(64kB) = 16$  bits

- b. Into what set would bytes with each of the following addresses be stored

c. Suppose the byte with address 0001 1010 0001 1010 is stored in the cache. What are the addresses of the other bytes stored along with it in the same block?

=) The offset would change it the other addresses, the index and 6001 10 10 0001 1 det tag bits will venan some.

d. Write two addresses that would map to same set in cache.

00010 00100011 011

11011 00100011 101

is The index bits need to be some.

e. Calculate the size of the tag array?

As no of sets = 28 and it is 2 way set association so no. of 1 try bits accur intrache line is 2.

50, 5×28×2 = 2560 bits.

# Question No. 5 [Marks: 15]

Suppose we have virtual memory in a system with page size of 4KB, Virtual address is 17 bits and physical address is 16 bits. TLB cache is fully associative with 4 entries and least recently used replacement policy. Following is the snapshot for Page table and TLB cache.



**Note:** In case of a page fault, you can change valid bit to 1 in page table, after making sure that same physical page number is not assigned to another virtual page number. In that scenario first change the valid bit of that entry to 0.

## Question No. 6 [Marks: 10]

Each instruction fetch means a reference to the instruction cache and 35% of all instructions reference data memory (Load/Store instructions).

With the first implementation (separate instruction and data cache):

- The average miss rate in the L1 instruction cache was 2%
- The average miss rate in the L1 data cache was 10%
- In both cases, the miss penalty (time to access main memory) is 90 CCs

For the new design, with unified memory(same cache for instruction and data), the average miss rate is 3% for the cache as a whole, and the miss penalty is again 90 CCs.

a) Which design is better and by how much?

for L1:- memory access stall

for instruction cache = 
$$I \times 2 \times 90 = 1.8 I$$
, where  $I$  is instruction

memory access stall

for deta eache =  $I \times \frac{35}{100} \times \frac{10}{100} \times 90 = 3.15 I$ 

for new cache:

memory access stall =  $I \times \frac{35}{100} \times \frac{10}{100} \times 90 = 3.15 I$ 

for new cache:

memory access stall =  $I \times \frac{35}{100} \times \frac{10}{100} \times 90 = 3.15 I$ 

The new cache is better. by  $I \times \frac{35}{100} \times \frac{3}{100} \times 90 = 2.7 I + 0.945 I = 3.645 I$ 

The new cache is better. by  $I \times \frac{35}{100} \times \frac{3}{100} \times 90 = 2.7 I + 0.945 I = 3.645 I$ 
 $I \times \frac{4.95}{3.645 I} = 1.358$ 

b) If we add L2 cache in the new design with access time equal to 10cc, it reduces the miss rate to 1.5 % from 3 %. What is new average memory access time?

```
= I * (3/100 * (10 + 35/100 *10)) + (1.5/100 * (90 + 35/100 *90))
= I * (0.405 + 1.82)
= 2.228I
```