## ICLAB 2017Fall Midterm Exam

#### Name:

#### Student ID:

1. [15%] Please answer the following questions:

- a. [5%] Why we need different delay time Mid/Typ/Max for our synthesis?
- b. [5%] What is the different between "==" and '===" in Verilog?
- c. [5%] Why don't we use array as memory? (Please describe two major reasons)
- 2. [10%] Write down the following circuit scheme by calling the module "Half\_Adder". Please follow the name list.

Module1 name: Full\_Adder

Input: a, b, c\_in
Output: sum, c\_out

Module2 name: Half\_Adder

Input: x, y

Output: h\_sum , h\_out



3. [10%] Please calculate the value of each node in different clock cycle for non-blocking and



- [5%] Please describe the differences between Moore machine and Mealy machine.
- 5. [5%] Please simply describe their roles in design environment (PATTERN.v, TESTBENCH.v, RTL.v)
- 6. [5%] Please list at least two differences between task and function
- 7. [10%] Timescale is very important in hardware design, so it is necessary to set the right timescale while designing your architecture.

`timescale 1ns/XXXps

module TEST

parameter CYCLE = 2.45;

reg CLK;

initial CLK = 0;

always #(CYCLE/2.0) CLK = ~CLK;

### endmodule

- a. [5%] Try to explain the two parts (1ns/XXXps) of command 'timescale
- b. [5%] What is the value of XXX for precision requirement?
- 8. [10%] Timing

Name

¥33

- a. [5%] Please briefly explain the term skew time.
- b. [5%] How to fix setup time violation and hold time violation?
- 9. [5%] Please list three kinds of IP (Intellectual Property) and briefly explain their difference (two features for each one).
- 10. [5%] Please state the main reason why hardware designers prefer to use SRAMs instead of registers to implement large storage. Also, if we would like to storage 1500\*16-bit data in a SRAM which has the same architecture in Lab5, how many input pins and address pins do we need? List one possible solution.

| ourse Name     | T.C. Citt | 8     | 1000 |
|----------------|-----------|-------|------|
| 47             | 圆 为语      | 9 4   | 19   |
| Name           | 查1 7 4    | 10 36 |      |
| 號<br>tudent ID | 0310168   | 11 2  |      |
| tudent ID      |           | 19 8  |      |

11. [10%] The following module is an image processor. CONV\_IM is a large combinational circuit and it will convolute the image im with the filter f then store the results in the SRAM RA1SH. The wen\_sram and the address addr will control the module in write mode or read mode. POST\_IM is a large combinational circuit and function as a post image processor. Assuming the functionality of the submodules CONV\_IM and POST\_IM are correct. What are the potential problems in the Verilog code below? Please propose some solutions to fix those problems.

```
module image_processor (clk, im, f, addr, wen_sram, post_out) begin
input [1023:0] im;
input [5:0] f;
input [1023:0] addr;
input wen_sram;
output [1023:0] post_out;
wire [1023:0] im_out;
 CONV_IM conv_im1( .output(im_out), .image(im), .filter(f) );
 RA1SH U1(.Q(sram_out),
             .CLK(clk),
             .CEN(1'b0),
             .WEN(wen sram),
             .A(addr),
             .D(im out),
             .OEN(1'b0));
 POST_IM post_im1(.output(post_out), .input(sram_out));
 end
```

# 12. [10%] Optimize the design

- a. [5%] Please list three methods to resolve **multiple instances** before running the compile command.
- b. [5%] Among synthesis algorithm, using **compile\_ultra** command can maximize performance and minimize area. However, when will designer choose to use **compile** command instead of **compile\_ultra**?

Tala有製程變異,所以我們會用不同 delay time 来放 timing closure 使設計更 reliable。

在南邊都為 X 或 雨 是都為 Z 才會成立, 適用於 Test bench

H.S 用 array 来版 memory 的 跃跃是 "面積大", "功耗较多"

include?

module Full-Adder (a,b,c-in, sum, c-out);

18 input a, b, c\_in;
output Sum, c\_out;

wire w1, w2, w3;

Half\_Adder M1(.x(a), .y(b), .h.sum(w1), .h.out(w2))
Half\_Adder M2(.x(c\_in), .y(w1), .h.sum(sum), h.out(w3)

or oru1(c\_out, w3, w2);

endmodule



Mealy Machine 的 output 由 input 既 current state 決定
Moore Machine 的 output 由 current state 決定

就是我們設計的電路

PATTERN.V 會顯出測量 縊 RTL V 的 input, 並接 RTL、V 的 output 做為 input 且行 functional 驗證

TESTBENCH、V 版為 top module, 像麵包般, 宜下有 RTL、VB PATTERN. V 67 INSTANCE.

task 可以自 time delay, always block, function不行 task 可以呼叫 task 或 function, function 只可可叫

7.  $+10\frac{2.45}{2.0} = 1.225$   $\frac{1}{105}$   $\frac{1}{105}$ 

a. Ins為單位,XXX ps為精率度

b. xxx = 1

6

a. 由於 clock signal 在 wire 上也會有 delay, 因為我們 丽圃 register 問的 clock delay 稱為 skew time

> setup time violation : Pipeline Retiming

Hold time wolation: to Buffer.

Soft IP

RTL code 通用作不同 technology node , Performance . Timing

Firm IP

Netlist, Synthesis 後的 netlist, 可能省合成時間 移政幅度較小

Hard IP LEF GDSI Layout 後的電路,受限於使用的製程 只可在APR階段修改(Flipping Rotating) 修改幅度最小

因為 SRAM 的面積較小,

b 16 bit, 1500 word

Luq\_1500 ≥. ID.xxx => 11 bit Address

input pins : 16 bit

address pins: 11 bit

11 +10

begin 前面要加 ; 第一行

更宣告 input clk;

sram\_out 未宣告

建議將 RAISH 的 input 熨 output A register 隔開, 避免在 Post Synthesis Simulation 因為delay 產生非預期的 結果

3.to endmodule 於最後

6. 把 begin end 鲁棹

12 +10

uniquity

set\_dont-touch.

ungroup

b. 菌希望電路保留原本的 Hierarchy 時, 會使用 compile.